1*4882a593Smuzhiyun#include <dt-bindings/clock/tegra124-car.h> 2*4882a593Smuzhiyun#include <dt-bindings/gpio/tegra-gpio.h> 3*4882a593Smuzhiyun#include <dt-bindings/memory/tegra124-mc.h> 4*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra.h> 5*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra-xusb.h> 6*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 7*4882a593Smuzhiyun#include <dt-bindings/reset/tegra124-car.h> 8*4882a593Smuzhiyun#include <dt-bindings/thermal/tegra124-soctherm.h> 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun#include "skeleton.dtsi" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun/ { 13*4882a593Smuzhiyun compatible = "nvidia,tegra124"; 14*4882a593Smuzhiyun interrupt-parent = <&lic>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun pcie-controller@01003000 { 18*4882a593Smuzhiyun compatible = "nvidia,tegra124-pcie"; 19*4882a593Smuzhiyun device_type = "pci"; 20*4882a593Smuzhiyun reg = <0x01003000 0x00000800 /* PADS registers */ 21*4882a593Smuzhiyun 0x01003800 0x00000800 /* AFI registers */ 22*4882a593Smuzhiyun 0x02000000 0x10000000>; /* configuration space */ 23*4882a593Smuzhiyun reg-names = "pads", "afi", "cs"; 24*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */ 25*4882a593Smuzhiyun <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */ 26*4882a593Smuzhiyun interrupt-names = "intr", "msi"; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #interrupt-cells = <1>; 29*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 0>; 30*4882a593Smuzhiyun interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun bus-range = <0x00 0xff>; 33*4882a593Smuzhiyun #address-cells = <3>; 34*4882a593Smuzhiyun #size-cells = <2>; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun ranges = <0x82000000 0 0x01000000 0x01000000 0 0x00001000 /* port 0 configuration space */ 37*4882a593Smuzhiyun 0x82000000 0 0x01001000 0x01001000 0 0x00001000 /* port 1 configuration space */ 38*4882a593Smuzhiyun 0x81000000 0 0x0 0x12000000 0 0x00010000 /* downstream I/O (64 KiB) */ 39*4882a593Smuzhiyun 0x82000000 0 0x13000000 0x13000000 0 0x0d000000 /* non-prefetchable memory (208 MiB) */ 40*4882a593Smuzhiyun 0xc2000000 0 0x20000000 0x20000000 0 0x20000000>; /* prefetchable memory (512 MiB) */ 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_PCIE>, 43*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_AFI>, 44*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_E>, 45*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_CML0>; 46*4882a593Smuzhiyun clock-names = "pex", "afi", "pll_e", "cml"; 47*4882a593Smuzhiyun resets = <&tegra_car 70>, 48*4882a593Smuzhiyun <&tegra_car 72>, 49*4882a593Smuzhiyun <&tegra_car 74>; 50*4882a593Smuzhiyun reset-names = "pex", "afi", "pcie_x"; 51*4882a593Smuzhiyun status = "disabled"; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun phys = <&padctl TEGRA_XUSB_PADCTL_PCIE>; 54*4882a593Smuzhiyun phy-names = "pcie"; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun pci@1,0 { 57*4882a593Smuzhiyun device_type = "pci"; 58*4882a593Smuzhiyun assigned-addresses = <0x82000800 0 0x01000000 0 0x1000>; 59*4882a593Smuzhiyun reg = <0x000800 0 0 0 0>; 60*4882a593Smuzhiyun status = "disabled"; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #address-cells = <3>; 63*4882a593Smuzhiyun #size-cells = <2>; 64*4882a593Smuzhiyun ranges; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun nvidia,num-lanes = <2>; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun pci@2,0 { 70*4882a593Smuzhiyun device_type = "pci"; 71*4882a593Smuzhiyun assigned-addresses = <0x82001000 0 0x01001000 0 0x1000>; 72*4882a593Smuzhiyun reg = <0x001000 0 0 0 0>; 73*4882a593Smuzhiyun status = "disabled"; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #address-cells = <3>; 76*4882a593Smuzhiyun #size-cells = <2>; 77*4882a593Smuzhiyun ranges; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun nvidia,num-lanes = <1>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun host1x@50000000 { 84*4882a593Smuzhiyun compatible = "nvidia,tegra124-host1x", "simple-bus"; 85*4882a593Smuzhiyun reg = <0x50000000 0x00034000>; 86*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ 87*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ 88*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_HOST1X>; 89*4882a593Smuzhiyun resets = <&tegra_car 28>; 90*4882a593Smuzhiyun reset-names = "host1x"; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #address-cells = <1>; 93*4882a593Smuzhiyun #size-cells = <1>; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun ranges = <0x54000000 0x54000000 0x01000000>; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun dc@54200000 { 98*4882a593Smuzhiyun compatible = "nvidia,tegra124-dc"; 99*4882a593Smuzhiyun reg = <0x54200000 0x00040000>; 100*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 101*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_DISP1>, 102*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_P>; 103*4882a593Smuzhiyun clock-names = "dc", "parent"; 104*4882a593Smuzhiyun resets = <&tegra_car 27>; 105*4882a593Smuzhiyun reset-names = "dc"; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_DC>; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun nvidia,head = <0>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun dc@54240000 { 113*4882a593Smuzhiyun compatible = "nvidia,tegra124-dc"; 114*4882a593Smuzhiyun reg = <0x54240000 0x00040000>; 115*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 116*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_DISP2>, 117*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_P>; 118*4882a593Smuzhiyun clock-names = "dc", "parent"; 119*4882a593Smuzhiyun resets = <&tegra_car 26>; 120*4882a593Smuzhiyun reset-names = "dc"; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_DCB>; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun nvidia,head = <1>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun hdmi@54280000 { 128*4882a593Smuzhiyun compatible = "nvidia,tegra124-hdmi"; 129*4882a593Smuzhiyun reg = <0x54280000 0x00040000>; 130*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 131*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_HDMI>, 132*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_D2_OUT0>; 133*4882a593Smuzhiyun clock-names = "hdmi", "parent"; 134*4882a593Smuzhiyun resets = <&tegra_car 51>; 135*4882a593Smuzhiyun reset-names = "hdmi"; 136*4882a593Smuzhiyun status = "disabled"; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun sor@54540000 { 140*4882a593Smuzhiyun compatible = "nvidia,tegra124-sor"; 141*4882a593Smuzhiyun reg = <0x54540000 0x00040000>; 142*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 143*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SOR0>, 144*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_D_OUT0>, 145*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_DP>, 146*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_CLK_M>; 147*4882a593Smuzhiyun clock-names = "sor", "parent", "dp", "safe"; 148*4882a593Smuzhiyun resets = <&tegra_car 182>; 149*4882a593Smuzhiyun reset-names = "sor"; 150*4882a593Smuzhiyun status = "disabled"; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun dpaux: dpaux@545c0000 { 154*4882a593Smuzhiyun compatible = "nvidia,tegra124-dpaux"; 155*4882a593Smuzhiyun reg = <0x545c0000 0x00040000>; 156*4882a593Smuzhiyun interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 157*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_DPAUX>, 158*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_DP>; 159*4882a593Smuzhiyun clock-names = "dpaux", "parent"; 160*4882a593Smuzhiyun resets = <&tegra_car 181>; 161*4882a593Smuzhiyun reset-names = "dpaux"; 162*4882a593Smuzhiyun status = "disabled"; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun gic: interrupt-controller@50041000 { 167*4882a593Smuzhiyun compatible = "arm,cortex-a15-gic"; 168*4882a593Smuzhiyun #interrupt-cells = <3>; 169*4882a593Smuzhiyun interrupt-controller; 170*4882a593Smuzhiyun reg = <0x50041000 0x1000>, 171*4882a593Smuzhiyun <0x50042000 0x2000>, 172*4882a593Smuzhiyun <0x50044000 0x2000>, 173*4882a593Smuzhiyun <0x50046000 0x2000>; 174*4882a593Smuzhiyun interrupts = <GIC_PPI 9 175*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 176*4882a593Smuzhiyun interrupt-parent = <&gic>; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun gpu@57000000 { 180*4882a593Smuzhiyun compatible = "nvidia,gk20a"; 181*4882a593Smuzhiyun reg = <0x57000000 0x01000000>, 182*4882a593Smuzhiyun <0x58000000 0x01000000>; 183*4882a593Smuzhiyun interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, 184*4882a593Smuzhiyun <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 185*4882a593Smuzhiyun interrupt-names = "stall", "nonstall"; 186*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_GPU>, 187*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_P_OUT5>; 188*4882a593Smuzhiyun clock-names = "gpu", "pwr"; 189*4882a593Smuzhiyun resets = <&tegra_car 184>; 190*4882a593Smuzhiyun reset-names = "gpu"; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_GPU>; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun status = "disabled"; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun lic: interrupt-controller@60004000 { 198*4882a593Smuzhiyun compatible = "nvidia,tegra124-ictlr", "nvidia,tegra30-ictlr"; 199*4882a593Smuzhiyun reg = <0x0 0x60004000 0x0 0x100>, 200*4882a593Smuzhiyun <0x0 0x60004100 0x0 0x100>, 201*4882a593Smuzhiyun <0x0 0x60004200 0x0 0x100>, 202*4882a593Smuzhiyun <0x0 0x60004300 0x0 0x100>, 203*4882a593Smuzhiyun <0x0 0x60004400 0x0 0x100>; 204*4882a593Smuzhiyun interrupt-controller; 205*4882a593Smuzhiyun #interrupt-cells = <3>; 206*4882a593Smuzhiyun interrupt-parent = <&gic>; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun timer@60005000 { 210*4882a593Smuzhiyun compatible = "nvidia,tegra124-timer", "nvidia,tegra30-timer", "nvidia,tegra20-timer"; 211*4882a593Smuzhiyun reg = <0x60005000 0x400>; 212*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 213*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 214*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 215*4882a593Smuzhiyun <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 216*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 217*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 218*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_TIMER>; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun tegra_car: clock@60006000 { 222*4882a593Smuzhiyun compatible = "nvidia,tegra124-car"; 223*4882a593Smuzhiyun reg = <0x60006000 0x1000>; 224*4882a593Smuzhiyun #clock-cells = <1>; 225*4882a593Smuzhiyun #reset-cells = <1>; 226*4882a593Smuzhiyun nvidia,external-memory-controller = <&emc>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun flow-controller@60007000 { 230*4882a593Smuzhiyun compatible = "nvidia,tegra124-flowctrl"; 231*4882a593Smuzhiyun reg = <0x60007000 0x1000>; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun actmon@6000c800 { 235*4882a593Smuzhiyun compatible = "nvidia,tegra124-actmon"; 236*4882a593Smuzhiyun reg = <0x6000c800 0x400>; 237*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 238*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_ACTMON>, 239*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_EMC>; 240*4882a593Smuzhiyun clock-names = "actmon", "emc"; 241*4882a593Smuzhiyun resets = <&tegra_car 119>; 242*4882a593Smuzhiyun reset-names = "actmon"; 243*4882a593Smuzhiyun }; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun gpio: gpio@6000d000 { 246*4882a593Smuzhiyun compatible = "nvidia,tegra124-gpio", "nvidia,tegra30-gpio"; 247*4882a593Smuzhiyun reg = <0x6000d000 0x1000>; 248*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 249*4882a593Smuzhiyun <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 250*4882a593Smuzhiyun <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 251*4882a593Smuzhiyun <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 252*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 253*4882a593Smuzhiyun <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 254*4882a593Smuzhiyun <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 255*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 256*4882a593Smuzhiyun #gpio-cells = <2>; 257*4882a593Smuzhiyun gpio-controller; 258*4882a593Smuzhiyun #interrupt-cells = <2>; 259*4882a593Smuzhiyun interrupt-controller; 260*4882a593Smuzhiyun /* 261*4882a593Smuzhiyun gpio-ranges = <&pinmux 0 0 251>; 262*4882a593Smuzhiyun */ 263*4882a593Smuzhiyun }; 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun apbdma: dma@60020000 { 266*4882a593Smuzhiyun compatible = "nvidia,tegra124-apbdma", "nvidia,tegra148-apbdma"; 267*4882a593Smuzhiyun reg = <0x60020000 0x1400>; 268*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 269*4882a593Smuzhiyun <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 270*4882a593Smuzhiyun <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 271*4882a593Smuzhiyun <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 272*4882a593Smuzhiyun <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 273*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 274*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 275*4882a593Smuzhiyun <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 276*4882a593Smuzhiyun <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 277*4882a593Smuzhiyun <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 278*4882a593Smuzhiyun <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 279*4882a593Smuzhiyun <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 280*4882a593Smuzhiyun <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 281*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 282*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 283*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 284*4882a593Smuzhiyun <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 285*4882a593Smuzhiyun <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 286*4882a593Smuzhiyun <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 287*4882a593Smuzhiyun <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 288*4882a593Smuzhiyun <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 289*4882a593Smuzhiyun <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 290*4882a593Smuzhiyun <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>, 291*4882a593Smuzhiyun <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, 292*4882a593Smuzhiyun <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 293*4882a593Smuzhiyun <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 294*4882a593Smuzhiyun <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>, 295*4882a593Smuzhiyun <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 296*4882a593Smuzhiyun <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 297*4882a593Smuzhiyun <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>, 298*4882a593Smuzhiyun <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 299*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 300*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_APBDMA>; 301*4882a593Smuzhiyun resets = <&tegra_car 34>; 302*4882a593Smuzhiyun reset-names = "dma"; 303*4882a593Smuzhiyun #dma-cells = <1>; 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun apbmisc@70000800 { 307*4882a593Smuzhiyun compatible = "nvidia,tegra124-apbmisc", "nvidia,tegra20-apbmisc"; 308*4882a593Smuzhiyun reg = <0x70000800 0x64>, /* Chip revision */ 309*4882a593Smuzhiyun <0x7000e864 0x04>; /* Strapping options */ 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun pinmux: pinmux@70000868 { 313*4882a593Smuzhiyun compatible = "nvidia,tegra124-pinmux"; 314*4882a593Smuzhiyun reg = <0x70000868 0x164>, /* Pad control registers */ 315*4882a593Smuzhiyun <0x70003000 0x434>, /* Mux registers */ 316*4882a593Smuzhiyun <0x70000820 0x008>; /* MIPI pad control */ 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun /* 320*4882a593Smuzhiyun * There are two serial driver i.e. 8250 based simple serial 321*4882a593Smuzhiyun * driver and APB DMA based serial driver for higher baudrate 322*4882a593Smuzhiyun * and performace. To enable the 8250 based driver, the compatible 323*4882a593Smuzhiyun * is "nvidia,tegra124-uart", "nvidia,tegra20-uart" and to enable 324*4882a593Smuzhiyun * the APB DMA based serial driver, the compatible is 325*4882a593Smuzhiyun * "nvidia,tegra124-hsuart", "nvidia,tegra30-hsuart". 326*4882a593Smuzhiyun */ 327*4882a593Smuzhiyun uarta: serial@70006000 { 328*4882a593Smuzhiyun compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart"; 329*4882a593Smuzhiyun reg = <0x70006000 0x40>; 330*4882a593Smuzhiyun reg-shift = <2>; 331*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 332*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_UARTA>; 333*4882a593Smuzhiyun resets = <&tegra_car 6>; 334*4882a593Smuzhiyun reset-names = "serial"; 335*4882a593Smuzhiyun dmas = <&apbdma 8>, <&apbdma 8>; 336*4882a593Smuzhiyun dma-names = "rx", "tx"; 337*4882a593Smuzhiyun status = "disabled"; 338*4882a593Smuzhiyun }; 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun uartb: serial@70006040 { 341*4882a593Smuzhiyun compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart"; 342*4882a593Smuzhiyun reg = <0x70006040 0x40>; 343*4882a593Smuzhiyun reg-shift = <2>; 344*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 345*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_UARTB>; 346*4882a593Smuzhiyun resets = <&tegra_car 7>; 347*4882a593Smuzhiyun reset-names = "serial"; 348*4882a593Smuzhiyun dmas = <&apbdma 9>, <&apbdma 9>; 349*4882a593Smuzhiyun dma-names = "rx", "tx"; 350*4882a593Smuzhiyun status = "disabled"; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun uartc: serial@70006200 { 354*4882a593Smuzhiyun compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart"; 355*4882a593Smuzhiyun reg = <0x70006200 0x40>; 356*4882a593Smuzhiyun reg-shift = <2>; 357*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 358*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_UARTC>; 359*4882a593Smuzhiyun resets = <&tegra_car 55>; 360*4882a593Smuzhiyun reset-names = "serial"; 361*4882a593Smuzhiyun dmas = <&apbdma 10>, <&apbdma 10>; 362*4882a593Smuzhiyun dma-names = "rx", "tx"; 363*4882a593Smuzhiyun status = "disabled"; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun uartd: serial@70006300 { 367*4882a593Smuzhiyun compatible = "nvidia,tegra124-uart", "nvidia,tegra20-uart"; 368*4882a593Smuzhiyun reg = <0x70006300 0x40>; 369*4882a593Smuzhiyun reg-shift = <2>; 370*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 371*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_UARTD>; 372*4882a593Smuzhiyun resets = <&tegra_car 65>; 373*4882a593Smuzhiyun reset-names = "serial"; 374*4882a593Smuzhiyun dmas = <&apbdma 19>, <&apbdma 19>; 375*4882a593Smuzhiyun dma-names = "rx", "tx"; 376*4882a593Smuzhiyun status = "disabled"; 377*4882a593Smuzhiyun }; 378*4882a593Smuzhiyun 379*4882a593Smuzhiyun pwm: pwm@7000a000 { 380*4882a593Smuzhiyun compatible = "nvidia,tegra124-pwm", "nvidia,tegra20-pwm"; 381*4882a593Smuzhiyun reg = <0x7000a000 0x100>; 382*4882a593Smuzhiyun #pwm-cells = <2>; 383*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_PWM>; 384*4882a593Smuzhiyun resets = <&tegra_car 17>; 385*4882a593Smuzhiyun reset-names = "pwm"; 386*4882a593Smuzhiyun status = "disabled"; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun i2c@7000c000 { 390*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c"; 391*4882a593Smuzhiyun reg = <0x7000c000 0x100>; 392*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 393*4882a593Smuzhiyun #address-cells = <1>; 394*4882a593Smuzhiyun #size-cells = <0>; 395*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2C1>; 396*4882a593Smuzhiyun clock-names = "div-clk"; 397*4882a593Smuzhiyun resets = <&tegra_car 12>; 398*4882a593Smuzhiyun reset-names = "i2c"; 399*4882a593Smuzhiyun dmas = <&apbdma 21>, <&apbdma 21>; 400*4882a593Smuzhiyun dma-names = "rx", "tx"; 401*4882a593Smuzhiyun status = "disabled"; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun i2c@7000c400 { 405*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c"; 406*4882a593Smuzhiyun reg = <0x7000c400 0x100>; 407*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 408*4882a593Smuzhiyun #address-cells = <1>; 409*4882a593Smuzhiyun #size-cells = <0>; 410*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2C2>; 411*4882a593Smuzhiyun clock-names = "div-clk"; 412*4882a593Smuzhiyun resets = <&tegra_car 54>; 413*4882a593Smuzhiyun reset-names = "i2c"; 414*4882a593Smuzhiyun dmas = <&apbdma 22>, <&apbdma 22>; 415*4882a593Smuzhiyun dma-names = "rx", "tx"; 416*4882a593Smuzhiyun status = "disabled"; 417*4882a593Smuzhiyun }; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun i2c@7000c500 { 420*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c"; 421*4882a593Smuzhiyun reg = <0x7000c500 0x100>; 422*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 423*4882a593Smuzhiyun #address-cells = <1>; 424*4882a593Smuzhiyun #size-cells = <0>; 425*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2C3>; 426*4882a593Smuzhiyun clock-names = "div-clk"; 427*4882a593Smuzhiyun resets = <&tegra_car 67>; 428*4882a593Smuzhiyun reset-names = "i2c"; 429*4882a593Smuzhiyun dmas = <&apbdma 23>, <&apbdma 23>; 430*4882a593Smuzhiyun dma-names = "rx", "tx"; 431*4882a593Smuzhiyun status = "disabled"; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun i2c@7000c700 { 435*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c"; 436*4882a593Smuzhiyun reg = <0x7000c700 0x100>; 437*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 438*4882a593Smuzhiyun #address-cells = <1>; 439*4882a593Smuzhiyun #size-cells = <0>; 440*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2C4>; 441*4882a593Smuzhiyun clock-names = "div-clk"; 442*4882a593Smuzhiyun resets = <&tegra_car 103>; 443*4882a593Smuzhiyun reset-names = "i2c"; 444*4882a593Smuzhiyun dmas = <&apbdma 26>, <&apbdma 26>; 445*4882a593Smuzhiyun dma-names = "rx", "tx"; 446*4882a593Smuzhiyun status = "disabled"; 447*4882a593Smuzhiyun }; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun i2c@7000d000 { 450*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c"; 451*4882a593Smuzhiyun reg = <0x7000d000 0x100>; 452*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 453*4882a593Smuzhiyun #address-cells = <1>; 454*4882a593Smuzhiyun #size-cells = <0>; 455*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2C5>; 456*4882a593Smuzhiyun clock-names = "div-clk"; 457*4882a593Smuzhiyun resets = <&tegra_car 47>; 458*4882a593Smuzhiyun reset-names = "i2c"; 459*4882a593Smuzhiyun dmas = <&apbdma 24>, <&apbdma 24>; 460*4882a593Smuzhiyun dma-names = "rx", "tx"; 461*4882a593Smuzhiyun status = "disabled"; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun i2c@7000d100 { 465*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2c", "nvidia,tegra114-i2c"; 466*4882a593Smuzhiyun reg = <0x7000d100 0x100>; 467*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 468*4882a593Smuzhiyun #address-cells = <1>; 469*4882a593Smuzhiyun #size-cells = <0>; 470*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2C6>; 471*4882a593Smuzhiyun clock-names = "div-clk"; 472*4882a593Smuzhiyun resets = <&tegra_car 166>; 473*4882a593Smuzhiyun reset-names = "i2c"; 474*4882a593Smuzhiyun dmas = <&apbdma 30>, <&apbdma 30>; 475*4882a593Smuzhiyun dma-names = "rx", "tx"; 476*4882a593Smuzhiyun status = "disabled"; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun spi@7000d400 { 480*4882a593Smuzhiyun compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi"; 481*4882a593Smuzhiyun reg = <0x7000d400 0x200>; 482*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 483*4882a593Smuzhiyun #address-cells = <1>; 484*4882a593Smuzhiyun #size-cells = <0>; 485*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SBC1>; 486*4882a593Smuzhiyun clock-names = "spi"; 487*4882a593Smuzhiyun resets = <&tegra_car 41>; 488*4882a593Smuzhiyun reset-names = "spi"; 489*4882a593Smuzhiyun dmas = <&apbdma 15>, <&apbdma 15>; 490*4882a593Smuzhiyun dma-names = "rx", "tx"; 491*4882a593Smuzhiyun status = "disabled"; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun spi@7000d600 { 495*4882a593Smuzhiyun compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi"; 496*4882a593Smuzhiyun reg = <0x7000d600 0x200>; 497*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 498*4882a593Smuzhiyun #address-cells = <1>; 499*4882a593Smuzhiyun #size-cells = <0>; 500*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SBC2>; 501*4882a593Smuzhiyun clock-names = "spi"; 502*4882a593Smuzhiyun resets = <&tegra_car 44>; 503*4882a593Smuzhiyun reset-names = "spi"; 504*4882a593Smuzhiyun dmas = <&apbdma 16>, <&apbdma 16>; 505*4882a593Smuzhiyun dma-names = "rx", "tx"; 506*4882a593Smuzhiyun status = "disabled"; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun spi@7000d800 { 510*4882a593Smuzhiyun compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi"; 511*4882a593Smuzhiyun reg = <0x7000d800 0x200>; 512*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 513*4882a593Smuzhiyun #address-cells = <1>; 514*4882a593Smuzhiyun #size-cells = <0>; 515*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SBC3>; 516*4882a593Smuzhiyun clock-names = "spi"; 517*4882a593Smuzhiyun resets = <&tegra_car 46>; 518*4882a593Smuzhiyun reset-names = "spi"; 519*4882a593Smuzhiyun dmas = <&apbdma 17>, <&apbdma 17>; 520*4882a593Smuzhiyun dma-names = "rx", "tx"; 521*4882a593Smuzhiyun status = "disabled"; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun spi@7000da00 { 525*4882a593Smuzhiyun compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi"; 526*4882a593Smuzhiyun reg = <0x7000da00 0x200>; 527*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 528*4882a593Smuzhiyun #address-cells = <1>; 529*4882a593Smuzhiyun #size-cells = <0>; 530*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SBC4>; 531*4882a593Smuzhiyun clock-names = "spi"; 532*4882a593Smuzhiyun resets = <&tegra_car 68>; 533*4882a593Smuzhiyun reset-names = "spi"; 534*4882a593Smuzhiyun dmas = <&apbdma 18>, <&apbdma 18>; 535*4882a593Smuzhiyun dma-names = "rx", "tx"; 536*4882a593Smuzhiyun status = "disabled"; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun spi@7000dc00 { 540*4882a593Smuzhiyun compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi"; 541*4882a593Smuzhiyun reg = <0x7000dc00 0x200>; 542*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 543*4882a593Smuzhiyun #address-cells = <1>; 544*4882a593Smuzhiyun #size-cells = <0>; 545*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SBC5>; 546*4882a593Smuzhiyun clock-names = "spi"; 547*4882a593Smuzhiyun resets = <&tegra_car 104>; 548*4882a593Smuzhiyun reset-names = "spi"; 549*4882a593Smuzhiyun dmas = <&apbdma 27>, <&apbdma 27>; 550*4882a593Smuzhiyun dma-names = "rx", "tx"; 551*4882a593Smuzhiyun status = "disabled"; 552*4882a593Smuzhiyun }; 553*4882a593Smuzhiyun 554*4882a593Smuzhiyun spi@7000de00 { 555*4882a593Smuzhiyun compatible = "nvidia,tegra124-spi", "nvidia,tegra114-spi"; 556*4882a593Smuzhiyun reg = <0x7000de00 0x200>; 557*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 558*4882a593Smuzhiyun #address-cells = <1>; 559*4882a593Smuzhiyun #size-cells = <0>; 560*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SBC6>; 561*4882a593Smuzhiyun clock-names = "spi"; 562*4882a593Smuzhiyun resets = <&tegra_car 105>; 563*4882a593Smuzhiyun reset-names = "spi"; 564*4882a593Smuzhiyun dmas = <&apbdma 28>, <&apbdma 28>; 565*4882a593Smuzhiyun dma-names = "rx", "tx"; 566*4882a593Smuzhiyun status = "disabled"; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun rtc@7000e000 { 570*4882a593Smuzhiyun compatible = "nvidia,tegra124-rtc", "nvidia,tegra20-rtc"; 571*4882a593Smuzhiyun reg = <0x7000e000 0x100>; 572*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 573*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_RTC>; 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun pmc@7000e400 { 577*4882a593Smuzhiyun compatible = "nvidia,tegra124-pmc"; 578*4882a593Smuzhiyun reg = <0x7000e400 0x400>; 579*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_PCLK>, <&clk32k_in>; 580*4882a593Smuzhiyun clock-names = "pclk", "clk32k_in"; 581*4882a593Smuzhiyun }; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun fuse@7000f800 { 584*4882a593Smuzhiyun compatible = "nvidia,tegra124-efuse"; 585*4882a593Smuzhiyun reg = <0x7000f800 0x400>; 586*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_FUSE>; 587*4882a593Smuzhiyun clock-names = "fuse"; 588*4882a593Smuzhiyun resets = <&tegra_car 39>; 589*4882a593Smuzhiyun reset-names = "fuse"; 590*4882a593Smuzhiyun }; 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun mc: memory-controller@70019000 { 593*4882a593Smuzhiyun compatible = "nvidia,tegra124-mc"; 594*4882a593Smuzhiyun reg = <0x70019000 0x1000>; 595*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_MC>; 596*4882a593Smuzhiyun clock-names = "mc"; 597*4882a593Smuzhiyun 598*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun #iommu-cells = <1>; 601*4882a593Smuzhiyun }; 602*4882a593Smuzhiyun 603*4882a593Smuzhiyun emc: emc@7001b000 { 604*4882a593Smuzhiyun compatible = "nvidia,tegra124-emc"; 605*4882a593Smuzhiyun reg = <0x7001b000 0x1000>; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun nvidia,memory-controller = <&mc>; 608*4882a593Smuzhiyun }; 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun sata@70020000 { 611*4882a593Smuzhiyun compatible = "nvidia,tegra124-ahci"; 612*4882a593Smuzhiyun reg = <0x70027000 0x2000>, /* AHCI */ 613*4882a593Smuzhiyun <0x70020000 0x7000>; /* SATA */ 614*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 615*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SATA>, 616*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_SATA_OOB>, 617*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_CML1>, 618*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_E>; 619*4882a593Smuzhiyun clock-names = "sata", "sata-oob", "cml1", "pll_e"; 620*4882a593Smuzhiyun resets = <&tegra_car 124>, 621*4882a593Smuzhiyun <&tegra_car 123>, 622*4882a593Smuzhiyun <&tegra_car 129>; 623*4882a593Smuzhiyun reset-names = "sata", "sata-oob", "sata-cold"; 624*4882a593Smuzhiyun phys = <&padctl TEGRA_XUSB_PADCTL_SATA>; 625*4882a593Smuzhiyun phy-names = "sata-phy"; 626*4882a593Smuzhiyun status = "disabled"; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun hda@70030000 { 630*4882a593Smuzhiyun compatible = "nvidia,tegra124-hda", "nvidia,tegra30-hda"; 631*4882a593Smuzhiyun reg = <0x70030000 0x10000>; 632*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 633*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_HDA>, 634*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_HDA2HDMI>, 635*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_HDA2CODEC_2X>; 636*4882a593Smuzhiyun clock-names = "hda", "hda2hdmi", "hda2codec_2x"; 637*4882a593Smuzhiyun resets = <&tegra_car 125>, /* hda */ 638*4882a593Smuzhiyun <&tegra_car 128>, /* hda2hdmi */ 639*4882a593Smuzhiyun <&tegra_car 111>; /* hda2codec_2x */ 640*4882a593Smuzhiyun reset-names = "hda", "hda2hdmi", "hda2codec_2x"; 641*4882a593Smuzhiyun status = "disabled"; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun usb@70090000 { 645*4882a593Smuzhiyun compatible = "nvidia,tegra124-xusb"; 646*4882a593Smuzhiyun reg = <0x70090000 0x8000>, 647*4882a593Smuzhiyun <0x70098000 0x1000>, 648*4882a593Smuzhiyun <0x70099000 0x1000>; 649*4882a593Smuzhiyun reg-names = "hcd", "fpci", "ipfs"; 650*4882a593Smuzhiyun 651*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 652*4882a593Smuzhiyun <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_XUSB_HOST>, 655*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_XUSB_HOST_SRC>, 656*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_XUSB_FALCON_SRC>, 657*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_XUSB_SS>, 658*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_XUSB_SS_DIV2>, 659*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_XUSB_SS_SRC>, 660*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_XUSB_HS_SRC>, 661*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_XUSB_FS_SRC>, 662*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_U_480M>, 663*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_CLK_M>, 664*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_E>; 665*4882a593Smuzhiyun clock-names = "xusb_host", "xusb_host_src", 666*4882a593Smuzhiyun "xusb_falcon_src", "xusb_ss", 667*4882a593Smuzhiyun "xusb_ss_div2", "xusb_ss_src", 668*4882a593Smuzhiyun "xusb_hs_src", "xusb_fs_src", 669*4882a593Smuzhiyun "pll_u_480m", "clk_m", "pll_e"; 670*4882a593Smuzhiyun resets = <&tegra_car 89>, <&tegra_car 156>, 671*4882a593Smuzhiyun <&tegra_car 143>; 672*4882a593Smuzhiyun reset-names = "xusb_host", "xusb_ss", "xusb_src"; 673*4882a593Smuzhiyun 674*4882a593Smuzhiyun nvidia,xusb-padctl = <&padctl>; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun status = "disabled"; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun padctl: padctl@7009f000 { 680*4882a593Smuzhiyun compatible = "nvidia,tegra124-xusb-padctl"; 681*4882a593Smuzhiyun reg = <0x7009f000 0x1000>; 682*4882a593Smuzhiyun resets = <&tegra_car 142>; 683*4882a593Smuzhiyun reset-names = "padctl"; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun #phy-cells = <1>; 686*4882a593Smuzhiyun }; 687*4882a593Smuzhiyun 688*4882a593Smuzhiyun sdhci@700b0000 { 689*4882a593Smuzhiyun compatible = "nvidia,tegra124-sdhci"; 690*4882a593Smuzhiyun reg = <0x700b0000 0x200>; 691*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 692*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SDMMC1>; 693*4882a593Smuzhiyun resets = <&tegra_car 14>; 694*4882a593Smuzhiyun reset-names = "sdhci"; 695*4882a593Smuzhiyun status = "disabled"; 696*4882a593Smuzhiyun }; 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun sdhci@700b0200 { 699*4882a593Smuzhiyun compatible = "nvidia,tegra124-sdhci"; 700*4882a593Smuzhiyun reg = <0x700b0200 0x200>; 701*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 702*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SDMMC2>; 703*4882a593Smuzhiyun resets = <&tegra_car 9>; 704*4882a593Smuzhiyun reset-names = "sdhci"; 705*4882a593Smuzhiyun status = "disabled"; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun sdhci@700b0400 { 709*4882a593Smuzhiyun compatible = "nvidia,tegra124-sdhci"; 710*4882a593Smuzhiyun reg = <0x700b0400 0x200>; 711*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 712*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SDMMC3>; 713*4882a593Smuzhiyun resets = <&tegra_car 69>; 714*4882a593Smuzhiyun reset-names = "sdhci"; 715*4882a593Smuzhiyun status = "disabled"; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun sdhci@700b0600 { 719*4882a593Smuzhiyun compatible = "nvidia,tegra124-sdhci"; 720*4882a593Smuzhiyun reg = <0x700b0600 0x200>; 721*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 722*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_SDMMC4>; 723*4882a593Smuzhiyun resets = <&tegra_car 15>; 724*4882a593Smuzhiyun reset-names = "sdhci"; 725*4882a593Smuzhiyun status = "disabled"; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun soctherm: thermal-sensor@700e2000 { 729*4882a593Smuzhiyun compatible = "nvidia,tegra124-soctherm"; 730*4882a593Smuzhiyun reg = <0x700e2000 0x1000>; 731*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 732*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_TSENSOR>, 733*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_SOC_THERM>; 734*4882a593Smuzhiyun clock-names = "tsensor", "soctherm"; 735*4882a593Smuzhiyun resets = <&tegra_car 78>; 736*4882a593Smuzhiyun reset-names = "soctherm"; 737*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 738*4882a593Smuzhiyun }; 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun dfll: clock@70110000 { 741*4882a593Smuzhiyun compatible = "nvidia,tegra124-dfll"; 742*4882a593Smuzhiyun reg = <0x70110000 0x100>, /* DFLL control */ 743*4882a593Smuzhiyun <0x70110000 0x100>, /* I2C output control */ 744*4882a593Smuzhiyun <0x70110100 0x100>, /* Integrated I2C controller */ 745*4882a593Smuzhiyun <0x70110200 0x100>; /* Look-up table RAM */ 746*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 747*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_DFLL_SOC>, 748*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_DFLL_REF>, 749*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_I2C5>; 750*4882a593Smuzhiyun clock-names = "soc", "ref", "i2c"; 751*4882a593Smuzhiyun resets = <&tegra_car TEGRA124_RST_DFLL_DVCO>; 752*4882a593Smuzhiyun reset-names = "dvco"; 753*4882a593Smuzhiyun #clock-cells = <0>; 754*4882a593Smuzhiyun clock-output-names = "dfllCPU_out"; 755*4882a593Smuzhiyun nvidia,sample-rate = <12500>; 756*4882a593Smuzhiyun nvidia,droop-ctrl = <0x00000f00>; 757*4882a593Smuzhiyun nvidia,force-mode = <1>; 758*4882a593Smuzhiyun nvidia,cf = <10>; 759*4882a593Smuzhiyun nvidia,ci = <0>; 760*4882a593Smuzhiyun nvidia,cg = <2>; 761*4882a593Smuzhiyun status = "disabled"; 762*4882a593Smuzhiyun }; 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun ahub@70300000 { 765*4882a593Smuzhiyun compatible = "nvidia,tegra124-ahub"; 766*4882a593Smuzhiyun reg = <0x70300000 0x200>, 767*4882a593Smuzhiyun <0x70300800 0x800>, 768*4882a593Smuzhiyun <0x70300200 0x600>; 769*4882a593Smuzhiyun interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 770*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_D_AUDIO>, 771*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_APBIF>; 772*4882a593Smuzhiyun clock-names = "d_audio", "apbif"; 773*4882a593Smuzhiyun resets = <&tegra_car 106>, /* d_audio */ 774*4882a593Smuzhiyun <&tegra_car 107>, /* apbif */ 775*4882a593Smuzhiyun <&tegra_car 30>, /* i2s0 */ 776*4882a593Smuzhiyun <&tegra_car 11>, /* i2s1 */ 777*4882a593Smuzhiyun <&tegra_car 18>, /* i2s2 */ 778*4882a593Smuzhiyun <&tegra_car 101>, /* i2s3 */ 779*4882a593Smuzhiyun <&tegra_car 102>, /* i2s4 */ 780*4882a593Smuzhiyun <&tegra_car 108>, /* dam0 */ 781*4882a593Smuzhiyun <&tegra_car 109>, /* dam1 */ 782*4882a593Smuzhiyun <&tegra_car 110>, /* dam2 */ 783*4882a593Smuzhiyun <&tegra_car 10>, /* spdif */ 784*4882a593Smuzhiyun <&tegra_car 153>, /* amx */ 785*4882a593Smuzhiyun <&tegra_car 185>, /* amx1 */ 786*4882a593Smuzhiyun <&tegra_car 154>, /* adx */ 787*4882a593Smuzhiyun <&tegra_car 180>, /* adx1 */ 788*4882a593Smuzhiyun <&tegra_car 186>, /* afc0 */ 789*4882a593Smuzhiyun <&tegra_car 187>, /* afc1 */ 790*4882a593Smuzhiyun <&tegra_car 188>, /* afc2 */ 791*4882a593Smuzhiyun <&tegra_car 189>, /* afc3 */ 792*4882a593Smuzhiyun <&tegra_car 190>, /* afc4 */ 793*4882a593Smuzhiyun <&tegra_car 191>; /* afc5 */ 794*4882a593Smuzhiyun reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2", 795*4882a593Smuzhiyun "i2s3", "i2s4", "dam0", "dam1", "dam2", 796*4882a593Smuzhiyun "spdif", "amx", "amx1", "adx", "adx1", 797*4882a593Smuzhiyun "afc0", "afc1", "afc2", "afc3", "afc4", "afc5"; 798*4882a593Smuzhiyun dmas = <&apbdma 1>, <&apbdma 1>, 799*4882a593Smuzhiyun <&apbdma 2>, <&apbdma 2>, 800*4882a593Smuzhiyun <&apbdma 3>, <&apbdma 3>, 801*4882a593Smuzhiyun <&apbdma 4>, <&apbdma 4>, 802*4882a593Smuzhiyun <&apbdma 6>, <&apbdma 6>, 803*4882a593Smuzhiyun <&apbdma 7>, <&apbdma 7>, 804*4882a593Smuzhiyun <&apbdma 12>, <&apbdma 12>, 805*4882a593Smuzhiyun <&apbdma 13>, <&apbdma 13>, 806*4882a593Smuzhiyun <&apbdma 14>, <&apbdma 14>, 807*4882a593Smuzhiyun <&apbdma 29>, <&apbdma 29>; 808*4882a593Smuzhiyun dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2", 809*4882a593Smuzhiyun "rx3", "tx3", "rx4", "tx4", "rx5", "tx5", 810*4882a593Smuzhiyun "rx6", "tx6", "rx7", "tx7", "rx8", "tx8", 811*4882a593Smuzhiyun "rx9", "tx9"; 812*4882a593Smuzhiyun ranges; 813*4882a593Smuzhiyun #address-cells = <1>; 814*4882a593Smuzhiyun #size-cells = <1>; 815*4882a593Smuzhiyun 816*4882a593Smuzhiyun tegra_i2s0: i2s@70301000 { 817*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2s"; 818*4882a593Smuzhiyun reg = <0x70301000 0x100>; 819*4882a593Smuzhiyun nvidia,ahub-cif-ids = <4 4>; 820*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2S0>; 821*4882a593Smuzhiyun resets = <&tegra_car 30>; 822*4882a593Smuzhiyun reset-names = "i2s"; 823*4882a593Smuzhiyun status = "disabled"; 824*4882a593Smuzhiyun }; 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun tegra_i2s1: i2s@70301100 { 827*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2s"; 828*4882a593Smuzhiyun reg = <0x70301100 0x100>; 829*4882a593Smuzhiyun nvidia,ahub-cif-ids = <5 5>; 830*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2S1>; 831*4882a593Smuzhiyun resets = <&tegra_car 11>; 832*4882a593Smuzhiyun reset-names = "i2s"; 833*4882a593Smuzhiyun status = "disabled"; 834*4882a593Smuzhiyun }; 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun tegra_i2s2: i2s@70301200 { 837*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2s"; 838*4882a593Smuzhiyun reg = <0x70301200 0x100>; 839*4882a593Smuzhiyun nvidia,ahub-cif-ids = <6 6>; 840*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2S2>; 841*4882a593Smuzhiyun resets = <&tegra_car 18>; 842*4882a593Smuzhiyun reset-names = "i2s"; 843*4882a593Smuzhiyun status = "disabled"; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun 846*4882a593Smuzhiyun tegra_i2s3: i2s@70301300 { 847*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2s"; 848*4882a593Smuzhiyun reg = <0x70301300 0x100>; 849*4882a593Smuzhiyun nvidia,ahub-cif-ids = <7 7>; 850*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2S3>; 851*4882a593Smuzhiyun resets = <&tegra_car 101>; 852*4882a593Smuzhiyun reset-names = "i2s"; 853*4882a593Smuzhiyun status = "disabled"; 854*4882a593Smuzhiyun }; 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun tegra_i2s4: i2s@70301400 { 857*4882a593Smuzhiyun compatible = "nvidia,tegra124-i2s"; 858*4882a593Smuzhiyun reg = <0x70301400 0x100>; 859*4882a593Smuzhiyun nvidia,ahub-cif-ids = <8 8>; 860*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_I2S4>; 861*4882a593Smuzhiyun resets = <&tegra_car 102>; 862*4882a593Smuzhiyun reset-names = "i2s"; 863*4882a593Smuzhiyun status = "disabled"; 864*4882a593Smuzhiyun }; 865*4882a593Smuzhiyun }; 866*4882a593Smuzhiyun 867*4882a593Smuzhiyun usb@7d000000 { 868*4882a593Smuzhiyun compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci"; 869*4882a593Smuzhiyun reg = <0x7d000000 0x4000>; 870*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 871*4882a593Smuzhiyun phy_type = "utmi"; 872*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_USBD>; 873*4882a593Smuzhiyun resets = <&tegra_car 22>; 874*4882a593Smuzhiyun reset-names = "usb"; 875*4882a593Smuzhiyun nvidia,phy = <&phy1>; 876*4882a593Smuzhiyun status = "disabled"; 877*4882a593Smuzhiyun }; 878*4882a593Smuzhiyun 879*4882a593Smuzhiyun phy1: usb-phy@7d000000 { 880*4882a593Smuzhiyun compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy"; 881*4882a593Smuzhiyun reg = <0x7d000000 0x4000>, 882*4882a593Smuzhiyun <0x7d000000 0x4000>; 883*4882a593Smuzhiyun phy_type = "utmi"; 884*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_USBD>, 885*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_U>, 886*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_USBD>; 887*4882a593Smuzhiyun clock-names = "reg", "pll_u", "utmi-pads"; 888*4882a593Smuzhiyun resets = <&tegra_car 22>, <&tegra_car 22>; 889*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 890*4882a593Smuzhiyun nvidia,hssync-start-delay = <0>; 891*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 892*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 893*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 894*4882a593Smuzhiyun nvidia,xcvr-setup = <9>; 895*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <0>; 896*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <3>; 897*4882a593Smuzhiyun nvidia,hssquelch-level = <2>; 898*4882a593Smuzhiyun nvidia,hsdiscon-level = <5>; 899*4882a593Smuzhiyun nvidia,xcvr-hsslew = <12>; 900*4882a593Smuzhiyun nvidia,has-utmi-pad-registers; 901*4882a593Smuzhiyun status = "disabled"; 902*4882a593Smuzhiyun }; 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun usb@7d004000 { 905*4882a593Smuzhiyun compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci", "usb-ehci"; 906*4882a593Smuzhiyun reg = <0x7d004000 0x4000>; 907*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 908*4882a593Smuzhiyun phy_type = "utmi"; 909*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_USB2>; 910*4882a593Smuzhiyun resets = <&tegra_car 58>; 911*4882a593Smuzhiyun reset-names = "usb"; 912*4882a593Smuzhiyun nvidia,phy = <&phy2>; 913*4882a593Smuzhiyun status = "disabled"; 914*4882a593Smuzhiyun }; 915*4882a593Smuzhiyun 916*4882a593Smuzhiyun phy2: usb-phy@7d004000 { 917*4882a593Smuzhiyun compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy"; 918*4882a593Smuzhiyun reg = <0x7d004000 0x4000>, 919*4882a593Smuzhiyun <0x7d000000 0x4000>; 920*4882a593Smuzhiyun phy_type = "utmi"; 921*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_USB2>, 922*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_U>, 923*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_USBD>; 924*4882a593Smuzhiyun clock-names = "reg", "pll_u", "utmi-pads"; 925*4882a593Smuzhiyun resets = <&tegra_car 58>, <&tegra_car 22>; 926*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 927*4882a593Smuzhiyun nvidia,hssync-start-delay = <0>; 928*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 929*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 930*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 931*4882a593Smuzhiyun nvidia,xcvr-setup = <9>; 932*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <0>; 933*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <3>; 934*4882a593Smuzhiyun nvidia,hssquelch-level = <2>; 935*4882a593Smuzhiyun nvidia,hsdiscon-level = <5>; 936*4882a593Smuzhiyun nvidia,xcvr-hsslew = <12>; 937*4882a593Smuzhiyun status = "disabled"; 938*4882a593Smuzhiyun }; 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun usb@7d008000 { 941*4882a593Smuzhiyun compatible = "nvidia,tegra124-ehci", "nvidia,tegra30-ehci"; 942*4882a593Smuzhiyun reg = <0x7d008000 0x4000>; 943*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 944*4882a593Smuzhiyun phy_type = "utmi"; 945*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_USB3>; 946*4882a593Smuzhiyun resets = <&tegra_car 59>; 947*4882a593Smuzhiyun reset-names = "usb"; 948*4882a593Smuzhiyun nvidia,phy = <&phy3>; 949*4882a593Smuzhiyun status = "disabled"; 950*4882a593Smuzhiyun }; 951*4882a593Smuzhiyun 952*4882a593Smuzhiyun phy3: usb-phy@7d008000 { 953*4882a593Smuzhiyun compatible = "nvidia,tegra124-usb-phy", "nvidia,tegra30-usb-phy"; 954*4882a593Smuzhiyun reg = <0x7d008000 0x4000>, 955*4882a593Smuzhiyun <0x7d000000 0x4000>; 956*4882a593Smuzhiyun phy_type = "utmi"; 957*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_USB3>, 958*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_U>, 959*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_USBD>; 960*4882a593Smuzhiyun clock-names = "reg", "pll_u", "utmi-pads"; 961*4882a593Smuzhiyun resets = <&tegra_car 59>, <&tegra_car 22>; 962*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 963*4882a593Smuzhiyun nvidia,hssync-start-delay = <0>; 964*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 965*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 966*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 967*4882a593Smuzhiyun nvidia,xcvr-setup = <9>; 968*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <0>; 969*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <3>; 970*4882a593Smuzhiyun nvidia,hssquelch-level = <2>; 971*4882a593Smuzhiyun nvidia,hsdiscon-level = <5>; 972*4882a593Smuzhiyun nvidia,xcvr-hsslew = <12>; 973*4882a593Smuzhiyun status = "disabled"; 974*4882a593Smuzhiyun }; 975*4882a593Smuzhiyun 976*4882a593Smuzhiyun cpus { 977*4882a593Smuzhiyun #address-cells = <1>; 978*4882a593Smuzhiyun #size-cells = <0>; 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun cpu@0 { 981*4882a593Smuzhiyun device_type = "cpu"; 982*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 983*4882a593Smuzhiyun reg = <0>; 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun clocks = <&tegra_car TEGRA124_CLK_CCLK_G>, 986*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_CCLK_LP>, 987*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_X>, 988*4882a593Smuzhiyun <&tegra_car TEGRA124_CLK_PLL_P>, 989*4882a593Smuzhiyun <&dfll>; 990*4882a593Smuzhiyun clock-names = "cpu_g", "cpu_lp", "pll_x", "pll_p", "dfll"; 991*4882a593Smuzhiyun /* FIXME: what's the actual transition time? */ 992*4882a593Smuzhiyun clock-latency = <300000>; 993*4882a593Smuzhiyun }; 994*4882a593Smuzhiyun 995*4882a593Smuzhiyun cpu@1 { 996*4882a593Smuzhiyun device_type = "cpu"; 997*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 998*4882a593Smuzhiyun reg = <1>; 999*4882a593Smuzhiyun }; 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun cpu@2 { 1002*4882a593Smuzhiyun device_type = "cpu"; 1003*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 1004*4882a593Smuzhiyun reg = <2>; 1005*4882a593Smuzhiyun }; 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun cpu@3 { 1008*4882a593Smuzhiyun device_type = "cpu"; 1009*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 1010*4882a593Smuzhiyun reg = <3>; 1011*4882a593Smuzhiyun }; 1012*4882a593Smuzhiyun }; 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun pmu { 1015*4882a593Smuzhiyun compatible = "arm,cortex-a15-pmu"; 1016*4882a593Smuzhiyun interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>, 1017*4882a593Smuzhiyun <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>, 1018*4882a593Smuzhiyun <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>, 1019*4882a593Smuzhiyun <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>; 1020*4882a593Smuzhiyun interrupt-affinity = <&{/cpus/cpu@0}>, 1021*4882a593Smuzhiyun <&{/cpus/cpu@1}>, 1022*4882a593Smuzhiyun <&{/cpus/cpu@2}>, 1023*4882a593Smuzhiyun <&{/cpus/cpu@3}>; 1024*4882a593Smuzhiyun }; 1025*4882a593Smuzhiyun 1026*4882a593Smuzhiyun thermal-zones { 1027*4882a593Smuzhiyun cpu { 1028*4882a593Smuzhiyun polling-delay-passive = <1000>; 1029*4882a593Smuzhiyun polling-delay = <1000>; 1030*4882a593Smuzhiyun 1031*4882a593Smuzhiyun thermal-sensors = 1032*4882a593Smuzhiyun <&soctherm TEGRA124_SOCTHERM_SENSOR_CPU>; 1033*4882a593Smuzhiyun }; 1034*4882a593Smuzhiyun 1035*4882a593Smuzhiyun mem { 1036*4882a593Smuzhiyun polling-delay-passive = <1000>; 1037*4882a593Smuzhiyun polling-delay = <1000>; 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun thermal-sensors = 1040*4882a593Smuzhiyun <&soctherm TEGRA124_SOCTHERM_SENSOR_MEM>; 1041*4882a593Smuzhiyun }; 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun gpu { 1044*4882a593Smuzhiyun polling-delay-passive = <1000>; 1045*4882a593Smuzhiyun polling-delay = <1000>; 1046*4882a593Smuzhiyun 1047*4882a593Smuzhiyun thermal-sensors = 1048*4882a593Smuzhiyun <&soctherm TEGRA124_SOCTHERM_SENSOR_GPU>; 1049*4882a593Smuzhiyun }; 1050*4882a593Smuzhiyun 1051*4882a593Smuzhiyun pllx { 1052*4882a593Smuzhiyun polling-delay-passive = <1000>; 1053*4882a593Smuzhiyun polling-delay = <1000>; 1054*4882a593Smuzhiyun 1055*4882a593Smuzhiyun thermal-sensors = 1056*4882a593Smuzhiyun <&soctherm TEGRA124_SOCTHERM_SENSOR_PLLX>; 1057*4882a593Smuzhiyun }; 1058*4882a593Smuzhiyun }; 1059*4882a593Smuzhiyun 1060*4882a593Smuzhiyun timer { 1061*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 1062*4882a593Smuzhiyun interrupts = <GIC_PPI 13 1063*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 1064*4882a593Smuzhiyun <GIC_PPI 14 1065*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 1066*4882a593Smuzhiyun <GIC_PPI 11 1067*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 1068*4882a593Smuzhiyun <GIC_PPI 10 1069*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 1070*4882a593Smuzhiyun interrupt-parent = <&gic>; 1071*4882a593Smuzhiyun }; 1072*4882a593Smuzhiyun}; 1073