1*4882a593Smuzhiyun#include <dt-bindings/clock/tegra114-car.h> 2*4882a593Smuzhiyun#include <dt-bindings/gpio/tegra-gpio.h> 3*4882a593Smuzhiyun#include <dt-bindings/memory/tegra114-mc.h> 4*4882a593Smuzhiyun#include <dt-bindings/pinctrl/pinctrl-tegra.h> 5*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun#include "skeleton.dtsi" 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/ { 10*4882a593Smuzhiyun compatible = "nvidia,tegra114"; 11*4882a593Smuzhiyun interrupt-parent = <&lic>; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun host1x@50000000 { 14*4882a593Smuzhiyun compatible = "nvidia,tegra114-host1x", "simple-bus"; 15*4882a593Smuzhiyun reg = <0x50000000 0x00028000>; 16*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ 17*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ 18*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_HOST1X>; 19*4882a593Smuzhiyun resets = <&tegra_car 28>; 20*4882a593Smuzhiyun reset-names = "host1x"; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #address-cells = <1>; 23*4882a593Smuzhiyun #size-cells = <1>; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun ranges = <0x54000000 0x54000000 0x01000000>; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun gr2d@54140000 { 28*4882a593Smuzhiyun compatible = "nvidia,tegra114-gr2d", "nvidia,tegra20-gr2d"; 29*4882a593Smuzhiyun reg = <0x54140000 0x00040000>; 30*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 31*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_GR2D>; 32*4882a593Smuzhiyun resets = <&tegra_car 21>; 33*4882a593Smuzhiyun reset-names = "2d"; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun gr3d@54180000 { 37*4882a593Smuzhiyun compatible = "nvidia,tegra114-gr3d", "nvidia,tegra20-gr3d"; 38*4882a593Smuzhiyun reg = <0x54180000 0x00040000>; 39*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_GR3D>; 40*4882a593Smuzhiyun resets = <&tegra_car 24>; 41*4882a593Smuzhiyun reset-names = "3d"; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun dc@54200000 { 45*4882a593Smuzhiyun compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc"; 46*4882a593Smuzhiyun reg = <0x54200000 0x00040000>; 47*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 48*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_DISP1>, 49*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_PLL_P>; 50*4882a593Smuzhiyun clock-names = "dc", "parent"; 51*4882a593Smuzhiyun resets = <&tegra_car 27>; 52*4882a593Smuzhiyun reset-names = "dc"; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_DC>; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun nvidia,head = <0>; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun rgb { 59*4882a593Smuzhiyun status = "disabled"; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun dc@54240000 { 64*4882a593Smuzhiyun compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc"; 65*4882a593Smuzhiyun reg = <0x54240000 0x00040000>; 66*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 67*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_DISP2>, 68*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_PLL_P>; 69*4882a593Smuzhiyun clock-names = "dc", "parent"; 70*4882a593Smuzhiyun resets = <&tegra_car 26>; 71*4882a593Smuzhiyun reset-names = "dc"; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun iommus = <&mc TEGRA_SWGROUP_DCB>; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun nvidia,head = <1>; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun rgb { 78*4882a593Smuzhiyun status = "disabled"; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun hdmi@54280000 { 83*4882a593Smuzhiyun compatible = "nvidia,tegra114-hdmi"; 84*4882a593Smuzhiyun reg = <0x54280000 0x00040000>; 85*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 86*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_HDMI>, 87*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>; 88*4882a593Smuzhiyun clock-names = "hdmi", "parent"; 89*4882a593Smuzhiyun resets = <&tegra_car 51>; 90*4882a593Smuzhiyun reset-names = "hdmi"; 91*4882a593Smuzhiyun status = "disabled"; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun dsi@54300000 { 95*4882a593Smuzhiyun compatible = "nvidia,tegra114-dsi"; 96*4882a593Smuzhiyun reg = <0x54300000 0x00040000>; 97*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_DSIA>, 98*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_DSIALP>, 99*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_PLL_D_OUT0>; 100*4882a593Smuzhiyun clock-names = "dsi", "lp", "parent"; 101*4882a593Smuzhiyun resets = <&tegra_car 48>; 102*4882a593Smuzhiyun reset-names = "dsi"; 103*4882a593Smuzhiyun nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */ 104*4882a593Smuzhiyun status = "disabled"; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun #address-cells = <1>; 107*4882a593Smuzhiyun #size-cells = <0>; 108*4882a593Smuzhiyun }; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun dsi@54400000 { 111*4882a593Smuzhiyun compatible = "nvidia,tegra114-dsi"; 112*4882a593Smuzhiyun reg = <0x54400000 0x00040000>; 113*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_DSIB>, 114*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_DSIBLP>, 115*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>; 116*4882a593Smuzhiyun clock-names = "dsi", "lp", "parent"; 117*4882a593Smuzhiyun resets = <&tegra_car 82>; 118*4882a593Smuzhiyun reset-names = "dsi"; 119*4882a593Smuzhiyun nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */ 120*4882a593Smuzhiyun status = "disabled"; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #address-cells = <1>; 123*4882a593Smuzhiyun #size-cells = <0>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun gic: interrupt-controller@50041000 { 128*4882a593Smuzhiyun compatible = "arm,cortex-a15-gic"; 129*4882a593Smuzhiyun #interrupt-cells = <3>; 130*4882a593Smuzhiyun interrupt-controller; 131*4882a593Smuzhiyun reg = <0x50041000 0x1000>, 132*4882a593Smuzhiyun <0x50042000 0x1000>, 133*4882a593Smuzhiyun <0x50044000 0x2000>, 134*4882a593Smuzhiyun <0x50046000 0x2000>; 135*4882a593Smuzhiyun interrupts = <GIC_PPI 9 136*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 137*4882a593Smuzhiyun interrupt-parent = <&gic>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun lic: interrupt-controller@60004000 { 141*4882a593Smuzhiyun compatible = "nvidia,tegra114-ictlr", "nvidia,tegra30-ictlr"; 142*4882a593Smuzhiyun reg = <0x60004000 0x100>, 143*4882a593Smuzhiyun <0x60004100 0x50>, 144*4882a593Smuzhiyun <0x60004200 0x50>, 145*4882a593Smuzhiyun <0x60004300 0x50>, 146*4882a593Smuzhiyun <0x60004400 0x50>; 147*4882a593Smuzhiyun interrupt-controller; 148*4882a593Smuzhiyun #interrupt-cells = <3>; 149*4882a593Smuzhiyun interrupt-parent = <&gic>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun timer@60005000 { 153*4882a593Smuzhiyun compatible = "nvidia,tegra114-timer", "nvidia,tegra30-timer", "nvidia,tegra20-timer"; 154*4882a593Smuzhiyun reg = <0x60005000 0x400>; 155*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 156*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 157*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 158*4882a593Smuzhiyun <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 159*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 160*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 161*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_TIMER>; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun tegra_car: clock@60006000 { 165*4882a593Smuzhiyun compatible = "nvidia,tegra114-car"; 166*4882a593Smuzhiyun reg = <0x60006000 0x1000>; 167*4882a593Smuzhiyun #clock-cells = <1>; 168*4882a593Smuzhiyun #reset-cells = <1>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun flow-controller@60007000 { 172*4882a593Smuzhiyun compatible = "nvidia,tegra114-flowctrl"; 173*4882a593Smuzhiyun reg = <0x60007000 0x1000>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun apbdma: dma@6000a000 { 177*4882a593Smuzhiyun compatible = "nvidia,tegra114-apbdma"; 178*4882a593Smuzhiyun reg = <0x6000a000 0x1400>; 179*4882a593Smuzhiyun interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 180*4882a593Smuzhiyun <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 181*4882a593Smuzhiyun <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 182*4882a593Smuzhiyun <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 183*4882a593Smuzhiyun <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 184*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 185*4882a593Smuzhiyun <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 186*4882a593Smuzhiyun <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 187*4882a593Smuzhiyun <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 188*4882a593Smuzhiyun <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 189*4882a593Smuzhiyun <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 190*4882a593Smuzhiyun <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 191*4882a593Smuzhiyun <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 192*4882a593Smuzhiyun <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 193*4882a593Smuzhiyun <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 194*4882a593Smuzhiyun <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 195*4882a593Smuzhiyun <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 196*4882a593Smuzhiyun <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 197*4882a593Smuzhiyun <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 198*4882a593Smuzhiyun <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 199*4882a593Smuzhiyun <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 200*4882a593Smuzhiyun <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 201*4882a593Smuzhiyun <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>, 202*4882a593Smuzhiyun <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, 203*4882a593Smuzhiyun <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 204*4882a593Smuzhiyun <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 205*4882a593Smuzhiyun <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>, 206*4882a593Smuzhiyun <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 207*4882a593Smuzhiyun <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 208*4882a593Smuzhiyun <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>, 209*4882a593Smuzhiyun <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 210*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 211*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_APBDMA>; 212*4882a593Smuzhiyun resets = <&tegra_car 34>; 213*4882a593Smuzhiyun reset-names = "dma"; 214*4882a593Smuzhiyun #dma-cells = <1>; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun ahb: ahb@6000c000 { 218*4882a593Smuzhiyun compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb"; 219*4882a593Smuzhiyun reg = <0x6000c000 0x150>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun gpio: gpio@6000d000 { 223*4882a593Smuzhiyun compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio"; 224*4882a593Smuzhiyun reg = <0x6000d000 0x1000>; 225*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 226*4882a593Smuzhiyun <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 227*4882a593Smuzhiyun <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 228*4882a593Smuzhiyun <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 229*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 230*4882a593Smuzhiyun <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 231*4882a593Smuzhiyun <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 232*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 233*4882a593Smuzhiyun #gpio-cells = <2>; 234*4882a593Smuzhiyun gpio-controller; 235*4882a593Smuzhiyun #interrupt-cells = <2>; 236*4882a593Smuzhiyun interrupt-controller; 237*4882a593Smuzhiyun /* 238*4882a593Smuzhiyun gpio-ranges = <&pinmux 0 0 246>; 239*4882a593Smuzhiyun */ 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun apbmisc@70000800 { 243*4882a593Smuzhiyun compatible = "nvidia,tegra114-apbmisc", "nvidia,tegra20-apbmisc"; 244*4882a593Smuzhiyun reg = <0x70000800 0x64 /* Chip revision */ 245*4882a593Smuzhiyun 0x70000008 0x04>; /* Strapping options */ 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun pinmux: pinmux@70000868 { 249*4882a593Smuzhiyun compatible = "nvidia,tegra114-pinmux"; 250*4882a593Smuzhiyun reg = <0x70000868 0x148 /* Pad control registers */ 251*4882a593Smuzhiyun 0x70003000 0x40c>; /* Mux registers */ 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun /* 255*4882a593Smuzhiyun * There are two serial driver i.e. 8250 based simple serial 256*4882a593Smuzhiyun * driver and APB DMA based serial driver for higher baudrate 257*4882a593Smuzhiyun * and performace. To enable the 8250 based driver, the compatible 258*4882a593Smuzhiyun * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable 259*4882a593Smuzhiyun * the APB DMA based serial driver, the compatible is 260*4882a593Smuzhiyun * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart". 261*4882a593Smuzhiyun */ 262*4882a593Smuzhiyun uarta: serial@70006000 { 263*4882a593Smuzhiyun compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart"; 264*4882a593Smuzhiyun reg = <0x70006000 0x40>; 265*4882a593Smuzhiyun reg-shift = <2>; 266*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 267*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_UARTA>; 268*4882a593Smuzhiyun resets = <&tegra_car 6>; 269*4882a593Smuzhiyun reset-names = "serial"; 270*4882a593Smuzhiyun dmas = <&apbdma 8>, <&apbdma 8>; 271*4882a593Smuzhiyun dma-names = "rx", "tx"; 272*4882a593Smuzhiyun status = "disabled"; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun uartb: serial@70006040 { 276*4882a593Smuzhiyun compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart"; 277*4882a593Smuzhiyun reg = <0x70006040 0x40>; 278*4882a593Smuzhiyun reg-shift = <2>; 279*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 280*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_UARTB>; 281*4882a593Smuzhiyun resets = <&tegra_car 7>; 282*4882a593Smuzhiyun reset-names = "serial"; 283*4882a593Smuzhiyun dmas = <&apbdma 9>, <&apbdma 9>; 284*4882a593Smuzhiyun dma-names = "rx", "tx"; 285*4882a593Smuzhiyun status = "disabled"; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun uartc: serial@70006200 { 289*4882a593Smuzhiyun compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart"; 290*4882a593Smuzhiyun reg = <0x70006200 0x100>; 291*4882a593Smuzhiyun reg-shift = <2>; 292*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 293*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_UARTC>; 294*4882a593Smuzhiyun resets = <&tegra_car 55>; 295*4882a593Smuzhiyun reset-names = "serial"; 296*4882a593Smuzhiyun dmas = <&apbdma 10>, <&apbdma 10>; 297*4882a593Smuzhiyun dma-names = "rx", "tx"; 298*4882a593Smuzhiyun status = "disabled"; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun uartd: serial@70006300 { 302*4882a593Smuzhiyun compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart"; 303*4882a593Smuzhiyun reg = <0x70006300 0x100>; 304*4882a593Smuzhiyun reg-shift = <2>; 305*4882a593Smuzhiyun interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 306*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_UARTD>; 307*4882a593Smuzhiyun resets = <&tegra_car 65>; 308*4882a593Smuzhiyun reset-names = "serial"; 309*4882a593Smuzhiyun dmas = <&apbdma 19>, <&apbdma 19>; 310*4882a593Smuzhiyun dma-names = "rx", "tx"; 311*4882a593Smuzhiyun status = "disabled"; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun pwm: pwm@7000a000 { 315*4882a593Smuzhiyun compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm"; 316*4882a593Smuzhiyun reg = <0x7000a000 0x100>; 317*4882a593Smuzhiyun #pwm-cells = <2>; 318*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_PWM>; 319*4882a593Smuzhiyun resets = <&tegra_car 17>; 320*4882a593Smuzhiyun reset-names = "pwm"; 321*4882a593Smuzhiyun status = "disabled"; 322*4882a593Smuzhiyun }; 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun i2c@7000c000 { 325*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2c"; 326*4882a593Smuzhiyun reg = <0x7000c000 0x100>; 327*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 328*4882a593Smuzhiyun #address-cells = <1>; 329*4882a593Smuzhiyun #size-cells = <0>; 330*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2C1>; 331*4882a593Smuzhiyun clock-names = "div-clk"; 332*4882a593Smuzhiyun resets = <&tegra_car 12>; 333*4882a593Smuzhiyun reset-names = "i2c"; 334*4882a593Smuzhiyun dmas = <&apbdma 21>, <&apbdma 21>; 335*4882a593Smuzhiyun dma-names = "rx", "tx"; 336*4882a593Smuzhiyun status = "disabled"; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun i2c@7000c400 { 340*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2c"; 341*4882a593Smuzhiyun reg = <0x7000c400 0x100>; 342*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 343*4882a593Smuzhiyun #address-cells = <1>; 344*4882a593Smuzhiyun #size-cells = <0>; 345*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2C2>; 346*4882a593Smuzhiyun clock-names = "div-clk"; 347*4882a593Smuzhiyun resets = <&tegra_car 54>; 348*4882a593Smuzhiyun reset-names = "i2c"; 349*4882a593Smuzhiyun dmas = <&apbdma 22>, <&apbdma 22>; 350*4882a593Smuzhiyun dma-names = "rx", "tx"; 351*4882a593Smuzhiyun status = "disabled"; 352*4882a593Smuzhiyun }; 353*4882a593Smuzhiyun 354*4882a593Smuzhiyun i2c@7000c500 { 355*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2c"; 356*4882a593Smuzhiyun reg = <0x7000c500 0x100>; 357*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 358*4882a593Smuzhiyun #address-cells = <1>; 359*4882a593Smuzhiyun #size-cells = <0>; 360*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2C3>; 361*4882a593Smuzhiyun clock-names = "div-clk"; 362*4882a593Smuzhiyun resets = <&tegra_car 67>; 363*4882a593Smuzhiyun reset-names = "i2c"; 364*4882a593Smuzhiyun dmas = <&apbdma 23>, <&apbdma 23>; 365*4882a593Smuzhiyun dma-names = "rx", "tx"; 366*4882a593Smuzhiyun status = "disabled"; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun i2c@7000c700 { 370*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2c"; 371*4882a593Smuzhiyun reg = <0x7000c700 0x100>; 372*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 373*4882a593Smuzhiyun #address-cells = <1>; 374*4882a593Smuzhiyun #size-cells = <0>; 375*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2C4>; 376*4882a593Smuzhiyun clock-names = "div-clk"; 377*4882a593Smuzhiyun resets = <&tegra_car 103>; 378*4882a593Smuzhiyun reset-names = "i2c"; 379*4882a593Smuzhiyun dmas = <&apbdma 26>, <&apbdma 26>; 380*4882a593Smuzhiyun dma-names = "rx", "tx"; 381*4882a593Smuzhiyun status = "disabled"; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun i2c@7000d000 { 385*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2c"; 386*4882a593Smuzhiyun reg = <0x7000d000 0x100>; 387*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 388*4882a593Smuzhiyun #address-cells = <1>; 389*4882a593Smuzhiyun #size-cells = <0>; 390*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2C5>; 391*4882a593Smuzhiyun clock-names = "div-clk"; 392*4882a593Smuzhiyun resets = <&tegra_car 47>; 393*4882a593Smuzhiyun reset-names = "i2c"; 394*4882a593Smuzhiyun dmas = <&apbdma 24>, <&apbdma 24>; 395*4882a593Smuzhiyun dma-names = "rx", "tx"; 396*4882a593Smuzhiyun status = "disabled"; 397*4882a593Smuzhiyun }; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun spi@7000d400 { 400*4882a593Smuzhiyun compatible = "nvidia,tegra114-spi"; 401*4882a593Smuzhiyun reg = <0x7000d400 0x200>; 402*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 403*4882a593Smuzhiyun #address-cells = <1>; 404*4882a593Smuzhiyun #size-cells = <0>; 405*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SBC1>; 406*4882a593Smuzhiyun clock-names = "spi"; 407*4882a593Smuzhiyun resets = <&tegra_car 41>; 408*4882a593Smuzhiyun reset-names = "spi"; 409*4882a593Smuzhiyun dmas = <&apbdma 15>, <&apbdma 15>; 410*4882a593Smuzhiyun dma-names = "rx", "tx"; 411*4882a593Smuzhiyun status = "disabled"; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun spi@7000d600 { 415*4882a593Smuzhiyun compatible = "nvidia,tegra114-spi"; 416*4882a593Smuzhiyun reg = <0x7000d600 0x200>; 417*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 418*4882a593Smuzhiyun #address-cells = <1>; 419*4882a593Smuzhiyun #size-cells = <0>; 420*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SBC2>; 421*4882a593Smuzhiyun clock-names = "spi"; 422*4882a593Smuzhiyun resets = <&tegra_car 44>; 423*4882a593Smuzhiyun reset-names = "spi"; 424*4882a593Smuzhiyun dmas = <&apbdma 16>, <&apbdma 16>; 425*4882a593Smuzhiyun dma-names = "rx", "tx"; 426*4882a593Smuzhiyun status = "disabled"; 427*4882a593Smuzhiyun }; 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun spi@7000d800 { 430*4882a593Smuzhiyun compatible = "nvidia,tegra114-spi"; 431*4882a593Smuzhiyun reg = <0x7000d800 0x200>; 432*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 433*4882a593Smuzhiyun #address-cells = <1>; 434*4882a593Smuzhiyun #size-cells = <0>; 435*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SBC3>; 436*4882a593Smuzhiyun clock-names = "spi"; 437*4882a593Smuzhiyun resets = <&tegra_car 46>; 438*4882a593Smuzhiyun reset-names = "spi"; 439*4882a593Smuzhiyun dmas = <&apbdma 17>, <&apbdma 17>; 440*4882a593Smuzhiyun dma-names = "rx", "tx"; 441*4882a593Smuzhiyun status = "disabled"; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun spi@7000da00 { 445*4882a593Smuzhiyun compatible = "nvidia,tegra114-spi"; 446*4882a593Smuzhiyun reg = <0x7000da00 0x200>; 447*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 448*4882a593Smuzhiyun #address-cells = <1>; 449*4882a593Smuzhiyun #size-cells = <0>; 450*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SBC4>; 451*4882a593Smuzhiyun clock-names = "spi"; 452*4882a593Smuzhiyun resets = <&tegra_car 68>; 453*4882a593Smuzhiyun reset-names = "spi"; 454*4882a593Smuzhiyun dmas = <&apbdma 18>, <&apbdma 18>; 455*4882a593Smuzhiyun dma-names = "rx", "tx"; 456*4882a593Smuzhiyun status = "disabled"; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun spi@7000dc00 { 460*4882a593Smuzhiyun compatible = "nvidia,tegra114-spi"; 461*4882a593Smuzhiyun reg = <0x7000dc00 0x200>; 462*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 463*4882a593Smuzhiyun #address-cells = <1>; 464*4882a593Smuzhiyun #size-cells = <0>; 465*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SBC5>; 466*4882a593Smuzhiyun clock-names = "spi"; 467*4882a593Smuzhiyun resets = <&tegra_car 104>; 468*4882a593Smuzhiyun reset-names = "spi"; 469*4882a593Smuzhiyun dmas = <&apbdma 27>, <&apbdma 27>; 470*4882a593Smuzhiyun dma-names = "rx", "tx"; 471*4882a593Smuzhiyun status = "disabled"; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun spi@7000de00 { 475*4882a593Smuzhiyun compatible = "nvidia,tegra114-spi"; 476*4882a593Smuzhiyun reg = <0x7000de00 0x200>; 477*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 478*4882a593Smuzhiyun #address-cells = <1>; 479*4882a593Smuzhiyun #size-cells = <0>; 480*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SBC6>; 481*4882a593Smuzhiyun clock-names = "spi"; 482*4882a593Smuzhiyun resets = <&tegra_car 105>; 483*4882a593Smuzhiyun reset-names = "spi"; 484*4882a593Smuzhiyun dmas = <&apbdma 28>, <&apbdma 28>; 485*4882a593Smuzhiyun dma-names = "rx", "tx"; 486*4882a593Smuzhiyun status = "disabled"; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun rtc@7000e000 { 490*4882a593Smuzhiyun compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc"; 491*4882a593Smuzhiyun reg = <0x7000e000 0x100>; 492*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 493*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_RTC>; 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun kbc@7000e200 { 497*4882a593Smuzhiyun compatible = "nvidia,tegra114-kbc"; 498*4882a593Smuzhiyun reg = <0x7000e200 0x100>; 499*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 500*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_KBC>; 501*4882a593Smuzhiyun resets = <&tegra_car 36>; 502*4882a593Smuzhiyun reset-names = "kbc"; 503*4882a593Smuzhiyun status = "disabled"; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun pmc@7000e400 { 507*4882a593Smuzhiyun compatible = "nvidia,tegra114-pmc"; 508*4882a593Smuzhiyun reg = <0x7000e400 0x400>; 509*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>; 510*4882a593Smuzhiyun clock-names = "pclk", "clk32k_in"; 511*4882a593Smuzhiyun }; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun fuse@7000f800 { 514*4882a593Smuzhiyun compatible = "nvidia,tegra114-efuse"; 515*4882a593Smuzhiyun reg = <0x7000f800 0x400>; 516*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_FUSE>; 517*4882a593Smuzhiyun clock-names = "fuse"; 518*4882a593Smuzhiyun resets = <&tegra_car 39>; 519*4882a593Smuzhiyun reset-names = "fuse"; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun mc: memory-controller@70019000 { 523*4882a593Smuzhiyun compatible = "nvidia,tegra114-mc"; 524*4882a593Smuzhiyun reg = <0x70019000 0x1000>; 525*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_MC>; 526*4882a593Smuzhiyun clock-names = "mc"; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun #iommu-cells = <1>; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun ahub@70080000 { 534*4882a593Smuzhiyun compatible = "nvidia,tegra114-ahub"; 535*4882a593Smuzhiyun reg = <0x70080000 0x200>, 536*4882a593Smuzhiyun <0x70080200 0x100>, 537*4882a593Smuzhiyun <0x70081000 0x200>; 538*4882a593Smuzhiyun interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 539*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>, 540*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_APBIF>; 541*4882a593Smuzhiyun clock-names = "d_audio", "apbif"; 542*4882a593Smuzhiyun resets = <&tegra_car 106>, /* d_audio */ 543*4882a593Smuzhiyun <&tegra_car 107>, /* apbif */ 544*4882a593Smuzhiyun <&tegra_car 30>, /* i2s0 */ 545*4882a593Smuzhiyun <&tegra_car 11>, /* i2s1 */ 546*4882a593Smuzhiyun <&tegra_car 18>, /* i2s2 */ 547*4882a593Smuzhiyun <&tegra_car 101>, /* i2s3 */ 548*4882a593Smuzhiyun <&tegra_car 102>, /* i2s4 */ 549*4882a593Smuzhiyun <&tegra_car 108>, /* dam0 */ 550*4882a593Smuzhiyun <&tegra_car 109>, /* dam1 */ 551*4882a593Smuzhiyun <&tegra_car 110>, /* dam2 */ 552*4882a593Smuzhiyun <&tegra_car 10>, /* spdif */ 553*4882a593Smuzhiyun <&tegra_car 153>, /* amx */ 554*4882a593Smuzhiyun <&tegra_car 154>; /* adx */ 555*4882a593Smuzhiyun reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2", 556*4882a593Smuzhiyun "i2s3", "i2s4", "dam0", "dam1", "dam2", 557*4882a593Smuzhiyun "spdif", "amx", "adx"; 558*4882a593Smuzhiyun dmas = <&apbdma 1>, <&apbdma 1>, 559*4882a593Smuzhiyun <&apbdma 2>, <&apbdma 2>, 560*4882a593Smuzhiyun <&apbdma 3>, <&apbdma 3>, 561*4882a593Smuzhiyun <&apbdma 4>, <&apbdma 4>, 562*4882a593Smuzhiyun <&apbdma 6>, <&apbdma 6>, 563*4882a593Smuzhiyun <&apbdma 7>, <&apbdma 7>, 564*4882a593Smuzhiyun <&apbdma 12>, <&apbdma 12>, 565*4882a593Smuzhiyun <&apbdma 13>, <&apbdma 13>, 566*4882a593Smuzhiyun <&apbdma 14>, <&apbdma 14>, 567*4882a593Smuzhiyun <&apbdma 29>, <&apbdma 29>; 568*4882a593Smuzhiyun dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2", 569*4882a593Smuzhiyun "rx3", "tx3", "rx4", "tx4", "rx5", "tx5", 570*4882a593Smuzhiyun "rx6", "tx6", "rx7", "tx7", "rx8", "tx8", 571*4882a593Smuzhiyun "rx9", "tx9"; 572*4882a593Smuzhiyun ranges; 573*4882a593Smuzhiyun #address-cells = <1>; 574*4882a593Smuzhiyun #size-cells = <1>; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun tegra_i2s0: i2s@70080300 { 577*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 578*4882a593Smuzhiyun reg = <0x70080300 0x100>; 579*4882a593Smuzhiyun nvidia,ahub-cif-ids = <4 4>; 580*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2S0>; 581*4882a593Smuzhiyun resets = <&tegra_car 30>; 582*4882a593Smuzhiyun reset-names = "i2s"; 583*4882a593Smuzhiyun status = "disabled"; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun tegra_i2s1: i2s@70080400 { 587*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 588*4882a593Smuzhiyun reg = <0x70080400 0x100>; 589*4882a593Smuzhiyun nvidia,ahub-cif-ids = <5 5>; 590*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2S1>; 591*4882a593Smuzhiyun resets = <&tegra_car 11>; 592*4882a593Smuzhiyun reset-names = "i2s"; 593*4882a593Smuzhiyun status = "disabled"; 594*4882a593Smuzhiyun }; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun tegra_i2s2: i2s@70080500 { 597*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 598*4882a593Smuzhiyun reg = <0x70080500 0x100>; 599*4882a593Smuzhiyun nvidia,ahub-cif-ids = <6 6>; 600*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2S2>; 601*4882a593Smuzhiyun resets = <&tegra_car 18>; 602*4882a593Smuzhiyun reset-names = "i2s"; 603*4882a593Smuzhiyun status = "disabled"; 604*4882a593Smuzhiyun }; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun tegra_i2s3: i2s@70080600 { 607*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 608*4882a593Smuzhiyun reg = <0x70080600 0x100>; 609*4882a593Smuzhiyun nvidia,ahub-cif-ids = <7 7>; 610*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2S3>; 611*4882a593Smuzhiyun resets = <&tegra_car 101>; 612*4882a593Smuzhiyun reset-names = "i2s"; 613*4882a593Smuzhiyun status = "disabled"; 614*4882a593Smuzhiyun }; 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun tegra_i2s4: i2s@70080700 { 617*4882a593Smuzhiyun compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s"; 618*4882a593Smuzhiyun reg = <0x70080700 0x100>; 619*4882a593Smuzhiyun nvidia,ahub-cif-ids = <8 8>; 620*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_I2S4>; 621*4882a593Smuzhiyun resets = <&tegra_car 102>; 622*4882a593Smuzhiyun reset-names = "i2s"; 623*4882a593Smuzhiyun status = "disabled"; 624*4882a593Smuzhiyun }; 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun mipi: mipi@700e3000 { 628*4882a593Smuzhiyun compatible = "nvidia,tegra114-mipi"; 629*4882a593Smuzhiyun reg = <0x700e3000 0x100>; 630*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>; 631*4882a593Smuzhiyun #nvidia,mipi-calibrate-cells = <1>; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun sdhci@78000000 { 635*4882a593Smuzhiyun compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci"; 636*4882a593Smuzhiyun reg = <0x78000000 0x200>; 637*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 638*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SDMMC1>; 639*4882a593Smuzhiyun resets = <&tegra_car 14>; 640*4882a593Smuzhiyun reset-names = "sdhci"; 641*4882a593Smuzhiyun status = "disabled"; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun sdhci@78000200 { 645*4882a593Smuzhiyun compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci"; 646*4882a593Smuzhiyun reg = <0x78000200 0x200>; 647*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 648*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SDMMC2>; 649*4882a593Smuzhiyun resets = <&tegra_car 9>; 650*4882a593Smuzhiyun reset-names = "sdhci"; 651*4882a593Smuzhiyun status = "disabled"; 652*4882a593Smuzhiyun }; 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun sdhci@78000400 { 655*4882a593Smuzhiyun compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci"; 656*4882a593Smuzhiyun reg = <0x78000400 0x200>; 657*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 658*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SDMMC3>; 659*4882a593Smuzhiyun resets = <&tegra_car 69>; 660*4882a593Smuzhiyun reset-names = "sdhci"; 661*4882a593Smuzhiyun status = "disabled"; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun sdhci@78000600 { 665*4882a593Smuzhiyun compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci"; 666*4882a593Smuzhiyun reg = <0x78000600 0x200>; 667*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 668*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_SDMMC4>; 669*4882a593Smuzhiyun resets = <&tegra_car 15>; 670*4882a593Smuzhiyun reset-names = "sdhci"; 671*4882a593Smuzhiyun status = "disabled"; 672*4882a593Smuzhiyun }; 673*4882a593Smuzhiyun 674*4882a593Smuzhiyun usb@7d000000 { 675*4882a593Smuzhiyun compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci", "usb-ehci"; 676*4882a593Smuzhiyun reg = <0x7d000000 0x4000>; 677*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 678*4882a593Smuzhiyun phy_type = "utmi"; 679*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_USBD>; 680*4882a593Smuzhiyun resets = <&tegra_car 22>; 681*4882a593Smuzhiyun reset-names = "usb"; 682*4882a593Smuzhiyun nvidia,phy = <&phy1>; 683*4882a593Smuzhiyun status = "disabled"; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun phy1: usb-phy@7d000000 { 687*4882a593Smuzhiyun compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy"; 688*4882a593Smuzhiyun reg = <0x7d000000 0x4000 0x7d000000 0x4000>; 689*4882a593Smuzhiyun phy_type = "utmi"; 690*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_USBD>, 691*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_PLL_U>, 692*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_USBD>; 693*4882a593Smuzhiyun clock-names = "reg", "pll_u", "utmi-pads"; 694*4882a593Smuzhiyun resets = <&tegra_car 22>, <&tegra_car 22>; 695*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 696*4882a593Smuzhiyun nvidia,hssync-start-delay = <0>; 697*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 698*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 699*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 700*4882a593Smuzhiyun nvidia,xcvr-setup = <9>; 701*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <0>; 702*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <3>; 703*4882a593Smuzhiyun nvidia,hssquelch-level = <2>; 704*4882a593Smuzhiyun nvidia,hsdiscon-level = <5>; 705*4882a593Smuzhiyun nvidia,xcvr-hsslew = <12>; 706*4882a593Smuzhiyun nvidia,has-utmi-pad-registers; 707*4882a593Smuzhiyun status = "disabled"; 708*4882a593Smuzhiyun }; 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun usb@7d008000 { 711*4882a593Smuzhiyun compatible = "nvidia,tegra114-ehci", "nvidia,tegra30-ehci", "usb-ehci"; 712*4882a593Smuzhiyun reg = <0x7d008000 0x4000>; 713*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 714*4882a593Smuzhiyun phy_type = "utmi"; 715*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_USB3>; 716*4882a593Smuzhiyun resets = <&tegra_car 59>; 717*4882a593Smuzhiyun reset-names = "usb"; 718*4882a593Smuzhiyun nvidia,phy = <&phy3>; 719*4882a593Smuzhiyun status = "disabled"; 720*4882a593Smuzhiyun }; 721*4882a593Smuzhiyun 722*4882a593Smuzhiyun phy3: usb-phy@7d008000 { 723*4882a593Smuzhiyun compatible = "nvidia,tegra114-usb-phy", "nvidia,tegra30-usb-phy"; 724*4882a593Smuzhiyun reg = <0x7d008000 0x4000 0x7d000000 0x4000>; 725*4882a593Smuzhiyun phy_type = "utmi"; 726*4882a593Smuzhiyun clocks = <&tegra_car TEGRA114_CLK_USB3>, 727*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_PLL_U>, 728*4882a593Smuzhiyun <&tegra_car TEGRA114_CLK_USBD>; 729*4882a593Smuzhiyun clock-names = "reg", "pll_u", "utmi-pads"; 730*4882a593Smuzhiyun resets = <&tegra_car 59>, <&tegra_car 22>; 731*4882a593Smuzhiyun reset-names = "usb", "utmi-pads"; 732*4882a593Smuzhiyun nvidia,hssync-start-delay = <0>; 733*4882a593Smuzhiyun nvidia,idle-wait-delay = <17>; 734*4882a593Smuzhiyun nvidia,elastic-limit = <16>; 735*4882a593Smuzhiyun nvidia,term-range-adj = <6>; 736*4882a593Smuzhiyun nvidia,xcvr-setup = <9>; 737*4882a593Smuzhiyun nvidia,xcvr-lsfslew = <0>; 738*4882a593Smuzhiyun nvidia,xcvr-lsrslew = <3>; 739*4882a593Smuzhiyun nvidia,hssquelch-level = <2>; 740*4882a593Smuzhiyun nvidia,hsdiscon-level = <5>; 741*4882a593Smuzhiyun nvidia,xcvr-hsslew = <12>; 742*4882a593Smuzhiyun status = "disabled"; 743*4882a593Smuzhiyun }; 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun cpus { 746*4882a593Smuzhiyun #address-cells = <1>; 747*4882a593Smuzhiyun #size-cells = <0>; 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun cpu@0 { 750*4882a593Smuzhiyun device_type = "cpu"; 751*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 752*4882a593Smuzhiyun reg = <0>; 753*4882a593Smuzhiyun }; 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun cpu@1 { 756*4882a593Smuzhiyun device_type = "cpu"; 757*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 758*4882a593Smuzhiyun reg = <1>; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun cpu@2 { 762*4882a593Smuzhiyun device_type = "cpu"; 763*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 764*4882a593Smuzhiyun reg = <2>; 765*4882a593Smuzhiyun }; 766*4882a593Smuzhiyun 767*4882a593Smuzhiyun cpu@3 { 768*4882a593Smuzhiyun device_type = "cpu"; 769*4882a593Smuzhiyun compatible = "arm,cortex-a15"; 770*4882a593Smuzhiyun reg = <3>; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun }; 773*4882a593Smuzhiyun 774*4882a593Smuzhiyun timer { 775*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 776*4882a593Smuzhiyun interrupts = 777*4882a593Smuzhiyun <GIC_PPI 13 778*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 779*4882a593Smuzhiyun <GIC_PPI 14 780*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 781*4882a593Smuzhiyun <GIC_PPI 11 782*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 783*4882a593Smuzhiyun <GIC_PPI 10 784*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 785*4882a593Smuzhiyun interrupt-parent = <&gic>; 786*4882a593Smuzhiyun }; 787*4882a593Smuzhiyun}; 788