xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/sun9i-a80.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2014 Chen-Yu Tsai
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Chen-Yu Tsai <wens@csie.org>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
9*4882a593Smuzhiyun * whole.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
12*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
13*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
14*4882a593Smuzhiyun *     License, or (at your option) any later version.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
17*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*4882a593Smuzhiyun *     GNU General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Or, alternatively,
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
24*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
25*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
26*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
27*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
28*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
29*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
30*4882a593Smuzhiyun *     conditions:
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
33*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun#include "skeleton64.dtsi"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun#include <dt-bindings/pinctrl/sun4i-a10.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun/ {
52*4882a593Smuzhiyun	interrupt-parent = <&gic>;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun	cpus {
55*4882a593Smuzhiyun		#address-cells = <1>;
56*4882a593Smuzhiyun		#size-cells = <0>;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		cpu0: cpu@0 {
59*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
60*4882a593Smuzhiyun			device_type = "cpu";
61*4882a593Smuzhiyun			reg = <0x0>;
62*4882a593Smuzhiyun		};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun		cpu1: cpu@1 {
65*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
66*4882a593Smuzhiyun			device_type = "cpu";
67*4882a593Smuzhiyun			reg = <0x1>;
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		cpu2: cpu@2 {
71*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
72*4882a593Smuzhiyun			device_type = "cpu";
73*4882a593Smuzhiyun			reg = <0x2>;
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		cpu3: cpu@3 {
77*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
78*4882a593Smuzhiyun			device_type = "cpu";
79*4882a593Smuzhiyun			reg = <0x3>;
80*4882a593Smuzhiyun		};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun		cpu4: cpu@100 {
83*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
84*4882a593Smuzhiyun			device_type = "cpu";
85*4882a593Smuzhiyun			reg = <0x100>;
86*4882a593Smuzhiyun		};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun		cpu5: cpu@101 {
89*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
90*4882a593Smuzhiyun			device_type = "cpu";
91*4882a593Smuzhiyun			reg = <0x101>;
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		cpu6: cpu@102 {
95*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
96*4882a593Smuzhiyun			device_type = "cpu";
97*4882a593Smuzhiyun			reg = <0x102>;
98*4882a593Smuzhiyun		};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun		cpu7: cpu@103 {
101*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
102*4882a593Smuzhiyun			device_type = "cpu";
103*4882a593Smuzhiyun			reg = <0x103>;
104*4882a593Smuzhiyun		};
105*4882a593Smuzhiyun	};
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun	memory {
108*4882a593Smuzhiyun		/* 8GB max. with LPAE */
109*4882a593Smuzhiyun		reg = <0 0x20000000 0x02 0>;
110*4882a593Smuzhiyun	};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun	timer {
113*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
114*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
115*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
116*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
117*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
118*4882a593Smuzhiyun		clock-frequency = <24000000>;
119*4882a593Smuzhiyun		arm,cpu-registers-not-fw-configured;
120*4882a593Smuzhiyun	};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun	clocks {
123*4882a593Smuzhiyun		#address-cells = <1>;
124*4882a593Smuzhiyun		#size-cells = <1>;
125*4882a593Smuzhiyun		/*
126*4882a593Smuzhiyun		 * map 64 bit address range down to 32 bits,
127*4882a593Smuzhiyun		 * as the peripherals are all under 512MB.
128*4882a593Smuzhiyun		 */
129*4882a593Smuzhiyun		ranges = <0 0 0 0x20000000>;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun		/*
132*4882a593Smuzhiyun		 * This clock is actually configurable from the PRCM address
133*4882a593Smuzhiyun		 * space. The external 24M oscillator can be turned off, and
134*4882a593Smuzhiyun		 * the clock switched to an internal 16M RC oscillator. Under
135*4882a593Smuzhiyun		 * normal operation there's no reason to do this, and the
136*4882a593Smuzhiyun		 * default is to use the external good one, so just model this
137*4882a593Smuzhiyun		 * as a fixed clock. Also it is not entirely clear if the
138*4882a593Smuzhiyun		 * osc24M mux in the PRCM affects the entire clock tree, which
139*4882a593Smuzhiyun		 * would also throw all the PLL clock rates off, or just the
140*4882a593Smuzhiyun		 * downstream clocks in the PRCM.
141*4882a593Smuzhiyun		 */
142*4882a593Smuzhiyun		osc24M: osc24M_clk {
143*4882a593Smuzhiyun			#clock-cells = <0>;
144*4882a593Smuzhiyun			compatible = "fixed-clock";
145*4882a593Smuzhiyun			clock-frequency = <24000000>;
146*4882a593Smuzhiyun			clock-output-names = "osc24M";
147*4882a593Smuzhiyun		};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun		/*
150*4882a593Smuzhiyun		 * The 32k clock is from an external source, normally the
151*4882a593Smuzhiyun		 * AC100 codec/RTC chip. This clock is by default enabled
152*4882a593Smuzhiyun		 * and clocked at 32768 Hz, from the oscillator connected
153*4882a593Smuzhiyun		 * to the AC100. It is configurable, but no such driver or
154*4882a593Smuzhiyun		 * bindings exist yet.
155*4882a593Smuzhiyun		 */
156*4882a593Smuzhiyun		osc32k: osc32k_clk {
157*4882a593Smuzhiyun			#clock-cells = <0>;
158*4882a593Smuzhiyun			compatible = "fixed-clock";
159*4882a593Smuzhiyun			clock-frequency = <32768>;
160*4882a593Smuzhiyun			clock-output-names = "osc32k";
161*4882a593Smuzhiyun		};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun		usb_mod_clk: clk@00a08000 {
164*4882a593Smuzhiyun			#clock-cells = <1>;
165*4882a593Smuzhiyun			#reset-cells = <1>;
166*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-usb-mod-clk";
167*4882a593Smuzhiyun			reg = <0x00a08000 0x4>;
168*4882a593Smuzhiyun			clocks = <&ahb1_gates 1>;
169*4882a593Smuzhiyun			clock-output-names = "usb0_ahb", "usb_ohci0",
170*4882a593Smuzhiyun					     "usb1_ahb", "usb_ohci1",
171*4882a593Smuzhiyun					     "usb2_ahb", "usb_ohci2";
172*4882a593Smuzhiyun		};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun		usb_phy_clk: clk@00a08004 {
175*4882a593Smuzhiyun			#clock-cells = <1>;
176*4882a593Smuzhiyun			#reset-cells = <1>;
177*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-usb-phy-clk";
178*4882a593Smuzhiyun			reg = <0x00a08004 0x4>;
179*4882a593Smuzhiyun			clocks = <&ahb1_gates 1>;
180*4882a593Smuzhiyun			clock-output-names = "usb_phy0", "usb_hsic1_480M",
181*4882a593Smuzhiyun					     "usb_phy1", "usb_hsic2_480M",
182*4882a593Smuzhiyun					     "usb_phy2", "usb_hsic_12M";
183*4882a593Smuzhiyun		};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun		pll3: clk@06000008 {
186*4882a593Smuzhiyun			/* placeholder until implemented */
187*4882a593Smuzhiyun			#clock-cells = <0>;
188*4882a593Smuzhiyun			compatible = "fixed-clock";
189*4882a593Smuzhiyun			clock-rate = <0>;
190*4882a593Smuzhiyun			clock-output-names = "pll3";
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun		pll4: clk@0600000c {
194*4882a593Smuzhiyun			#clock-cells = <0>;
195*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-pll4-clk";
196*4882a593Smuzhiyun			reg = <0x0600000c 0x4>;
197*4882a593Smuzhiyun			clocks = <&osc24M>;
198*4882a593Smuzhiyun			clock-output-names = "pll4";
199*4882a593Smuzhiyun		};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun		pll12: clk@0600002c {
202*4882a593Smuzhiyun			#clock-cells = <0>;
203*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-pll4-clk";
204*4882a593Smuzhiyun			reg = <0x0600002c 0x4>;
205*4882a593Smuzhiyun			clocks = <&osc24M>;
206*4882a593Smuzhiyun			clock-output-names = "pll12";
207*4882a593Smuzhiyun		};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun		gt_clk: clk@0600005c {
210*4882a593Smuzhiyun			#clock-cells = <0>;
211*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-gt-clk";
212*4882a593Smuzhiyun			reg = <0x0600005c 0x4>;
213*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll4>, <&pll12>, <&pll12>;
214*4882a593Smuzhiyun			clock-output-names = "gt";
215*4882a593Smuzhiyun		};
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun		ahb0: clk@06000060 {
218*4882a593Smuzhiyun			#clock-cells = <0>;
219*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ahb-clk";
220*4882a593Smuzhiyun			reg = <0x06000060 0x4>;
221*4882a593Smuzhiyun			clocks = <&gt_clk>, <&pll4>, <&pll12>, <&pll12>;
222*4882a593Smuzhiyun			clock-output-names = "ahb0";
223*4882a593Smuzhiyun		};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun		ahb1: clk@06000064 {
226*4882a593Smuzhiyun			#clock-cells = <0>;
227*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ahb-clk";
228*4882a593Smuzhiyun			reg = <0x06000064 0x4>;
229*4882a593Smuzhiyun			clocks = <&gt_clk>, <&pll4>, <&pll12>, <&pll12>;
230*4882a593Smuzhiyun			clock-output-names = "ahb1";
231*4882a593Smuzhiyun		};
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun		ahb2: clk@06000068 {
234*4882a593Smuzhiyun			#clock-cells = <0>;
235*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ahb-clk";
236*4882a593Smuzhiyun			reg = <0x06000068 0x4>;
237*4882a593Smuzhiyun			clocks = <&gt_clk>, <&pll4>, <&pll12>, <&pll12>;
238*4882a593Smuzhiyun			clock-output-names = "ahb2";
239*4882a593Smuzhiyun		};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun		apb0: clk@06000070 {
242*4882a593Smuzhiyun			#clock-cells = <0>;
243*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-apb0-clk";
244*4882a593Smuzhiyun			reg = <0x06000070 0x4>;
245*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll4>;
246*4882a593Smuzhiyun			clock-output-names = "apb0";
247*4882a593Smuzhiyun		};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun		apb1: clk@06000074 {
250*4882a593Smuzhiyun			#clock-cells = <0>;
251*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-apb1-clk";
252*4882a593Smuzhiyun			reg = <0x06000074 0x4>;
253*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll4>;
254*4882a593Smuzhiyun			clock-output-names = "apb1";
255*4882a593Smuzhiyun		};
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun		cci400_clk: clk@06000078 {
258*4882a593Smuzhiyun			#clock-cells = <0>;
259*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-gt-clk";
260*4882a593Smuzhiyun			reg = <0x06000078 0x4>;
261*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll4>, <&pll12>, <&pll12>;
262*4882a593Smuzhiyun			clock-output-names = "cci400";
263*4882a593Smuzhiyun		};
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun		mmc0_clk: clk@06000410 {
266*4882a593Smuzhiyun			#clock-cells = <1>;
267*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc-clk";
268*4882a593Smuzhiyun			reg = <0x06000410 0x4>;
269*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll4>;
270*4882a593Smuzhiyun			clock-output-names = "mmc0", "mmc0_output",
271*4882a593Smuzhiyun					     "mmc0_sample";
272*4882a593Smuzhiyun		};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun		mmc1_clk: clk@06000414 {
275*4882a593Smuzhiyun			#clock-cells = <1>;
276*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc-clk";
277*4882a593Smuzhiyun			reg = <0x06000414 0x4>;
278*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll4>;
279*4882a593Smuzhiyun			clock-output-names = "mmc1", "mmc1_output",
280*4882a593Smuzhiyun					     "mmc1_sample";
281*4882a593Smuzhiyun		};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun		mmc2_clk: clk@06000418 {
284*4882a593Smuzhiyun			#clock-cells = <1>;
285*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc-clk";
286*4882a593Smuzhiyun			reg = <0x06000418 0x4>;
287*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll4>;
288*4882a593Smuzhiyun			clock-output-names = "mmc2", "mmc2_output",
289*4882a593Smuzhiyun					     "mmc2_sample";
290*4882a593Smuzhiyun		};
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun		mmc3_clk: clk@0600041c {
293*4882a593Smuzhiyun			#clock-cells = <1>;
294*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc-clk";
295*4882a593Smuzhiyun			reg = <0x0600041c 0x4>;
296*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll4>;
297*4882a593Smuzhiyun			clock-output-names = "mmc3", "mmc3_output",
298*4882a593Smuzhiyun					     "mmc3_sample";
299*4882a593Smuzhiyun		};
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun		ahb0_gates: clk@06000580 {
302*4882a593Smuzhiyun			#clock-cells = <1>;
303*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ahb0-gates-clk";
304*4882a593Smuzhiyun			reg = <0x06000580 0x4>;
305*4882a593Smuzhiyun			clocks = <&ahb0>;
306*4882a593Smuzhiyun			clock-indices = <0>, <1>, <3>,
307*4882a593Smuzhiyun					<5>, <8>, <12>,
308*4882a593Smuzhiyun					<13>, <14>,
309*4882a593Smuzhiyun					<15>, <16>, <18>,
310*4882a593Smuzhiyun					<20>, <21>, <22>,
311*4882a593Smuzhiyun					<23>;
312*4882a593Smuzhiyun			clock-output-names = "ahb0_fd", "ahb0_ve", "ahb0_gpu",
313*4882a593Smuzhiyun					"ahb0_ss", "ahb0_sd", "ahb0_nand1",
314*4882a593Smuzhiyun					"ahb0_nand0", "ahb0_sdram",
315*4882a593Smuzhiyun					"ahb0_mipi_hsi", "ahb0_sata", "ahb0_ts",
316*4882a593Smuzhiyun					"ahb0_spi0", "ahb0_spi1", "ahb0_spi2",
317*4882a593Smuzhiyun					"ahb0_spi3";
318*4882a593Smuzhiyun		};
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun		ahb1_gates: clk@06000584 {
321*4882a593Smuzhiyun			#clock-cells = <1>;
322*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ahb1-gates-clk";
323*4882a593Smuzhiyun			reg = <0x06000584 0x4>;
324*4882a593Smuzhiyun			clocks = <&ahb1>;
325*4882a593Smuzhiyun			clock-indices = <0>, <1>,
326*4882a593Smuzhiyun					<17>, <21>,
327*4882a593Smuzhiyun					<22>, <23>,
328*4882a593Smuzhiyun					<24>;
329*4882a593Smuzhiyun			clock-output-names = "ahb1_usbotg", "ahb1_usbhci",
330*4882a593Smuzhiyun					"ahb1_gmac", "ahb1_msgbox",
331*4882a593Smuzhiyun					"ahb1_spinlock", "ahb1_hstimer",
332*4882a593Smuzhiyun					"ahb1_dma";
333*4882a593Smuzhiyun		};
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun		ahb2_gates: clk@06000588 {
336*4882a593Smuzhiyun			#clock-cells = <1>;
337*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ahb2-gates-clk";
338*4882a593Smuzhiyun			reg = <0x06000588 0x4>;
339*4882a593Smuzhiyun			clocks = <&ahb2>;
340*4882a593Smuzhiyun			clock-indices = <0>, <1>,
341*4882a593Smuzhiyun					<2>, <4>, <5>,
342*4882a593Smuzhiyun					<7>, <8>, <11>;
343*4882a593Smuzhiyun			clock-output-names = "ahb2_lcd0", "ahb2_lcd1",
344*4882a593Smuzhiyun					"ahb2_edp", "ahb2_csi", "ahb2_hdmi",
345*4882a593Smuzhiyun					"ahb2_de", "ahb2_mp", "ahb2_mipi_dsi";
346*4882a593Smuzhiyun		};
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun		apb0_gates: clk@06000590 {
349*4882a593Smuzhiyun			#clock-cells = <1>;
350*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-apb0-gates-clk";
351*4882a593Smuzhiyun			reg = <0x06000590 0x4>;
352*4882a593Smuzhiyun			clocks = <&apb0>;
353*4882a593Smuzhiyun			clock-indices = <1>, <5>,
354*4882a593Smuzhiyun					<11>, <12>, <13>,
355*4882a593Smuzhiyun					<15>, <17>, <18>,
356*4882a593Smuzhiyun					<19>;
357*4882a593Smuzhiyun			clock-output-names = "apb0_spdif", "apb0_pio",
358*4882a593Smuzhiyun					"apb0_ac97", "apb0_i2s0", "apb0_i2s1",
359*4882a593Smuzhiyun					"apb0_lradc", "apb0_gpadc", "apb0_twd",
360*4882a593Smuzhiyun					"apb0_cirtx";
361*4882a593Smuzhiyun		};
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun		apb1_gates: clk@06000594 {
364*4882a593Smuzhiyun			#clock-cells = <1>;
365*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-apb1-gates-clk";
366*4882a593Smuzhiyun			reg = <0x06000594 0x4>;
367*4882a593Smuzhiyun			clocks = <&apb1>;
368*4882a593Smuzhiyun			clock-indices = <0>, <1>,
369*4882a593Smuzhiyun					<2>, <3>, <4>,
370*4882a593Smuzhiyun					<16>, <17>,
371*4882a593Smuzhiyun					<18>, <19>,
372*4882a593Smuzhiyun					<20>, <21>;
373*4882a593Smuzhiyun			clock-output-names = "apb1_i2c0", "apb1_i2c1",
374*4882a593Smuzhiyun					"apb1_i2c2", "apb1_i2c3", "apb1_i2c4",
375*4882a593Smuzhiyun					"apb1_uart0", "apb1_uart1",
376*4882a593Smuzhiyun					"apb1_uart2", "apb1_uart3",
377*4882a593Smuzhiyun					"apb1_uart4", "apb1_uart5";
378*4882a593Smuzhiyun		};
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun		cpus_clk: clk@08001410 {
381*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-cpus-clk";
382*4882a593Smuzhiyun			reg = <0x08001410 0x4>;
383*4882a593Smuzhiyun			#clock-cells = <0>;
384*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>, <&pll4>, <&pll3>;
385*4882a593Smuzhiyun			clock-output-names = "cpus";
386*4882a593Smuzhiyun		};
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun		ahbs: ahbs_clk {
389*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
390*4882a593Smuzhiyun			#clock-cells = <0>;
391*4882a593Smuzhiyun			clock-div = <1>;
392*4882a593Smuzhiyun			clock-mult = <1>;
393*4882a593Smuzhiyun			clocks = <&cpus_clk>;
394*4882a593Smuzhiyun			clock-output-names = "ahbs";
395*4882a593Smuzhiyun		};
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun		apbs: clk@0800141c {
398*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a23-apb0-clk";
399*4882a593Smuzhiyun			reg = <0x0800141c 0x4>;
400*4882a593Smuzhiyun			#clock-cells = <0>;
401*4882a593Smuzhiyun			clocks = <&ahbs>;
402*4882a593Smuzhiyun			clock-output-names = "apbs";
403*4882a593Smuzhiyun		};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun		apbs_gates: clk@08001428 {
406*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-apbs-gates-clk";
407*4882a593Smuzhiyun			reg = <0x08001428 0x4>;
408*4882a593Smuzhiyun			#clock-cells = <1>;
409*4882a593Smuzhiyun			clocks = <&apbs>;
410*4882a593Smuzhiyun			clock-indices = <0>, <1>,
411*4882a593Smuzhiyun					<2>, <3>,
412*4882a593Smuzhiyun					<4>, <5>,
413*4882a593Smuzhiyun					<6>, <7>,
414*4882a593Smuzhiyun					<12>, <13>,
415*4882a593Smuzhiyun					<16>, <17>,
416*4882a593Smuzhiyun					<18>, <20>;
417*4882a593Smuzhiyun			clock-output-names = "apbs_pio", "apbs_ir",
418*4882a593Smuzhiyun					"apbs_timer", "apbs_rsb",
419*4882a593Smuzhiyun					"apbs_uart", "apbs_1wire",
420*4882a593Smuzhiyun					"apbs_i2c0", "apbs_i2c1",
421*4882a593Smuzhiyun					"apbs_ps2_0", "apbs_ps2_1",
422*4882a593Smuzhiyun					"apbs_dma", "apbs_i2s0",
423*4882a593Smuzhiyun					"apbs_i2s1", "apbs_twd";
424*4882a593Smuzhiyun		};
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun		r_1wire_clk: clk@08001450 {
427*4882a593Smuzhiyun			reg = <0x08001450 0x4>;
428*4882a593Smuzhiyun			#clock-cells = <0>;
429*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
430*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>;
431*4882a593Smuzhiyun			clock-output-names = "r_1wire";
432*4882a593Smuzhiyun		};
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun		r_ir_clk: clk@08001454 {
435*4882a593Smuzhiyun			reg = <0x08001454 0x4>;
436*4882a593Smuzhiyun			#clock-cells = <0>;
437*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
438*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>;
439*4882a593Smuzhiyun			clock-output-names = "r_ir";
440*4882a593Smuzhiyun		};
441*4882a593Smuzhiyun	};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun	soc {
444*4882a593Smuzhiyun		compatible = "simple-bus";
445*4882a593Smuzhiyun		#address-cells = <1>;
446*4882a593Smuzhiyun		#size-cells = <1>;
447*4882a593Smuzhiyun		/*
448*4882a593Smuzhiyun		 * map 64 bit address range down to 32 bits,
449*4882a593Smuzhiyun		 * as the peripherals are all under 512MB.
450*4882a593Smuzhiyun		 */
451*4882a593Smuzhiyun		ranges = <0 0 0 0x20000000>;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun		ehci0: usb@00a00000 {
454*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ehci", "generic-ehci";
455*4882a593Smuzhiyun			reg = <0x00a00000 0x100>;
456*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
457*4882a593Smuzhiyun			clocks = <&usb_mod_clk 1>;
458*4882a593Smuzhiyun			resets = <&usb_mod_clk 17>;
459*4882a593Smuzhiyun			phys = <&usbphy1>;
460*4882a593Smuzhiyun			phy-names = "usb";
461*4882a593Smuzhiyun			status = "disabled";
462*4882a593Smuzhiyun		};
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun		ohci0: usb@00a00400 {
465*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ohci", "generic-ohci";
466*4882a593Smuzhiyun			reg = <0x00a00400 0x100>;
467*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
468*4882a593Smuzhiyun			clocks = <&usb_mod_clk 1>, <&usb_mod_clk 2>;
469*4882a593Smuzhiyun			resets = <&usb_mod_clk 17>;
470*4882a593Smuzhiyun			phys = <&usbphy1>;
471*4882a593Smuzhiyun			phy-names = "usb";
472*4882a593Smuzhiyun			status = "disabled";
473*4882a593Smuzhiyun		};
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun		usbphy1: phy@00a00800 {
476*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-usb-phy";
477*4882a593Smuzhiyun			reg = <0x00a00800 0x4>;
478*4882a593Smuzhiyun			clocks = <&usb_phy_clk 1>;
479*4882a593Smuzhiyun			clock-names = "phy";
480*4882a593Smuzhiyun			resets = <&usb_phy_clk 17>;
481*4882a593Smuzhiyun			reset-names = "phy";
482*4882a593Smuzhiyun			status = "disabled";
483*4882a593Smuzhiyun			#phy-cells = <0>;
484*4882a593Smuzhiyun		};
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun		ehci1: usb@00a01000 {
487*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ehci", "generic-ehci";
488*4882a593Smuzhiyun			reg = <0x00a01000 0x100>;
489*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
490*4882a593Smuzhiyun			clocks = <&usb_mod_clk 3>;
491*4882a593Smuzhiyun			resets = <&usb_mod_clk 18>;
492*4882a593Smuzhiyun			phys = <&usbphy2>;
493*4882a593Smuzhiyun			phy-names = "usb";
494*4882a593Smuzhiyun			status = "disabled";
495*4882a593Smuzhiyun		};
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun		usbphy2: phy@00a01800 {
498*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-usb-phy";
499*4882a593Smuzhiyun			reg = <0x00a01800 0x4>;
500*4882a593Smuzhiyun			clocks = <&usb_phy_clk 2>, <&usb_phy_clk 10>,
501*4882a593Smuzhiyun				 <&usb_phy_clk 3>;
502*4882a593Smuzhiyun			clock-names = "hsic_480M", "hsic_12M", "phy";
503*4882a593Smuzhiyun			resets = <&usb_phy_clk 18>, <&usb_phy_clk 19>;
504*4882a593Smuzhiyun			reset-names = "hsic", "phy";
505*4882a593Smuzhiyun			status = "disabled";
506*4882a593Smuzhiyun			#phy-cells = <0>;
507*4882a593Smuzhiyun			/* usb1 is always used with HSIC */
508*4882a593Smuzhiyun			phy_type = "hsic";
509*4882a593Smuzhiyun		};
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun		ehci2: usb@00a02000 {
512*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ehci", "generic-ehci";
513*4882a593Smuzhiyun			reg = <0x00a02000 0x100>;
514*4882a593Smuzhiyun			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
515*4882a593Smuzhiyun			clocks = <&usb_mod_clk 5>;
516*4882a593Smuzhiyun			resets = <&usb_mod_clk 19>;
517*4882a593Smuzhiyun			phys = <&usbphy3>;
518*4882a593Smuzhiyun			phy-names = "usb";
519*4882a593Smuzhiyun			status = "disabled";
520*4882a593Smuzhiyun		};
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun		ohci2: usb@00a02400 {
523*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-ohci", "generic-ohci";
524*4882a593Smuzhiyun			reg = <0x00a02400 0x100>;
525*4882a593Smuzhiyun			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
526*4882a593Smuzhiyun			clocks = <&usb_mod_clk 5>, <&usb_mod_clk 6>;
527*4882a593Smuzhiyun			resets = <&usb_mod_clk 19>;
528*4882a593Smuzhiyun			phys = <&usbphy3>;
529*4882a593Smuzhiyun			phy-names = "usb";
530*4882a593Smuzhiyun			status = "disabled";
531*4882a593Smuzhiyun		};
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun		usbphy3: phy@00a02800 {
534*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-usb-phy";
535*4882a593Smuzhiyun			reg = <0x00a02800 0x4>;
536*4882a593Smuzhiyun			clocks = <&usb_phy_clk 4>, <&usb_phy_clk 10>,
537*4882a593Smuzhiyun				 <&usb_phy_clk 5>;
538*4882a593Smuzhiyun			clock-names = "hsic_480M", "hsic_12M", "phy";
539*4882a593Smuzhiyun			resets = <&usb_phy_clk 20>, <&usb_phy_clk 21>;
540*4882a593Smuzhiyun			reset-names = "hsic", "phy";
541*4882a593Smuzhiyun			status = "disabled";
542*4882a593Smuzhiyun			#phy-cells = <0>;
543*4882a593Smuzhiyun		};
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun		mmc0: mmc@01c0f000 {
546*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc";
547*4882a593Smuzhiyun			reg = <0x01c0f000 0x1000>;
548*4882a593Smuzhiyun			clocks = <&mmc_config_clk 0>, <&mmc0_clk 0>,
549*4882a593Smuzhiyun				 <&mmc0_clk 1>, <&mmc0_clk 2>;
550*4882a593Smuzhiyun			clock-names = "ahb", "mmc", "output", "sample";
551*4882a593Smuzhiyun			resets = <&mmc_config_clk 0>;
552*4882a593Smuzhiyun			reset-names = "ahb";
553*4882a593Smuzhiyun			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
554*4882a593Smuzhiyun			status = "disabled";
555*4882a593Smuzhiyun			#address-cells = <1>;
556*4882a593Smuzhiyun			#size-cells = <0>;
557*4882a593Smuzhiyun		};
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun		mmc1: mmc@01c10000 {
560*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc";
561*4882a593Smuzhiyun			reg = <0x01c10000 0x1000>;
562*4882a593Smuzhiyun			clocks = <&mmc_config_clk 1>, <&mmc1_clk 0>,
563*4882a593Smuzhiyun				 <&mmc1_clk 1>, <&mmc1_clk 2>;
564*4882a593Smuzhiyun			clock-names = "ahb", "mmc", "output", "sample";
565*4882a593Smuzhiyun			resets = <&mmc_config_clk 1>;
566*4882a593Smuzhiyun			reset-names = "ahb";
567*4882a593Smuzhiyun			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
568*4882a593Smuzhiyun			status = "disabled";
569*4882a593Smuzhiyun			#address-cells = <1>;
570*4882a593Smuzhiyun			#size-cells = <0>;
571*4882a593Smuzhiyun		};
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun		mmc2: mmc@01c11000 {
574*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc";
575*4882a593Smuzhiyun			reg = <0x01c11000 0x1000>;
576*4882a593Smuzhiyun			clocks = <&mmc_config_clk 2>, <&mmc2_clk 0>,
577*4882a593Smuzhiyun				 <&mmc2_clk 1>, <&mmc2_clk 2>;
578*4882a593Smuzhiyun			clock-names = "ahb", "mmc", "output", "sample";
579*4882a593Smuzhiyun			resets = <&mmc_config_clk 2>;
580*4882a593Smuzhiyun			reset-names = "ahb";
581*4882a593Smuzhiyun			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
582*4882a593Smuzhiyun			status = "disabled";
583*4882a593Smuzhiyun			#address-cells = <1>;
584*4882a593Smuzhiyun			#size-cells = <0>;
585*4882a593Smuzhiyun		};
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun		mmc3: mmc@01c12000 {
588*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc";
589*4882a593Smuzhiyun			reg = <0x01c12000 0x1000>;
590*4882a593Smuzhiyun			clocks = <&mmc_config_clk 3>, <&mmc3_clk 0>,
591*4882a593Smuzhiyun				 <&mmc3_clk 1>, <&mmc3_clk 2>;
592*4882a593Smuzhiyun			clock-names = "ahb", "mmc", "output", "sample";
593*4882a593Smuzhiyun			resets = <&mmc_config_clk 3>;
594*4882a593Smuzhiyun			reset-names = "ahb";
595*4882a593Smuzhiyun			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
596*4882a593Smuzhiyun			status = "disabled";
597*4882a593Smuzhiyun			#address-cells = <1>;
598*4882a593Smuzhiyun			#size-cells = <0>;
599*4882a593Smuzhiyun		};
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun		mmc_config_clk: clk@01c13000 {
602*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-mmc-config-clk";
603*4882a593Smuzhiyun			reg = <0x01c13000 0x10>;
604*4882a593Smuzhiyun			clocks = <&ahb0_gates 8>;
605*4882a593Smuzhiyun			clock-names = "ahb";
606*4882a593Smuzhiyun			resets = <&ahb0_resets 8>;
607*4882a593Smuzhiyun			reset-names = "ahb";
608*4882a593Smuzhiyun			#clock-cells = <1>;
609*4882a593Smuzhiyun			#reset-cells = <1>;
610*4882a593Smuzhiyun			clock-output-names = "mmc0_config", "mmc1_config",
611*4882a593Smuzhiyun					     "mmc2_config", "mmc3_config";
612*4882a593Smuzhiyun		};
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun		gic: interrupt-controller@01c41000 {
615*4882a593Smuzhiyun			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
616*4882a593Smuzhiyun			reg = <0x01c41000 0x1000>,
617*4882a593Smuzhiyun			      <0x01c42000 0x1000>,
618*4882a593Smuzhiyun			      <0x01c44000 0x2000>,
619*4882a593Smuzhiyun			      <0x01c46000 0x2000>;
620*4882a593Smuzhiyun			interrupt-controller;
621*4882a593Smuzhiyun			#interrupt-cells = <3>;
622*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
623*4882a593Smuzhiyun		};
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun		ahb0_resets: reset@060005a0 {
626*4882a593Smuzhiyun			#reset-cells = <1>;
627*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-clock-reset";
628*4882a593Smuzhiyun			reg = <0x060005a0 0x4>;
629*4882a593Smuzhiyun		};
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun		ahb1_resets: reset@060005a4 {
632*4882a593Smuzhiyun			#reset-cells = <1>;
633*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-clock-reset";
634*4882a593Smuzhiyun			reg = <0x060005a4 0x4>;
635*4882a593Smuzhiyun		};
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun		ahb2_resets: reset@060005a8 {
638*4882a593Smuzhiyun			#reset-cells = <1>;
639*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-clock-reset";
640*4882a593Smuzhiyun			reg = <0x060005a8 0x4>;
641*4882a593Smuzhiyun		};
642*4882a593Smuzhiyun
643*4882a593Smuzhiyun		apb0_resets: reset@060005b0 {
644*4882a593Smuzhiyun			#reset-cells = <1>;
645*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-clock-reset";
646*4882a593Smuzhiyun			reg = <0x060005b0 0x4>;
647*4882a593Smuzhiyun		};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun		apb1_resets: reset@060005b4 {
650*4882a593Smuzhiyun			#reset-cells = <1>;
651*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-clock-reset";
652*4882a593Smuzhiyun			reg = <0x060005b4 0x4>;
653*4882a593Smuzhiyun		};
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun		timer@06000c00 {
656*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-timer";
657*4882a593Smuzhiyun			reg = <0x06000c00 0xa0>;
658*4882a593Smuzhiyun			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
659*4882a593Smuzhiyun				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
660*4882a593Smuzhiyun				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
661*4882a593Smuzhiyun				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
662*4882a593Smuzhiyun				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
663*4882a593Smuzhiyun				     <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun			clocks = <&osc24M>;
666*4882a593Smuzhiyun		};
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun		wdt: watchdog@06000ca0 {
669*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-wdt";
670*4882a593Smuzhiyun			reg = <0x06000ca0 0x20>;
671*4882a593Smuzhiyun			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
672*4882a593Smuzhiyun		};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun		pio: pinctrl@06000800 {
675*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-pinctrl";
676*4882a593Smuzhiyun			reg = <0x06000800 0x400>;
677*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
678*4882a593Smuzhiyun				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
679*4882a593Smuzhiyun				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
680*4882a593Smuzhiyun				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
681*4882a593Smuzhiyun				     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
682*4882a593Smuzhiyun			clocks = <&apb0_gates 5>;
683*4882a593Smuzhiyun			gpio-controller;
684*4882a593Smuzhiyun			interrupt-controller;
685*4882a593Smuzhiyun			#interrupt-cells = <3>;
686*4882a593Smuzhiyun			#size-cells = <0>;
687*4882a593Smuzhiyun			#gpio-cells = <3>;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun			i2c3_pins_a: i2c3@0 {
690*4882a593Smuzhiyun				allwinner,pins = "PG10", "PG11";
691*4882a593Smuzhiyun				allwinner,function = "i2c3";
692*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
693*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
694*4882a593Smuzhiyun			};
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun			mmc0_pins: mmc0 {
697*4882a593Smuzhiyun				allwinner,pins = "PF0", "PF1" ,"PF2", "PF3",
698*4882a593Smuzhiyun						 "PF4", "PF5";
699*4882a593Smuzhiyun				allwinner,function = "mmc0";
700*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
701*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
702*4882a593Smuzhiyun			};
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun			mmc1_pins: mmc1 {
705*4882a593Smuzhiyun				allwinner,pins = "PG0", "PG1" ,"PG2", "PG3",
706*4882a593Smuzhiyun						 "PG4", "PG5";
707*4882a593Smuzhiyun				allwinner,function = "mmc1";
708*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
709*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
710*4882a593Smuzhiyun			};
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun			mmc2_8bit_pins: mmc2_8bit {
713*4882a593Smuzhiyun				allwinner,pins = "PC6", "PC7", "PC8", "PC9",
714*4882a593Smuzhiyun						 "PC10", "PC11", "PC12",
715*4882a593Smuzhiyun						 "PC13", "PC14", "PC15",
716*4882a593Smuzhiyun						 "PC16";
717*4882a593Smuzhiyun				allwinner,function = "mmc2";
718*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
719*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
720*4882a593Smuzhiyun			};
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun			uart0_pins_a: uart0@0 {
723*4882a593Smuzhiyun				allwinner,pins = "PH12", "PH13";
724*4882a593Smuzhiyun				allwinner,function = "uart0";
725*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
726*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
727*4882a593Smuzhiyun			};
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun			uart4_pins_a: uart4@0 {
730*4882a593Smuzhiyun				allwinner,pins = "PG12", "PG13", "PG14", "PG15";
731*4882a593Smuzhiyun				allwinner,function = "uart4";
732*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
733*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
734*4882a593Smuzhiyun			};
735*4882a593Smuzhiyun		};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun		uart0: serial@07000000 {
738*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
739*4882a593Smuzhiyun			reg = <0x07000000 0x400>;
740*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
741*4882a593Smuzhiyun			reg-shift = <2>;
742*4882a593Smuzhiyun			reg-io-width = <4>;
743*4882a593Smuzhiyun			clocks = <&apb1_gates 16>;
744*4882a593Smuzhiyun			resets = <&apb1_resets 16>;
745*4882a593Smuzhiyun			status = "disabled";
746*4882a593Smuzhiyun		};
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun		uart1: serial@07000400 {
749*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
750*4882a593Smuzhiyun			reg = <0x07000400 0x400>;
751*4882a593Smuzhiyun			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
752*4882a593Smuzhiyun			reg-shift = <2>;
753*4882a593Smuzhiyun			reg-io-width = <4>;
754*4882a593Smuzhiyun			clocks = <&apb1_gates 17>;
755*4882a593Smuzhiyun			resets = <&apb1_resets 17>;
756*4882a593Smuzhiyun			status = "disabled";
757*4882a593Smuzhiyun		};
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun		uart2: serial@07000800 {
760*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
761*4882a593Smuzhiyun			reg = <0x07000800 0x400>;
762*4882a593Smuzhiyun			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
763*4882a593Smuzhiyun			reg-shift = <2>;
764*4882a593Smuzhiyun			reg-io-width = <4>;
765*4882a593Smuzhiyun			clocks = <&apb1_gates 18>;
766*4882a593Smuzhiyun			resets = <&apb1_resets 18>;
767*4882a593Smuzhiyun			status = "disabled";
768*4882a593Smuzhiyun		};
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun		uart3: serial@07000c00 {
771*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
772*4882a593Smuzhiyun			reg = <0x07000c00 0x400>;
773*4882a593Smuzhiyun			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
774*4882a593Smuzhiyun			reg-shift = <2>;
775*4882a593Smuzhiyun			reg-io-width = <4>;
776*4882a593Smuzhiyun			clocks = <&apb1_gates 19>;
777*4882a593Smuzhiyun			resets = <&apb1_resets 19>;
778*4882a593Smuzhiyun			status = "disabled";
779*4882a593Smuzhiyun		};
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun		uart4: serial@07001000 {
782*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
783*4882a593Smuzhiyun			reg = <0x07001000 0x400>;
784*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
785*4882a593Smuzhiyun			reg-shift = <2>;
786*4882a593Smuzhiyun			reg-io-width = <4>;
787*4882a593Smuzhiyun			clocks = <&apb1_gates 20>;
788*4882a593Smuzhiyun			resets = <&apb1_resets 20>;
789*4882a593Smuzhiyun			status = "disabled";
790*4882a593Smuzhiyun		};
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun		uart5: serial@07001400 {
793*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
794*4882a593Smuzhiyun			reg = <0x07001400 0x400>;
795*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
796*4882a593Smuzhiyun			reg-shift = <2>;
797*4882a593Smuzhiyun			reg-io-width = <4>;
798*4882a593Smuzhiyun			clocks = <&apb1_gates 21>;
799*4882a593Smuzhiyun			resets = <&apb1_resets 21>;
800*4882a593Smuzhiyun			status = "disabled";
801*4882a593Smuzhiyun		};
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun		i2c0: i2c@07002800 {
804*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
805*4882a593Smuzhiyun			reg = <0x07002800 0x400>;
806*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
807*4882a593Smuzhiyun			clocks = <&apb1_gates 0>;
808*4882a593Smuzhiyun			resets = <&apb1_resets 0>;
809*4882a593Smuzhiyun			status = "disabled";
810*4882a593Smuzhiyun			#address-cells = <1>;
811*4882a593Smuzhiyun			#size-cells = <0>;
812*4882a593Smuzhiyun		};
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun		i2c1: i2c@07002c00 {
815*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
816*4882a593Smuzhiyun			reg = <0x07002c00 0x400>;
817*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
818*4882a593Smuzhiyun			clocks = <&apb1_gates 1>;
819*4882a593Smuzhiyun			resets = <&apb1_resets 1>;
820*4882a593Smuzhiyun			status = "disabled";
821*4882a593Smuzhiyun			#address-cells = <1>;
822*4882a593Smuzhiyun			#size-cells = <0>;
823*4882a593Smuzhiyun		};
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun		i2c2: i2c@07003000 {
826*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
827*4882a593Smuzhiyun			reg = <0x07003000 0x400>;
828*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
829*4882a593Smuzhiyun			clocks = <&apb1_gates 2>;
830*4882a593Smuzhiyun			resets = <&apb1_resets 2>;
831*4882a593Smuzhiyun			status = "disabled";
832*4882a593Smuzhiyun			#address-cells = <1>;
833*4882a593Smuzhiyun			#size-cells = <0>;
834*4882a593Smuzhiyun		};
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun		i2c3: i2c@07003400 {
837*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
838*4882a593Smuzhiyun			reg = <0x07003400 0x400>;
839*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
840*4882a593Smuzhiyun			clocks = <&apb1_gates 3>;
841*4882a593Smuzhiyun			resets = <&apb1_resets 3>;
842*4882a593Smuzhiyun			status = "disabled";
843*4882a593Smuzhiyun			#address-cells = <1>;
844*4882a593Smuzhiyun			#size-cells = <0>;
845*4882a593Smuzhiyun		};
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun		i2c4: i2c@07003800 {
848*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
849*4882a593Smuzhiyun			reg = <0x07003800 0x400>;
850*4882a593Smuzhiyun			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
851*4882a593Smuzhiyun			clocks = <&apb1_gates 4>;
852*4882a593Smuzhiyun			resets = <&apb1_resets 4>;
853*4882a593Smuzhiyun			status = "disabled";
854*4882a593Smuzhiyun			#address-cells = <1>;
855*4882a593Smuzhiyun			#size-cells = <0>;
856*4882a593Smuzhiyun		};
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun		r_wdt: watchdog@08001000 {
859*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-wdt";
860*4882a593Smuzhiyun			reg = <0x08001000 0x20>;
861*4882a593Smuzhiyun			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
862*4882a593Smuzhiyun		};
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun		apbs_rst: reset@080014b0 {
865*4882a593Smuzhiyun			reg = <0x080014b0 0x4>;
866*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-clock-reset";
867*4882a593Smuzhiyun			#reset-cells = <1>;
868*4882a593Smuzhiyun		};
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun		nmi_intc: interrupt-controller@080015a0 {
871*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-nmi";
872*4882a593Smuzhiyun			interrupt-controller;
873*4882a593Smuzhiyun			#interrupt-cells = <2>;
874*4882a593Smuzhiyun			reg = <0x080015a0 0xc>;
875*4882a593Smuzhiyun			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
876*4882a593Smuzhiyun		};
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun		r_ir: ir@08002000 {
879*4882a593Smuzhiyun			compatible = "allwinner,sun5i-a13-ir";
880*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
881*4882a593Smuzhiyun			pinctrl-names = "default";
882*4882a593Smuzhiyun			pinctrl-0 = <&r_ir_pins>;
883*4882a593Smuzhiyun			clocks = <&apbs_gates 1>, <&r_ir_clk>;
884*4882a593Smuzhiyun			clock-names = "apb", "ir";
885*4882a593Smuzhiyun			resets = <&apbs_rst 1>;
886*4882a593Smuzhiyun			reg = <0x08002000 0x40>;
887*4882a593Smuzhiyun			status = "disabled";
888*4882a593Smuzhiyun		};
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun		r_uart: serial@08002800 {
891*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
892*4882a593Smuzhiyun			reg = <0x08002800 0x400>;
893*4882a593Smuzhiyun			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
894*4882a593Smuzhiyun			reg-shift = <2>;
895*4882a593Smuzhiyun			reg-io-width = <4>;
896*4882a593Smuzhiyun			clocks = <&apbs_gates 4>;
897*4882a593Smuzhiyun			resets = <&apbs_rst 4>;
898*4882a593Smuzhiyun			status = "disabled";
899*4882a593Smuzhiyun		};
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun		r_pio: pinctrl@08002c00 {
902*4882a593Smuzhiyun			compatible = "allwinner,sun9i-a80-r-pinctrl";
903*4882a593Smuzhiyun			reg = <0x08002c00 0x400>;
904*4882a593Smuzhiyun			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
905*4882a593Smuzhiyun				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
906*4882a593Smuzhiyun			clocks = <&apbs_gates 0>;
907*4882a593Smuzhiyun			resets = <&apbs_rst 0>;
908*4882a593Smuzhiyun			gpio-controller;
909*4882a593Smuzhiyun			interrupt-controller;
910*4882a593Smuzhiyun			#address-cells = <1>;
911*4882a593Smuzhiyun			#size-cells = <0>;
912*4882a593Smuzhiyun			#gpio-cells = <3>;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun			r_ir_pins: r_ir {
915*4882a593Smuzhiyun				allwinner,pins = "PL6";
916*4882a593Smuzhiyun				allwinner,function = "s_cir_rx";
917*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
918*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
919*4882a593Smuzhiyun			};
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun			r_rsb_pins: r_rsb {
922*4882a593Smuzhiyun				allwinner,pins = "PN0", "PN1";
923*4882a593Smuzhiyun				allwinner,function = "s_rsb";
924*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_20_MA>;
925*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
926*4882a593Smuzhiyun			};
927*4882a593Smuzhiyun		};
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun		r_rsb: i2c@08003400 {
930*4882a593Smuzhiyun			compatible = "allwinner,sun8i-a23-rsb";
931*4882a593Smuzhiyun			reg = <0x08003400 0x400>;
932*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
933*4882a593Smuzhiyun			clocks = <&apbs_gates 3>;
934*4882a593Smuzhiyun			clock-frequency = <3000000>;
935*4882a593Smuzhiyun			resets = <&apbs_rst 3>;
936*4882a593Smuzhiyun			pinctrl-names = "default";
937*4882a593Smuzhiyun			pinctrl-0 = <&r_rsb_pins>;
938*4882a593Smuzhiyun			status = "disabled";
939*4882a593Smuzhiyun			#address-cells = <1>;
940*4882a593Smuzhiyun			#size-cells = <0>;
941*4882a593Smuzhiyun		};
942*4882a593Smuzhiyun	};
943*4882a593Smuzhiyun};
944