1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 12*4882a593Smuzhiyun * License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * Or, alternatively, 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 22*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 23*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 24*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 25*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 26*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 27*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 28*4882a593Smuzhiyun * conditions: 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 31*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun#include "skeleton.dtsi" 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun#include <dt-bindings/clock/sun8i-h3-ccu.h> 46*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 47*4882a593Smuzhiyun#include <dt-bindings/pinctrl/sun4i-a10.h> 48*4882a593Smuzhiyun#include <dt-bindings/reset/sun8i-h3-ccu.h> 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun/ { 51*4882a593Smuzhiyun interrupt-parent = <&gic>; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun aliases { 54*4882a593Smuzhiyun ethernet0 = &emac; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun cpus { 58*4882a593Smuzhiyun #address-cells = <1>; 59*4882a593Smuzhiyun #size-cells = <0>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun cpu@0 { 62*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 63*4882a593Smuzhiyun device_type = "cpu"; 64*4882a593Smuzhiyun reg = <0>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun cpu@1 { 68*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 69*4882a593Smuzhiyun device_type = "cpu"; 70*4882a593Smuzhiyun reg = <1>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun cpu@2 { 74*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 75*4882a593Smuzhiyun device_type = "cpu"; 76*4882a593Smuzhiyun reg = <2>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun cpu@3 { 80*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 81*4882a593Smuzhiyun device_type = "cpu"; 82*4882a593Smuzhiyun reg = <3>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun timer { 87*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 88*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 89*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 90*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 91*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun clocks { 95*4882a593Smuzhiyun #address-cells = <1>; 96*4882a593Smuzhiyun #size-cells = <1>; 97*4882a593Smuzhiyun ranges; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun osc24M: osc24M_clk { 100*4882a593Smuzhiyun #clock-cells = <0>; 101*4882a593Smuzhiyun compatible = "fixed-clock"; 102*4882a593Smuzhiyun clock-frequency = <24000000>; 103*4882a593Smuzhiyun clock-output-names = "osc24M"; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun osc32k: osc32k_clk { 107*4882a593Smuzhiyun #clock-cells = <0>; 108*4882a593Smuzhiyun compatible = "fixed-clock"; 109*4882a593Smuzhiyun clock-frequency = <32768>; 110*4882a593Smuzhiyun clock-output-names = "osc32k"; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun apb0: apb0_clk { 114*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 115*4882a593Smuzhiyun #clock-cells = <0>; 116*4882a593Smuzhiyun clock-div = <1>; 117*4882a593Smuzhiyun clock-mult = <1>; 118*4882a593Smuzhiyun clocks = <&osc24M>; 119*4882a593Smuzhiyun clock-output-names = "apb0"; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun apb0_gates: clk@01f01428 { 123*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-apb0-gates-clk", 124*4882a593Smuzhiyun "allwinner,sun4i-a10-gates-clk"; 125*4882a593Smuzhiyun reg = <0x01f01428 0x4>; 126*4882a593Smuzhiyun #clock-cells = <1>; 127*4882a593Smuzhiyun clocks = <&apb0>; 128*4882a593Smuzhiyun clock-indices = <0>, <1>; 129*4882a593Smuzhiyun clock-output-names = "apb0_pio", "apb0_ir"; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun ir_clk: ir_clk@01f01454 { 133*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-mod0-clk"; 134*4882a593Smuzhiyun reg = <0x01f01454 0x4>; 135*4882a593Smuzhiyun #clock-cells = <0>; 136*4882a593Smuzhiyun clocks = <&osc32k>, <&osc24M>; 137*4882a593Smuzhiyun clock-output-names = "ir"; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun soc { 142*4882a593Smuzhiyun compatible = "simple-bus"; 143*4882a593Smuzhiyun #address-cells = <1>; 144*4882a593Smuzhiyun #size-cells = <1>; 145*4882a593Smuzhiyun ranges; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun syscon: syscon@01c00000 { 148*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-syscon","syscon"; 149*4882a593Smuzhiyun reg = <0x01c00000 0x34>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun dma: dma-controller@01c02000 { 153*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-dma"; 154*4882a593Smuzhiyun reg = <0x01c02000 0x1000>; 155*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 156*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_DMA>; 157*4882a593Smuzhiyun resets = <&ccu RST_BUS_DMA>; 158*4882a593Smuzhiyun #dma-cells = <1>; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun mmc0: mmc@01c0f000 { 162*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc", 163*4882a593Smuzhiyun "allwinner,sun5i-a13-mmc"; 164*4882a593Smuzhiyun reg = <0x01c0f000 0x1000>; 165*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC0>, 166*4882a593Smuzhiyun <&ccu CLK_MMC0>, 167*4882a593Smuzhiyun <&ccu CLK_MMC0_OUTPUT>, 168*4882a593Smuzhiyun <&ccu CLK_MMC0_SAMPLE>; 169*4882a593Smuzhiyun clock-names = "ahb", 170*4882a593Smuzhiyun "mmc", 171*4882a593Smuzhiyun "output", 172*4882a593Smuzhiyun "sample"; 173*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC0>; 174*4882a593Smuzhiyun reset-names = "ahb"; 175*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 176*4882a593Smuzhiyun status = "disabled"; 177*4882a593Smuzhiyun #address-cells = <1>; 178*4882a593Smuzhiyun #size-cells = <0>; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun mmc1: mmc@01c10000 { 182*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc", 183*4882a593Smuzhiyun "allwinner,sun5i-a13-mmc"; 184*4882a593Smuzhiyun reg = <0x01c10000 0x1000>; 185*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC1>, 186*4882a593Smuzhiyun <&ccu CLK_MMC1>, 187*4882a593Smuzhiyun <&ccu CLK_MMC1_OUTPUT>, 188*4882a593Smuzhiyun <&ccu CLK_MMC1_SAMPLE>; 189*4882a593Smuzhiyun clock-names = "ahb", 190*4882a593Smuzhiyun "mmc", 191*4882a593Smuzhiyun "output", 192*4882a593Smuzhiyun "sample"; 193*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC1>; 194*4882a593Smuzhiyun reset-names = "ahb"; 195*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 196*4882a593Smuzhiyun status = "disabled"; 197*4882a593Smuzhiyun #address-cells = <1>; 198*4882a593Smuzhiyun #size-cells = <0>; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun mmc2: mmc@01c11000 { 202*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc", 203*4882a593Smuzhiyun "allwinner,sun5i-a13-mmc"; 204*4882a593Smuzhiyun reg = <0x01c11000 0x1000>; 205*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_MMC2>, 206*4882a593Smuzhiyun <&ccu CLK_MMC2>, 207*4882a593Smuzhiyun <&ccu CLK_MMC2_OUTPUT>, 208*4882a593Smuzhiyun <&ccu CLK_MMC2_SAMPLE>; 209*4882a593Smuzhiyun clock-names = "ahb", 210*4882a593Smuzhiyun "mmc", 211*4882a593Smuzhiyun "output", 212*4882a593Smuzhiyun "sample"; 213*4882a593Smuzhiyun resets = <&ccu RST_BUS_MMC2>; 214*4882a593Smuzhiyun reset-names = "ahb"; 215*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 216*4882a593Smuzhiyun status = "disabled"; 217*4882a593Smuzhiyun #address-cells = <1>; 218*4882a593Smuzhiyun #size-cells = <0>; 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun usbphy: phy@01c19400 { 222*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-usb-phy"; 223*4882a593Smuzhiyun reg = <0x01c19400 0x2c>, 224*4882a593Smuzhiyun <0x01c1a800 0x4>, 225*4882a593Smuzhiyun <0x01c1b800 0x4>, 226*4882a593Smuzhiyun <0x01c1c800 0x4>, 227*4882a593Smuzhiyun <0x01c1d800 0x4>; 228*4882a593Smuzhiyun reg-names = "phy_ctrl", 229*4882a593Smuzhiyun "pmu0", 230*4882a593Smuzhiyun "pmu1", 231*4882a593Smuzhiyun "pmu2", 232*4882a593Smuzhiyun "pmu3"; 233*4882a593Smuzhiyun clocks = <&ccu CLK_USB_PHY0>, 234*4882a593Smuzhiyun <&ccu CLK_USB_PHY1>, 235*4882a593Smuzhiyun <&ccu CLK_USB_PHY2>, 236*4882a593Smuzhiyun <&ccu CLK_USB_PHY3>; 237*4882a593Smuzhiyun clock-names = "usb0_phy", 238*4882a593Smuzhiyun "usb1_phy", 239*4882a593Smuzhiyun "usb2_phy", 240*4882a593Smuzhiyun "usb3_phy"; 241*4882a593Smuzhiyun resets = <&ccu RST_USB_PHY0>, 242*4882a593Smuzhiyun <&ccu RST_USB_PHY1>, 243*4882a593Smuzhiyun <&ccu RST_USB_PHY2>, 244*4882a593Smuzhiyun <&ccu RST_USB_PHY3>; 245*4882a593Smuzhiyun reset-names = "usb0_reset", 246*4882a593Smuzhiyun "usb1_reset", 247*4882a593Smuzhiyun "usb2_reset", 248*4882a593Smuzhiyun "usb3_reset"; 249*4882a593Smuzhiyun status = "disabled"; 250*4882a593Smuzhiyun #phy-cells = <1>; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun ehci1: usb@01c1b000 { 254*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ehci", "generic-ehci"; 255*4882a593Smuzhiyun reg = <0x01c1b000 0x100>; 256*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 257*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI1>, <&ccu CLK_BUS_OHCI1>; 258*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI1>, <&ccu RST_BUS_OHCI1>; 259*4882a593Smuzhiyun phys = <&usbphy 1>; 260*4882a593Smuzhiyun phy-names = "usb"; 261*4882a593Smuzhiyun status = "disabled"; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun ohci1: usb@01c1b400 { 265*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ohci", "generic-ohci"; 266*4882a593Smuzhiyun reg = <0x01c1b400 0x100>; 267*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 268*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI1>, <&ccu CLK_BUS_OHCI1>, 269*4882a593Smuzhiyun <&ccu CLK_USB_OHCI1>; 270*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI1>, <&ccu RST_BUS_OHCI1>; 271*4882a593Smuzhiyun phys = <&usbphy 1>; 272*4882a593Smuzhiyun phy-names = "usb"; 273*4882a593Smuzhiyun status = "disabled"; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun ehci2: usb@01c1c000 { 277*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ehci", "generic-ehci"; 278*4882a593Smuzhiyun reg = <0x01c1c000 0x100>; 279*4882a593Smuzhiyun interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 280*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI2>, <&ccu CLK_BUS_OHCI2>; 281*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI2>, <&ccu RST_BUS_OHCI2>; 282*4882a593Smuzhiyun phys = <&usbphy 2>; 283*4882a593Smuzhiyun phy-names = "usb"; 284*4882a593Smuzhiyun status = "disabled"; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun ohci2: usb@01c1c400 { 288*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ohci", "generic-ohci"; 289*4882a593Smuzhiyun reg = <0x01c1c400 0x100>; 290*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 291*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI2>, <&ccu CLK_BUS_OHCI2>, 292*4882a593Smuzhiyun <&ccu CLK_USB_OHCI2>; 293*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI2>, <&ccu RST_BUS_OHCI2>; 294*4882a593Smuzhiyun phys = <&usbphy 2>; 295*4882a593Smuzhiyun phy-names = "usb"; 296*4882a593Smuzhiyun status = "disabled"; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun ehci3: usb@01c1d000 { 300*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ehci", "generic-ehci"; 301*4882a593Smuzhiyun reg = <0x01c1d000 0x100>; 302*4882a593Smuzhiyun interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 303*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI3>, <&ccu CLK_BUS_OHCI3>; 304*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI3>, <&ccu RST_BUS_OHCI3>; 305*4882a593Smuzhiyun phys = <&usbphy 3>; 306*4882a593Smuzhiyun phy-names = "usb"; 307*4882a593Smuzhiyun status = "disabled"; 308*4882a593Smuzhiyun }; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun ohci3: usb@01c1d400 { 311*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ohci", "generic-ohci"; 312*4882a593Smuzhiyun reg = <0x01c1d400 0x100>; 313*4882a593Smuzhiyun interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 314*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EHCI3>, <&ccu CLK_BUS_OHCI3>, 315*4882a593Smuzhiyun <&ccu CLK_USB_OHCI3>; 316*4882a593Smuzhiyun resets = <&ccu RST_BUS_EHCI3>, <&ccu RST_BUS_OHCI3>; 317*4882a593Smuzhiyun phys = <&usbphy 3>; 318*4882a593Smuzhiyun phy-names = "usb"; 319*4882a593Smuzhiyun status = "disabled"; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun ccu: clock@01c20000 { 323*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-ccu"; 324*4882a593Smuzhiyun reg = <0x01c20000 0x400>; 325*4882a593Smuzhiyun clocks = <&osc24M>, <&osc32k>; 326*4882a593Smuzhiyun clock-names = "hosc", "losc"; 327*4882a593Smuzhiyun #clock-cells = <1>; 328*4882a593Smuzhiyun #reset-cells = <1>; 329*4882a593Smuzhiyun }; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun pio: pinctrl@01c20800 { 332*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-pinctrl"; 333*4882a593Smuzhiyun reg = <0x01c20800 0x400>; 334*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 335*4882a593Smuzhiyun <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 336*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_PIO>; 337*4882a593Smuzhiyun gpio-controller; 338*4882a593Smuzhiyun #gpio-cells = <3>; 339*4882a593Smuzhiyun interrupt-controller; 340*4882a593Smuzhiyun #interrupt-cells = <3>; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun emac_rgmii_pins: emac0@0 { 343*4882a593Smuzhiyun allwinner,pins = "PD0", "PD1", "PD2", "PD3", 344*4882a593Smuzhiyun "PD4", "PD5", "PD7", 345*4882a593Smuzhiyun "PD8", "PD9", "PD10", 346*4882a593Smuzhiyun "PD12", "PD13", "PD15", 347*4882a593Smuzhiyun "PD16", "PD17"; 348*4882a593Smuzhiyun allwinner,function = "emac"; 349*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_40_MA>; 350*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun mmc0_pins_a: mmc0@0 { 354*4882a593Smuzhiyun allwinner,pins = "PF0", "PF1", "PF2", "PF3", 355*4882a593Smuzhiyun "PF4", "PF5"; 356*4882a593Smuzhiyun allwinner,function = "mmc0"; 357*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_30_MA>; 358*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 359*4882a593Smuzhiyun }; 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun mmc0_cd_pin: mmc0_cd_pin@0 { 362*4882a593Smuzhiyun allwinner,pins = "PF6"; 363*4882a593Smuzhiyun allwinner,function = "gpio_in"; 364*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 365*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_PULL_UP>; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun mmc1_pins_a: mmc1@0 { 369*4882a593Smuzhiyun allwinner,pins = "PG0", "PG1", "PG2", "PG3", 370*4882a593Smuzhiyun "PG4", "PG5"; 371*4882a593Smuzhiyun allwinner,function = "mmc1"; 372*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_30_MA>; 373*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun mmc2_8bit_pins: mmc2_8bit { 377*4882a593Smuzhiyun allwinner,pins = "PC5", "PC6", "PC8", 378*4882a593Smuzhiyun "PC9", "PC10", "PC11", 379*4882a593Smuzhiyun "PC12", "PC13", "PC14", 380*4882a593Smuzhiyun "PC15", "PC16"; 381*4882a593Smuzhiyun allwinner,function = "mmc2"; 382*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_30_MA>; 383*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun uart0_pins_a: uart0@0 { 387*4882a593Smuzhiyun allwinner,pins = "PA4", "PA5"; 388*4882a593Smuzhiyun allwinner,function = "uart0"; 389*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 390*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun uart1_pins_a: uart1@0 { 394*4882a593Smuzhiyun allwinner,pins = "PG6", "PG7", "PG8", "PG9"; 395*4882a593Smuzhiyun allwinner,function = "uart1"; 396*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 397*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun timer@01c20c00 { 402*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-timer"; 403*4882a593Smuzhiyun reg = <0x01c20c00 0xa0>; 404*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 405*4882a593Smuzhiyun <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 406*4882a593Smuzhiyun clocks = <&osc24M>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun wdt0: watchdog@01c20ca0 { 410*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-wdt"; 411*4882a593Smuzhiyun reg = <0x01c20ca0 0x20>; 412*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun uart0: serial@01c28000 { 416*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 417*4882a593Smuzhiyun reg = <0x01c28000 0x400>; 418*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 419*4882a593Smuzhiyun reg-shift = <2>; 420*4882a593Smuzhiyun reg-io-width = <4>; 421*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART0>; 422*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART0>; 423*4882a593Smuzhiyun dmas = <&dma 6>, <&dma 6>; 424*4882a593Smuzhiyun dma-names = "rx", "tx"; 425*4882a593Smuzhiyun status = "disabled"; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun uart1: serial@01c28400 { 429*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 430*4882a593Smuzhiyun reg = <0x01c28400 0x400>; 431*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 432*4882a593Smuzhiyun reg-shift = <2>; 433*4882a593Smuzhiyun reg-io-width = <4>; 434*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART1>; 435*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART1>; 436*4882a593Smuzhiyun dmas = <&dma 7>, <&dma 7>; 437*4882a593Smuzhiyun dma-names = "rx", "tx"; 438*4882a593Smuzhiyun status = "disabled"; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun uart2: serial@01c28800 { 442*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 443*4882a593Smuzhiyun reg = <0x01c28800 0x400>; 444*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 445*4882a593Smuzhiyun reg-shift = <2>; 446*4882a593Smuzhiyun reg-io-width = <4>; 447*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART2>; 448*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART2>; 449*4882a593Smuzhiyun dmas = <&dma 8>, <&dma 8>; 450*4882a593Smuzhiyun dma-names = "rx", "tx"; 451*4882a593Smuzhiyun status = "disabled"; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun uart3: serial@01c28c00 { 455*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 456*4882a593Smuzhiyun reg = <0x01c28c00 0x400>; 457*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 458*4882a593Smuzhiyun reg-shift = <2>; 459*4882a593Smuzhiyun reg-io-width = <4>; 460*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_UART3>; 461*4882a593Smuzhiyun resets = <&ccu RST_BUS_UART3>; 462*4882a593Smuzhiyun dmas = <&dma 9>, <&dma 9>; 463*4882a593Smuzhiyun dma-names = "rx", "tx"; 464*4882a593Smuzhiyun status = "disabled"; 465*4882a593Smuzhiyun }; 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun emac: ethernet@1c30000 { 468*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-emac"; 469*4882a593Smuzhiyun reg = <0x01c30000 0x104>, <0x01c00030 0x4>; 470*4882a593Smuzhiyun reg-names = "emac", "syscon"; 471*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 472*4882a593Smuzhiyun resets = <&ccu RST_BUS_EMAC>, <&ccu RST_BUS_EPHY>; 473*4882a593Smuzhiyun reset-names = "ahb", "ephy"; 474*4882a593Smuzhiyun clocks = <&ccu CLK_BUS_EMAC>, <&ccu CLK_BUS_EPHY>; 475*4882a593Smuzhiyun clock-names = "ahb", "ephy"; 476*4882a593Smuzhiyun #address-cells = <1>; 477*4882a593Smuzhiyun #size-cells = <0>; 478*4882a593Smuzhiyun status = "disabled"; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun gic: interrupt-controller@01c81000 { 482*4882a593Smuzhiyun compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic"; 483*4882a593Smuzhiyun reg = <0x01c81000 0x1000>, 484*4882a593Smuzhiyun <0x01c82000 0x1000>, 485*4882a593Smuzhiyun <0x01c84000 0x2000>, 486*4882a593Smuzhiyun <0x01c86000 0x2000>; 487*4882a593Smuzhiyun interrupt-controller; 488*4882a593Smuzhiyun #interrupt-cells = <3>; 489*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun rtc: rtc@01f00000 { 493*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-rtc"; 494*4882a593Smuzhiyun reg = <0x01f00000 0x54>; 495*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 496*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun apb0_reset: reset@01f014b0 { 500*4882a593Smuzhiyun reg = <0x01f014b0 0x4>; 501*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-clock-reset"; 502*4882a593Smuzhiyun #reset-cells = <1>; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun ir: ir@01f02000 { 506*4882a593Smuzhiyun compatible = "allwinner,sun5i-a13-ir"; 507*4882a593Smuzhiyun clocks = <&apb0_gates 1>, <&ir_clk>; 508*4882a593Smuzhiyun clock-names = "apb", "ir"; 509*4882a593Smuzhiyun resets = <&apb0_reset 1>; 510*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 511*4882a593Smuzhiyun reg = <0x01f02000 0x40>; 512*4882a593Smuzhiyun status = "disabled"; 513*4882a593Smuzhiyun }; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun r_pio: pinctrl@01f02c00 { 516*4882a593Smuzhiyun compatible = "allwinner,sun8i-h3-r-pinctrl"; 517*4882a593Smuzhiyun reg = <0x01f02c00 0x400>; 518*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 519*4882a593Smuzhiyun clocks = <&apb0_gates 0>; 520*4882a593Smuzhiyun resets = <&apb0_reset 0>; 521*4882a593Smuzhiyun gpio-controller; 522*4882a593Smuzhiyun #gpio-cells = <3>; 523*4882a593Smuzhiyun interrupt-controller; 524*4882a593Smuzhiyun #interrupt-cells = <3>; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun ir_pins_a: ir@0 { 527*4882a593Smuzhiyun allwinner,pins = "PL11"; 528*4882a593Smuzhiyun allwinner,function = "s_cir_rx"; 529*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 530*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun }; 534*4882a593Smuzhiyun}; 535