1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2015 Vishnu Patekar 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Vishnu Patekar <vishnupatekar0510@gmail.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 9*4882a593Smuzhiyun * whole. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 12*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 13*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 14*4882a593Smuzhiyun * License, or (at your option) any later version. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 17*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 18*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19*4882a593Smuzhiyun * GNU General Public License for more details. 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * Or, alternatively, 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 24*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 25*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 26*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 27*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 28*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 29*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 30*4882a593Smuzhiyun * conditions: 31*4882a593Smuzhiyun * 32*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 33*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 36*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 37*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 38*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 39*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 40*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 41*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 42*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun#include "skeleton.dtsi" 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun#include <dt-bindings/pinctrl/sun4i-a10.h> 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun/ { 53*4882a593Smuzhiyun interrupt-parent = <&gic>; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun cpus { 56*4882a593Smuzhiyun #address-cells = <1>; 57*4882a593Smuzhiyun #size-cells = <0>; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun cpu@0 { 60*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 61*4882a593Smuzhiyun device_type = "cpu"; 62*4882a593Smuzhiyun reg = <0>; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun cpu@1 { 66*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 67*4882a593Smuzhiyun device_type = "cpu"; 68*4882a593Smuzhiyun reg = <1>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun cpu@2 { 72*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 73*4882a593Smuzhiyun device_type = "cpu"; 74*4882a593Smuzhiyun reg = <2>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun cpu@3 { 78*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 79*4882a593Smuzhiyun device_type = "cpu"; 80*4882a593Smuzhiyun reg = <3>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun cpu@100 { 84*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 85*4882a593Smuzhiyun device_type = "cpu"; 86*4882a593Smuzhiyun reg = <0x100>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun cpu@101 { 90*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 91*4882a593Smuzhiyun device_type = "cpu"; 92*4882a593Smuzhiyun reg = <0x101>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun cpu@102 { 96*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 97*4882a593Smuzhiyun device_type = "cpu"; 98*4882a593Smuzhiyun reg = <0x102>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun cpu@103 { 102*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 103*4882a593Smuzhiyun device_type = "cpu"; 104*4882a593Smuzhiyun reg = <0x103>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun timer { 109*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 110*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 111*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 112*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>, 113*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun clocks { 117*4882a593Smuzhiyun #address-cells = <1>; 118*4882a593Smuzhiyun #size-cells = <1>; 119*4882a593Smuzhiyun ranges; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun /* TODO: PRCM block has a mux for this. */ 122*4882a593Smuzhiyun osc24M: osc24M_clk { 123*4882a593Smuzhiyun #clock-cells = <0>; 124*4882a593Smuzhiyun compatible = "fixed-clock"; 125*4882a593Smuzhiyun clock-frequency = <24000000>; 126*4882a593Smuzhiyun clock-output-names = "osc24M"; 127*4882a593Smuzhiyun }; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* 130*4882a593Smuzhiyun * This is called "internal OSC" in some places. 131*4882a593Smuzhiyun * It is an internal RC-based oscillator. 132*4882a593Smuzhiyun * TODO: Its controls are in the PRCM block. 133*4882a593Smuzhiyun */ 134*4882a593Smuzhiyun osc16M: osc16M_clk { 135*4882a593Smuzhiyun #clock-cells = <0>; 136*4882a593Smuzhiyun compatible = "fixed-clock"; 137*4882a593Smuzhiyun clock-frequency = <16000000>; 138*4882a593Smuzhiyun clock-output-names = "osc16M"; 139*4882a593Smuzhiyun }; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun osc16Md512: osc16Md512_clk { 142*4882a593Smuzhiyun #clock-cells = <0>; 143*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 144*4882a593Smuzhiyun clock-div = <512>; 145*4882a593Smuzhiyun clock-mult = <1>; 146*4882a593Smuzhiyun clocks = <&osc16M>; 147*4882a593Smuzhiyun clock-output-names = "osc16M-d512"; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun }; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun soc { 152*4882a593Smuzhiyun compatible = "simple-bus"; 153*4882a593Smuzhiyun #address-cells = <1>; 154*4882a593Smuzhiyun #size-cells = <1>; 155*4882a593Smuzhiyun ranges; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun pio: pinctrl@01c20800 { 158*4882a593Smuzhiyun compatible = "allwinner,sun8i-a83t-pinctrl"; 159*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 160*4882a593Smuzhiyun <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>, 161*4882a593Smuzhiyun <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 162*4882a593Smuzhiyun reg = <0x01c20800 0x400>; 163*4882a593Smuzhiyun clocks = <&osc24M>; 164*4882a593Smuzhiyun gpio-controller; 165*4882a593Smuzhiyun interrupt-controller; 166*4882a593Smuzhiyun #interrupt-cells = <3>; 167*4882a593Smuzhiyun #gpio-cells = <3>; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun mmc0_pins_a: mmc0@0 { 170*4882a593Smuzhiyun allwinner,pins = "PF0", "PF1", "PF2", 171*4882a593Smuzhiyun "PF3", "PF4", "PF5"; 172*4882a593Smuzhiyun allwinner,function = "mmc0"; 173*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_30_MA>; 174*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun uart0_pins_a: uart0@0 { 178*4882a593Smuzhiyun allwinner,pins = "PF2", "PF4"; 179*4882a593Smuzhiyun allwinner,function = "uart0"; 180*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 181*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun uart0_pins_b: uart0@1 { 185*4882a593Smuzhiyun allwinner,pins = "PB9", "PB10"; 186*4882a593Smuzhiyun allwinner,function = "uart0"; 187*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 188*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun timer@01c20c00 { 193*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-timer"; 194*4882a593Smuzhiyun reg = <0x01c20c00 0xa0>; 195*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 196*4882a593Smuzhiyun <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 197*4882a593Smuzhiyun clocks = <&osc24M>; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun watchdog@01c20ca0 { 201*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-wdt"; 202*4882a593Smuzhiyun reg = <0x01c20ca0 0x20>; 203*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 204*4882a593Smuzhiyun clocks = <&osc24M>; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun uart0: serial@01c28000 { 208*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 209*4882a593Smuzhiyun reg = <0x01c28000 0x400>; 210*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 211*4882a593Smuzhiyun reg-shift = <2>; 212*4882a593Smuzhiyun reg-io-width = <4>; 213*4882a593Smuzhiyun clocks = <&osc24M>; 214*4882a593Smuzhiyun status = "disabled"; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun gic: interrupt-controller@01c81000 { 218*4882a593Smuzhiyun compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic"; 219*4882a593Smuzhiyun reg = <0x01c81000 0x1000>, 220*4882a593Smuzhiyun <0x01c82000 0x1000>, 221*4882a593Smuzhiyun <0x01c84000 0x2000>, 222*4882a593Smuzhiyun <0x01c86000 0x2000>; 223*4882a593Smuzhiyun interrupt-controller; 224*4882a593Smuzhiyun #interrupt-cells = <3>; 225*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun usb_otg: usb@01c19000 { 229*4882a593Smuzhiyun compatible = "allwinner,sun8i-a33-musb"; 230*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 231*4882a593Smuzhiyun interrupt-names = "mc"; 232*4882a593Smuzhiyun status = "disabled"; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun ehci0: usb@01c1a000 { 236*4882a593Smuzhiyun compatible = "allwinner,sun8i-a83t-ehci", "generic-ehci"; 237*4882a593Smuzhiyun reg = <0x01c1a000 0x100>; 238*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 239*4882a593Smuzhiyun status = "disabled"; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun ohci0: usb@01c1a400 { 243*4882a593Smuzhiyun compatible = "allwinner,sun8i-a83t-ohci", "generic-ohci"; 244*4882a593Smuzhiyun reg = <0x01c1a400 0x100>; 245*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 246*4882a593Smuzhiyun status = "disabled"; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun ehci1: usb@01c1b000 { 250*4882a593Smuzhiyun compatible = "allwinner,sun8i-a83t-ehci", "generic-ehci"; 251*4882a593Smuzhiyun reg = <0x01c1b000 0x100>; 252*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 253*4882a593Smuzhiyun status = "disabled"; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun r_pio: pinctrl@01f02c00 { 257*4882a593Smuzhiyun compatible = "allwinner,sun8i-a83t-r-pinctrl"; 258*4882a593Smuzhiyun reg = <0x01f02c00 0x400>; 259*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun}; 263