1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2014 Chen-Yu Tsai 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Chen-Yu Tsai <wens@csie.org> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 9*4882a593Smuzhiyun * whole. 10*4882a593Smuzhiyun * 11*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 12*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 13*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 14*4882a593Smuzhiyun * License, or (at your option) any later version. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 17*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 18*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19*4882a593Smuzhiyun * GNU General Public License for more details. 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * Or, alternatively, 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 24*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 25*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 26*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 27*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 28*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 29*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 30*4882a593Smuzhiyun * conditions: 31*4882a593Smuzhiyun * 32*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 33*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 36*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 37*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 38*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 39*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 40*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 41*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 42*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 43*4882a593Smuzhiyun */ 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun#include "skeleton.dtsi" 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun#include <dt-bindings/pinctrl/sun4i-a10.h> 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun/ { 52*4882a593Smuzhiyun interrupt-parent = <&gic>; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun chosen { 55*4882a593Smuzhiyun #address-cells = <1>; 56*4882a593Smuzhiyun #size-cells = <1>; 57*4882a593Smuzhiyun ranges; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun simplefb_lcd: framebuffer@0 { 60*4882a593Smuzhiyun compatible = "allwinner,simple-framebuffer", 61*4882a593Smuzhiyun "simple-framebuffer"; 62*4882a593Smuzhiyun allwinner,pipeline = "de_be0-lcd0"; 63*4882a593Smuzhiyun clocks = <&pll6 0>; 64*4882a593Smuzhiyun status = "disabled"; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun timer { 69*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 70*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 71*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 72*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 73*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 74*4882a593Smuzhiyun clock-frequency = <24000000>; 75*4882a593Smuzhiyun arm,cpu-registers-not-fw-configured; 76*4882a593Smuzhiyun }; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun cpus { 79*4882a593Smuzhiyun enable-method = "allwinner,sun8i-a23"; 80*4882a593Smuzhiyun #address-cells = <1>; 81*4882a593Smuzhiyun #size-cells = <0>; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun cpu@0 { 84*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 85*4882a593Smuzhiyun device_type = "cpu"; 86*4882a593Smuzhiyun reg = <0>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun cpu@1 { 90*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 91*4882a593Smuzhiyun device_type = "cpu"; 92*4882a593Smuzhiyun reg = <1>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun clocks { 97*4882a593Smuzhiyun #address-cells = <1>; 98*4882a593Smuzhiyun #size-cells = <1>; 99*4882a593Smuzhiyun ranges; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun osc24M: osc24M_clk { 102*4882a593Smuzhiyun #clock-cells = <0>; 103*4882a593Smuzhiyun compatible = "fixed-clock"; 104*4882a593Smuzhiyun clock-frequency = <24000000>; 105*4882a593Smuzhiyun clock-output-names = "osc24M"; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun osc32k: osc32k_clk { 109*4882a593Smuzhiyun #clock-cells = <0>; 110*4882a593Smuzhiyun compatible = "fixed-clock"; 111*4882a593Smuzhiyun clock-frequency = <32768>; 112*4882a593Smuzhiyun clock-output-names = "osc32k"; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun pll1: clk@01c20000 { 116*4882a593Smuzhiyun #clock-cells = <0>; 117*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-pll1-clk"; 118*4882a593Smuzhiyun reg = <0x01c20000 0x4>; 119*4882a593Smuzhiyun clocks = <&osc24M>; 120*4882a593Smuzhiyun clock-output-names = "pll1"; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun /* dummy clock until actually implemented */ 124*4882a593Smuzhiyun pll5: pll5_clk { 125*4882a593Smuzhiyun #clock-cells = <0>; 126*4882a593Smuzhiyun compatible = "fixed-clock"; 127*4882a593Smuzhiyun clock-frequency = <0>; 128*4882a593Smuzhiyun clock-output-names = "pll5"; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun pll6: clk@01c20028 { 132*4882a593Smuzhiyun #clock-cells = <1>; 133*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-pll6-clk"; 134*4882a593Smuzhiyun reg = <0x01c20028 0x4>; 135*4882a593Smuzhiyun clocks = <&osc24M>; 136*4882a593Smuzhiyun clock-output-names = "pll6", "pll6x2"; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun cpu: cpu_clk@01c20050 { 140*4882a593Smuzhiyun #clock-cells = <0>; 141*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-cpu-clk"; 142*4882a593Smuzhiyun reg = <0x01c20050 0x4>; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun /* 145*4882a593Smuzhiyun * PLL1 is listed twice here. 146*4882a593Smuzhiyun * While it looks suspicious, it's actually documented 147*4882a593Smuzhiyun * that way both in the datasheet and in the code from 148*4882a593Smuzhiyun * Allwinner. 149*4882a593Smuzhiyun */ 150*4882a593Smuzhiyun clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>; 151*4882a593Smuzhiyun clock-output-names = "cpu"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun axi: axi_clk@01c20050 { 155*4882a593Smuzhiyun #clock-cells = <0>; 156*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-axi-clk"; 157*4882a593Smuzhiyun reg = <0x01c20050 0x4>; 158*4882a593Smuzhiyun clocks = <&cpu>; 159*4882a593Smuzhiyun clock-output-names = "axi"; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun ahb1: ahb1_clk@01c20054 { 163*4882a593Smuzhiyun #clock-cells = <0>; 164*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-ahb1-clk"; 165*4882a593Smuzhiyun reg = <0x01c20054 0x4>; 166*4882a593Smuzhiyun clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6 0>; 167*4882a593Smuzhiyun clock-output-names = "ahb1"; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun apb1: apb1_clk@01c20054 { 171*4882a593Smuzhiyun #clock-cells = <0>; 172*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-apb0-clk"; 173*4882a593Smuzhiyun reg = <0x01c20054 0x4>; 174*4882a593Smuzhiyun clocks = <&ahb1>; 175*4882a593Smuzhiyun clock-output-names = "apb1"; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun apb1_gates: clk@01c20068 { 179*4882a593Smuzhiyun #clock-cells = <1>; 180*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-apb1-gates-clk"; 181*4882a593Smuzhiyun reg = <0x01c20068 0x4>; 182*4882a593Smuzhiyun clocks = <&apb1>; 183*4882a593Smuzhiyun clock-indices = <0>, <5>, 184*4882a593Smuzhiyun <12>, <13>; 185*4882a593Smuzhiyun clock-output-names = "apb1_codec", "apb1_pio", 186*4882a593Smuzhiyun "apb1_daudio0", "apb1_daudio1"; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun apb2: clk@01c20058 { 190*4882a593Smuzhiyun #clock-cells = <0>; 191*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-apb1-clk"; 192*4882a593Smuzhiyun reg = <0x01c20058 0x4>; 193*4882a593Smuzhiyun clocks = <&osc32k>, <&osc24M>, <&pll6 0>, <&pll6 0>; 194*4882a593Smuzhiyun clock-output-names = "apb2"; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun apb2_gates: clk@01c2006c { 198*4882a593Smuzhiyun #clock-cells = <1>; 199*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-apb2-gates-clk"; 200*4882a593Smuzhiyun reg = <0x01c2006c 0x4>; 201*4882a593Smuzhiyun clocks = <&apb2>; 202*4882a593Smuzhiyun clock-indices = <0>, <1>, 203*4882a593Smuzhiyun <2>, <16>, 204*4882a593Smuzhiyun <17>, <18>, 205*4882a593Smuzhiyun <19>, <20>; 206*4882a593Smuzhiyun clock-output-names = "apb2_i2c0", "apb2_i2c1", 207*4882a593Smuzhiyun "apb2_i2c2", "apb2_uart0", 208*4882a593Smuzhiyun "apb2_uart1", "apb2_uart2", 209*4882a593Smuzhiyun "apb2_uart3", "apb2_uart4"; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun mmc0_clk: clk@01c20088 { 213*4882a593Smuzhiyun #clock-cells = <1>; 214*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-mmc-clk"; 215*4882a593Smuzhiyun reg = <0x01c20088 0x4>; 216*4882a593Smuzhiyun clocks = <&osc24M>, <&pll6 0>; 217*4882a593Smuzhiyun clock-output-names = "mmc0", 218*4882a593Smuzhiyun "mmc0_output", 219*4882a593Smuzhiyun "mmc0_sample"; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun mmc1_clk: clk@01c2008c { 223*4882a593Smuzhiyun #clock-cells = <1>; 224*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-mmc-clk"; 225*4882a593Smuzhiyun reg = <0x01c2008c 0x4>; 226*4882a593Smuzhiyun clocks = <&osc24M>, <&pll6 0>; 227*4882a593Smuzhiyun clock-output-names = "mmc1", 228*4882a593Smuzhiyun "mmc1_output", 229*4882a593Smuzhiyun "mmc1_sample"; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun mmc2_clk: clk@01c20090 { 233*4882a593Smuzhiyun #clock-cells = <1>; 234*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-mmc-clk"; 235*4882a593Smuzhiyun reg = <0x01c20090 0x4>; 236*4882a593Smuzhiyun clocks = <&osc24M>, <&pll6 0>; 237*4882a593Smuzhiyun clock-output-names = "mmc2", 238*4882a593Smuzhiyun "mmc2_output", 239*4882a593Smuzhiyun "mmc2_sample"; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun usb_clk: clk@01c200cc { 243*4882a593Smuzhiyun #clock-cells = <1>; 244*4882a593Smuzhiyun #reset-cells = <1>; 245*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-usb-clk"; 246*4882a593Smuzhiyun reg = <0x01c200cc 0x4>; 247*4882a593Smuzhiyun clocks = <&osc24M>; 248*4882a593Smuzhiyun clock-output-names = "usb_phy0", "usb_phy1", "usb_hsic", 249*4882a593Smuzhiyun "usb_hsic_12M", "usb_ohci0"; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun soc@01c00000 { 254*4882a593Smuzhiyun compatible = "simple-bus"; 255*4882a593Smuzhiyun #address-cells = <1>; 256*4882a593Smuzhiyun #size-cells = <1>; 257*4882a593Smuzhiyun ranges; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun dma: dma-controller@01c02000 { 260*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-dma"; 261*4882a593Smuzhiyun reg = <0x01c02000 0x1000>; 262*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 263*4882a593Smuzhiyun clocks = <&ahb1_gates 6>; 264*4882a593Smuzhiyun resets = <&ahb1_rst 6>; 265*4882a593Smuzhiyun #dma-cells = <1>; 266*4882a593Smuzhiyun }; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun mmc0: mmc@01c0f000 { 269*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc", 270*4882a593Smuzhiyun "allwinner,sun5i-a13-mmc"; 271*4882a593Smuzhiyun reg = <0x01c0f000 0x1000>; 272*4882a593Smuzhiyun clocks = <&ahb1_gates 8>, 273*4882a593Smuzhiyun <&mmc0_clk 0>, 274*4882a593Smuzhiyun <&mmc0_clk 1>, 275*4882a593Smuzhiyun <&mmc0_clk 2>; 276*4882a593Smuzhiyun clock-names = "ahb", 277*4882a593Smuzhiyun "mmc", 278*4882a593Smuzhiyun "output", 279*4882a593Smuzhiyun "sample"; 280*4882a593Smuzhiyun resets = <&ahb1_rst 8>; 281*4882a593Smuzhiyun reset-names = "ahb"; 282*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 283*4882a593Smuzhiyun status = "disabled"; 284*4882a593Smuzhiyun #address-cells = <1>; 285*4882a593Smuzhiyun #size-cells = <0>; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun mmc1: mmc@01c10000 { 289*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc", 290*4882a593Smuzhiyun "allwinner,sun5i-a13-mmc"; 291*4882a593Smuzhiyun reg = <0x01c10000 0x1000>; 292*4882a593Smuzhiyun clocks = <&ahb1_gates 9>, 293*4882a593Smuzhiyun <&mmc1_clk 0>, 294*4882a593Smuzhiyun <&mmc1_clk 1>, 295*4882a593Smuzhiyun <&mmc1_clk 2>; 296*4882a593Smuzhiyun clock-names = "ahb", 297*4882a593Smuzhiyun "mmc", 298*4882a593Smuzhiyun "output", 299*4882a593Smuzhiyun "sample"; 300*4882a593Smuzhiyun resets = <&ahb1_rst 9>; 301*4882a593Smuzhiyun reset-names = "ahb"; 302*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 303*4882a593Smuzhiyun status = "disabled"; 304*4882a593Smuzhiyun #address-cells = <1>; 305*4882a593Smuzhiyun #size-cells = <0>; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun mmc2: mmc@01c11000 { 309*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-mmc", 310*4882a593Smuzhiyun "allwinner,sun5i-a13-mmc"; 311*4882a593Smuzhiyun reg = <0x01c11000 0x1000>; 312*4882a593Smuzhiyun clocks = <&ahb1_gates 10>, 313*4882a593Smuzhiyun <&mmc2_clk 0>, 314*4882a593Smuzhiyun <&mmc2_clk 1>, 315*4882a593Smuzhiyun <&mmc2_clk 2>; 316*4882a593Smuzhiyun clock-names = "ahb", 317*4882a593Smuzhiyun "mmc", 318*4882a593Smuzhiyun "output", 319*4882a593Smuzhiyun "sample"; 320*4882a593Smuzhiyun resets = <&ahb1_rst 10>; 321*4882a593Smuzhiyun reset-names = "ahb"; 322*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 323*4882a593Smuzhiyun status = "disabled"; 324*4882a593Smuzhiyun #address-cells = <1>; 325*4882a593Smuzhiyun #size-cells = <0>; 326*4882a593Smuzhiyun }; 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun ehci0: usb@01c1a000 { 329*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-ehci", "generic-ehci"; 330*4882a593Smuzhiyun reg = <0x01c1a000 0x100>; 331*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 332*4882a593Smuzhiyun clocks = <&ahb1_gates 26>; 333*4882a593Smuzhiyun resets = <&ahb1_rst 26>; 334*4882a593Smuzhiyun phys = <&usbphy 1>; 335*4882a593Smuzhiyun phy-names = "usb"; 336*4882a593Smuzhiyun status = "disabled"; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun ohci0: usb@01c1a400 { 340*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-ohci", "generic-ohci"; 341*4882a593Smuzhiyun reg = <0x01c1a400 0x100>; 342*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 343*4882a593Smuzhiyun clocks = <&ahb1_gates 29>, <&usb_clk 16>; 344*4882a593Smuzhiyun resets = <&ahb1_rst 29>; 345*4882a593Smuzhiyun phys = <&usbphy 1>; 346*4882a593Smuzhiyun phy-names = "usb"; 347*4882a593Smuzhiyun status = "disabled"; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun pio: pinctrl@01c20800 { 351*4882a593Smuzhiyun /* compatible gets set in SoC specific dtsi file */ 352*4882a593Smuzhiyun reg = <0x01c20800 0x400>; 353*4882a593Smuzhiyun /* interrupts get set in SoC specific dtsi file */ 354*4882a593Smuzhiyun clocks = <&apb1_gates 5>; 355*4882a593Smuzhiyun gpio-controller; 356*4882a593Smuzhiyun interrupt-controller; 357*4882a593Smuzhiyun #interrupt-cells = <3>; 358*4882a593Smuzhiyun #gpio-cells = <3>; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun uart0_pins_a: uart0@0 { 361*4882a593Smuzhiyun allwinner,pins = "PF2", "PF4"; 362*4882a593Smuzhiyun allwinner,function = "uart0"; 363*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 364*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun mmc0_pins_a: mmc0@0 { 368*4882a593Smuzhiyun allwinner,pins = "PF0", "PF1", "PF2", 369*4882a593Smuzhiyun "PF3", "PF4", "PF5"; 370*4882a593Smuzhiyun allwinner,function = "mmc0"; 371*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_30_MA>; 372*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun mmc1_pins_a: mmc1@0 { 376*4882a593Smuzhiyun allwinner,pins = "PG0", "PG1", "PG2", 377*4882a593Smuzhiyun "PG3", "PG4", "PG5"; 378*4882a593Smuzhiyun allwinner,function = "mmc1"; 379*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_30_MA>; 380*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun mmc2_8bit_pins: mmc2_8bit { 384*4882a593Smuzhiyun allwinner,pins = "PC5", "PC6", "PC8", 385*4882a593Smuzhiyun "PC9", "PC10", "PC11", 386*4882a593Smuzhiyun "PC12", "PC13", "PC14", 387*4882a593Smuzhiyun "PC15", "PC16"; 388*4882a593Smuzhiyun allwinner,function = "mmc2"; 389*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_30_MA>; 390*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun pwm0_pins: pwm0 { 394*4882a593Smuzhiyun allwinner,pins = "PH0"; 395*4882a593Smuzhiyun allwinner,function = "pwm0"; 396*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 397*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun i2c0_pins_a: i2c0@0 { 401*4882a593Smuzhiyun allwinner,pins = "PH2", "PH3"; 402*4882a593Smuzhiyun allwinner,function = "i2c0"; 403*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 404*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun i2c1_pins_a: i2c1@0 { 408*4882a593Smuzhiyun allwinner,pins = "PH4", "PH5"; 409*4882a593Smuzhiyun allwinner,function = "i2c1"; 410*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 411*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 412*4882a593Smuzhiyun }; 413*4882a593Smuzhiyun 414*4882a593Smuzhiyun i2c2_pins_a: i2c2@0 { 415*4882a593Smuzhiyun allwinner,pins = "PE12", "PE13"; 416*4882a593Smuzhiyun allwinner,function = "i2c2"; 417*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 418*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 419*4882a593Smuzhiyun }; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun ahb1_rst: reset@01c202c0 { 423*4882a593Smuzhiyun #reset-cells = <1>; 424*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-clock-reset"; 425*4882a593Smuzhiyun reg = <0x01c202c0 0xc>; 426*4882a593Smuzhiyun }; 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun apb1_rst: reset@01c202d0 { 429*4882a593Smuzhiyun #reset-cells = <1>; 430*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-clock-reset"; 431*4882a593Smuzhiyun reg = <0x01c202d0 0x4>; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun apb2_rst: reset@01c202d8 { 435*4882a593Smuzhiyun #reset-cells = <1>; 436*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-clock-reset"; 437*4882a593Smuzhiyun reg = <0x01c202d8 0x4>; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun timer@01c20c00 { 441*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-timer"; 442*4882a593Smuzhiyun reg = <0x01c20c00 0xa0>; 443*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>, 444*4882a593Smuzhiyun <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 445*4882a593Smuzhiyun clocks = <&osc24M>; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun wdt0: watchdog@01c20ca0 { 449*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-wdt"; 450*4882a593Smuzhiyun reg = <0x01c20ca0 0x20>; 451*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 452*4882a593Smuzhiyun }; 453*4882a593Smuzhiyun 454*4882a593Smuzhiyun pwm: pwm@01c21400 { 455*4882a593Smuzhiyun compatible = "allwinner,sun7i-a20-pwm"; 456*4882a593Smuzhiyun reg = <0x01c21400 0xc>; 457*4882a593Smuzhiyun clocks = <&osc24M>; 458*4882a593Smuzhiyun #pwm-cells = <3>; 459*4882a593Smuzhiyun status = "disabled"; 460*4882a593Smuzhiyun }; 461*4882a593Smuzhiyun 462*4882a593Smuzhiyun lradc: lradc@01c22800 { 463*4882a593Smuzhiyun compatible = "allwinner,sun4i-a10-lradc-keys"; 464*4882a593Smuzhiyun reg = <0x01c22800 0x100>; 465*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 466*4882a593Smuzhiyun status = "disabled"; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun uart0: serial@01c28000 { 470*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 471*4882a593Smuzhiyun reg = <0x01c28000 0x400>; 472*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 473*4882a593Smuzhiyun reg-shift = <2>; 474*4882a593Smuzhiyun reg-io-width = <4>; 475*4882a593Smuzhiyun clocks = <&apb2_gates 16>; 476*4882a593Smuzhiyun resets = <&apb2_rst 16>; 477*4882a593Smuzhiyun dmas = <&dma 6>, <&dma 6>; 478*4882a593Smuzhiyun dma-names = "rx", "tx"; 479*4882a593Smuzhiyun status = "disabled"; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun 482*4882a593Smuzhiyun uart1: serial@01c28400 { 483*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 484*4882a593Smuzhiyun reg = <0x01c28400 0x400>; 485*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 486*4882a593Smuzhiyun reg-shift = <2>; 487*4882a593Smuzhiyun reg-io-width = <4>; 488*4882a593Smuzhiyun clocks = <&apb2_gates 17>; 489*4882a593Smuzhiyun resets = <&apb2_rst 17>; 490*4882a593Smuzhiyun dmas = <&dma 7>, <&dma 7>; 491*4882a593Smuzhiyun dma-names = "rx", "tx"; 492*4882a593Smuzhiyun status = "disabled"; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun uart2: serial@01c28800 { 496*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 497*4882a593Smuzhiyun reg = <0x01c28800 0x400>; 498*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 499*4882a593Smuzhiyun reg-shift = <2>; 500*4882a593Smuzhiyun reg-io-width = <4>; 501*4882a593Smuzhiyun clocks = <&apb2_gates 18>; 502*4882a593Smuzhiyun resets = <&apb2_rst 18>; 503*4882a593Smuzhiyun dmas = <&dma 8>, <&dma 8>; 504*4882a593Smuzhiyun dma-names = "rx", "tx"; 505*4882a593Smuzhiyun status = "disabled"; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun uart3: serial@01c28c00 { 509*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 510*4882a593Smuzhiyun reg = <0x01c28c00 0x400>; 511*4882a593Smuzhiyun interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 512*4882a593Smuzhiyun reg-shift = <2>; 513*4882a593Smuzhiyun reg-io-width = <4>; 514*4882a593Smuzhiyun clocks = <&apb2_gates 19>; 515*4882a593Smuzhiyun resets = <&apb2_rst 19>; 516*4882a593Smuzhiyun dmas = <&dma 9>, <&dma 9>; 517*4882a593Smuzhiyun dma-names = "rx", "tx"; 518*4882a593Smuzhiyun status = "disabled"; 519*4882a593Smuzhiyun }; 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun uart4: serial@01c29000 { 522*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 523*4882a593Smuzhiyun reg = <0x01c29000 0x400>; 524*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 525*4882a593Smuzhiyun reg-shift = <2>; 526*4882a593Smuzhiyun reg-io-width = <4>; 527*4882a593Smuzhiyun clocks = <&apb2_gates 20>; 528*4882a593Smuzhiyun resets = <&apb2_rst 20>; 529*4882a593Smuzhiyun dmas = <&dma 10>, <&dma 10>; 530*4882a593Smuzhiyun dma-names = "rx", "tx"; 531*4882a593Smuzhiyun status = "disabled"; 532*4882a593Smuzhiyun }; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun i2c0: i2c@01c2ac00 { 535*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 536*4882a593Smuzhiyun reg = <0x01c2ac00 0x400>; 537*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 538*4882a593Smuzhiyun clocks = <&apb2_gates 0>; 539*4882a593Smuzhiyun resets = <&apb2_rst 0>; 540*4882a593Smuzhiyun status = "disabled"; 541*4882a593Smuzhiyun #address-cells = <1>; 542*4882a593Smuzhiyun #size-cells = <0>; 543*4882a593Smuzhiyun }; 544*4882a593Smuzhiyun 545*4882a593Smuzhiyun i2c1: i2c@01c2b000 { 546*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 547*4882a593Smuzhiyun reg = <0x01c2b000 0x400>; 548*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 549*4882a593Smuzhiyun clocks = <&apb2_gates 1>; 550*4882a593Smuzhiyun resets = <&apb2_rst 1>; 551*4882a593Smuzhiyun status = "disabled"; 552*4882a593Smuzhiyun #address-cells = <1>; 553*4882a593Smuzhiyun #size-cells = <0>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun i2c2: i2c@01c2b400 { 557*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-i2c"; 558*4882a593Smuzhiyun reg = <0x01c2b400 0x400>; 559*4882a593Smuzhiyun interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 560*4882a593Smuzhiyun clocks = <&apb2_gates 2>; 561*4882a593Smuzhiyun resets = <&apb2_rst 2>; 562*4882a593Smuzhiyun status = "disabled"; 563*4882a593Smuzhiyun #address-cells = <1>; 564*4882a593Smuzhiyun #size-cells = <0>; 565*4882a593Smuzhiyun }; 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun gic: interrupt-controller@01c81000 { 568*4882a593Smuzhiyun compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic"; 569*4882a593Smuzhiyun reg = <0x01c81000 0x1000>, 570*4882a593Smuzhiyun <0x01c82000 0x1000>, 571*4882a593Smuzhiyun <0x01c84000 0x2000>, 572*4882a593Smuzhiyun <0x01c86000 0x2000>; 573*4882a593Smuzhiyun interrupt-controller; 574*4882a593Smuzhiyun #interrupt-cells = <3>; 575*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun rtc: rtc@01f00000 { 579*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-rtc"; 580*4882a593Smuzhiyun reg = <0x01f00000 0x54>; 581*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 582*4882a593Smuzhiyun <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 583*4882a593Smuzhiyun }; 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun nmi_intc: interrupt-controller@01f00c0c { 586*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-sc-nmi"; 587*4882a593Smuzhiyun interrupt-controller; 588*4882a593Smuzhiyun #interrupt-cells = <2>; 589*4882a593Smuzhiyun reg = <0x01f00c0c 0x38>; 590*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun prcm@01f01400 { 594*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-prcm"; 595*4882a593Smuzhiyun reg = <0x01f01400 0x200>; 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun ar100: ar100_clk { 598*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 599*4882a593Smuzhiyun #clock-cells = <0>; 600*4882a593Smuzhiyun clock-div = <1>; 601*4882a593Smuzhiyun clock-mult = <1>; 602*4882a593Smuzhiyun clocks = <&osc24M>; 603*4882a593Smuzhiyun clock-output-names = "ar100"; 604*4882a593Smuzhiyun }; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun ahb0: ahb0_clk { 607*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 608*4882a593Smuzhiyun #clock-cells = <0>; 609*4882a593Smuzhiyun clock-div = <1>; 610*4882a593Smuzhiyun clock-mult = <1>; 611*4882a593Smuzhiyun clocks = <&ar100>; 612*4882a593Smuzhiyun clock-output-names = "ahb0"; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun apb0: apb0_clk { 616*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-apb0-clk"; 617*4882a593Smuzhiyun #clock-cells = <0>; 618*4882a593Smuzhiyun clocks = <&ahb0>; 619*4882a593Smuzhiyun clock-output-names = "apb0"; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun apb0_gates: apb0_gates_clk { 623*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-apb0-gates-clk"; 624*4882a593Smuzhiyun #clock-cells = <1>; 625*4882a593Smuzhiyun clocks = <&apb0>; 626*4882a593Smuzhiyun clock-output-names = "apb0_pio", "apb0_timer", 627*4882a593Smuzhiyun "apb0_rsb", "apb0_uart", 628*4882a593Smuzhiyun "apb0_i2c"; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun apb0_rst: apb0_rst { 632*4882a593Smuzhiyun compatible = "allwinner,sun6i-a31-clock-reset"; 633*4882a593Smuzhiyun #reset-cells = <1>; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun cpucfg@01f01c00 { 638*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-cpuconfig"; 639*4882a593Smuzhiyun reg = <0x01f01c00 0x300>; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun r_uart: serial@01f02800 { 643*4882a593Smuzhiyun compatible = "snps,dw-apb-uart"; 644*4882a593Smuzhiyun reg = <0x01f02800 0x400>; 645*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 646*4882a593Smuzhiyun reg-shift = <2>; 647*4882a593Smuzhiyun reg-io-width = <4>; 648*4882a593Smuzhiyun clocks = <&apb0_gates 4>; 649*4882a593Smuzhiyun resets = <&apb0_rst 4>; 650*4882a593Smuzhiyun status = "disabled"; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun r_pio: pinctrl@01f02c00 { 654*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-r-pinctrl"; 655*4882a593Smuzhiyun reg = <0x01f02c00 0x400>; 656*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 657*4882a593Smuzhiyun clocks = <&apb0_gates 0>; 658*4882a593Smuzhiyun resets = <&apb0_rst 0>; 659*4882a593Smuzhiyun gpio-controller; 660*4882a593Smuzhiyun interrupt-controller; 661*4882a593Smuzhiyun #interrupt-cells = <3>; 662*4882a593Smuzhiyun #address-cells = <1>; 663*4882a593Smuzhiyun #size-cells = <0>; 664*4882a593Smuzhiyun #gpio-cells = <3>; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun r_rsb_pins: r_rsb { 667*4882a593Smuzhiyun allwinner,pins = "PL0", "PL1"; 668*4882a593Smuzhiyun allwinner,function = "s_rsb"; 669*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_20_MA>; 670*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_PULL_UP>; 671*4882a593Smuzhiyun }; 672*4882a593Smuzhiyun 673*4882a593Smuzhiyun r_uart_pins_a: r_uart@0 { 674*4882a593Smuzhiyun allwinner,pins = "PL2", "PL3"; 675*4882a593Smuzhiyun allwinner,function = "s_uart"; 676*4882a593Smuzhiyun allwinner,drive = <SUN4I_PINCTRL_10_MA>; 677*4882a593Smuzhiyun allwinner,pull = <SUN4I_PINCTRL_NO_PULL>; 678*4882a593Smuzhiyun }; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun r_rsb: rsb@01f03400 { 682*4882a593Smuzhiyun compatible = "allwinner,sun8i-a23-rsb"; 683*4882a593Smuzhiyun reg = <0x01f03400 0x400>; 684*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 685*4882a593Smuzhiyun clocks = <&apb0_gates 3>; 686*4882a593Smuzhiyun clock-frequency = <3000000>; 687*4882a593Smuzhiyun resets = <&apb0_rst 3>; 688*4882a593Smuzhiyun pinctrl-names = "default"; 689*4882a593Smuzhiyun pinctrl-0 = <&r_rsb_pins>; 690*4882a593Smuzhiyun status = "disabled"; 691*4882a593Smuzhiyun #address-cells = <1>; 692*4882a593Smuzhiyun #size-cells = <0>; 693*4882a593Smuzhiyun }; 694*4882a593Smuzhiyun }; 695*4882a593Smuzhiyun}; 696