xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/sun7i-a20.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2013 Maxime Ripard
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
9*4882a593Smuzhiyun * whole.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
12*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
13*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
14*4882a593Smuzhiyun *     License, or (at your option) any later version.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
17*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*4882a593Smuzhiyun *     GNU General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Or, alternatively,
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
24*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
25*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
26*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
27*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
28*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
29*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
30*4882a593Smuzhiyun *     conditions:
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
33*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun#include "skeleton.dtsi"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
48*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun#include <dt-bindings/clock/sun4i-a10-pll2.h>
51*4882a593Smuzhiyun#include <dt-bindings/dma/sun4i-a10.h>
52*4882a593Smuzhiyun#include <dt-bindings/pinctrl/sun4i-a10.h>
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun/ {
55*4882a593Smuzhiyun	interrupt-parent = <&gic>;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun	aliases {
58*4882a593Smuzhiyun		ethernet0 = &gmac;
59*4882a593Smuzhiyun	};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun	chosen {
62*4882a593Smuzhiyun		#address-cells = <1>;
63*4882a593Smuzhiyun		#size-cells = <1>;
64*4882a593Smuzhiyun		ranges;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun		framebuffer@0 {
67*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
68*4882a593Smuzhiyun				     "simple-framebuffer";
69*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0-hdmi";
70*4882a593Smuzhiyun			clocks = <&ahb_gates 36>, <&ahb_gates 43>,
71*4882a593Smuzhiyun				 <&ahb_gates 44>, <&de_be0_clk>,
72*4882a593Smuzhiyun				 <&tcon0_ch1_clk>, <&dram_gates 26>;
73*4882a593Smuzhiyun			status = "disabled";
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		framebuffer@1 {
77*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
78*4882a593Smuzhiyun				     "simple-framebuffer";
79*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0";
80*4882a593Smuzhiyun			clocks = <&ahb_gates 36>, <&ahb_gates 44>,
81*4882a593Smuzhiyun				 <&de_be0_clk>, <&tcon0_ch0_clk>,
82*4882a593Smuzhiyun				 <&dram_gates 26>;
83*4882a593Smuzhiyun			status = "disabled";
84*4882a593Smuzhiyun		};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun		framebuffer@2 {
87*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
88*4882a593Smuzhiyun				     "simple-framebuffer";
89*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0-tve0";
90*4882a593Smuzhiyun			clocks = <&ahb_gates 34>, <&ahb_gates 36>,
91*4882a593Smuzhiyun				 <&ahb_gates 44>,
92*4882a593Smuzhiyun				 <&de_be0_clk>, <&tcon0_ch1_clk>,
93*4882a593Smuzhiyun				 <&dram_gates 5>, <&dram_gates 26>;
94*4882a593Smuzhiyun			status = "disabled";
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun	};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun	cpus {
99*4882a593Smuzhiyun		#address-cells = <1>;
100*4882a593Smuzhiyun		#size-cells = <0>;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		cpu0: cpu@0 {
103*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
104*4882a593Smuzhiyun			device_type = "cpu";
105*4882a593Smuzhiyun			reg = <0>;
106*4882a593Smuzhiyun			clocks = <&cpu>;
107*4882a593Smuzhiyun			clock-latency = <244144>; /* 8 32k periods */
108*4882a593Smuzhiyun			operating-points = <
109*4882a593Smuzhiyun				/* kHz	  uV */
110*4882a593Smuzhiyun				960000	1400000
111*4882a593Smuzhiyun				912000	1400000
112*4882a593Smuzhiyun				864000	1300000
113*4882a593Smuzhiyun				720000	1200000
114*4882a593Smuzhiyun				528000	1100000
115*4882a593Smuzhiyun				312000	1000000
116*4882a593Smuzhiyun				144000	1000000
117*4882a593Smuzhiyun				>;
118*4882a593Smuzhiyun			#cooling-cells = <2>;
119*4882a593Smuzhiyun			cooling-min-level = <0>;
120*4882a593Smuzhiyun			cooling-max-level = <6>;
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun		cpu@1 {
124*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
125*4882a593Smuzhiyun			device_type = "cpu";
126*4882a593Smuzhiyun			reg = <1>;
127*4882a593Smuzhiyun		};
128*4882a593Smuzhiyun	};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	thermal-zones {
131*4882a593Smuzhiyun		cpu_thermal {
132*4882a593Smuzhiyun			/* milliseconds */
133*4882a593Smuzhiyun			polling-delay-passive = <250>;
134*4882a593Smuzhiyun			polling-delay = <1000>;
135*4882a593Smuzhiyun			thermal-sensors = <&rtp>;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun			cooling-maps {
138*4882a593Smuzhiyun				map0 {
139*4882a593Smuzhiyun					trip = <&cpu_alert0>;
140*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
141*4882a593Smuzhiyun				};
142*4882a593Smuzhiyun			};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun			trips {
145*4882a593Smuzhiyun				cpu_alert0: cpu_alert0 {
146*4882a593Smuzhiyun					/* milliCelsius */
147*4882a593Smuzhiyun					temperature = <75000>;
148*4882a593Smuzhiyun					hysteresis = <2000>;
149*4882a593Smuzhiyun					type = "passive";
150*4882a593Smuzhiyun				};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun				cpu_crit: cpu_crit {
153*4882a593Smuzhiyun					/* milliCelsius */
154*4882a593Smuzhiyun					temperature = <100000>;
155*4882a593Smuzhiyun					hysteresis = <2000>;
156*4882a593Smuzhiyun					type = "critical";
157*4882a593Smuzhiyun				};
158*4882a593Smuzhiyun			};
159*4882a593Smuzhiyun		};
160*4882a593Smuzhiyun	};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun	memory {
163*4882a593Smuzhiyun		reg = <0x40000000 0x80000000>;
164*4882a593Smuzhiyun	};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun	timer {
167*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
168*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
169*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
170*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
171*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
172*4882a593Smuzhiyun	};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun	pmu {
175*4882a593Smuzhiyun		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
176*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
177*4882a593Smuzhiyun			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
178*4882a593Smuzhiyun	};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun	clocks {
181*4882a593Smuzhiyun		#address-cells = <1>;
182*4882a593Smuzhiyun		#size-cells = <1>;
183*4882a593Smuzhiyun		ranges;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun		osc24M: clk@01c20050 {
186*4882a593Smuzhiyun			#clock-cells = <0>;
187*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-osc-clk";
188*4882a593Smuzhiyun			reg = <0x01c20050 0x4>;
189*4882a593Smuzhiyun			clock-frequency = <24000000>;
190*4882a593Smuzhiyun			clock-output-names = "osc24M";
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun		osc3M: osc3M_clk {
194*4882a593Smuzhiyun			#clock-cells = <0>;
195*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
196*4882a593Smuzhiyun			clock-div = <8>;
197*4882a593Smuzhiyun			clock-mult = <1>;
198*4882a593Smuzhiyun			clocks = <&osc24M>;
199*4882a593Smuzhiyun			clock-output-names = "osc3M";
200*4882a593Smuzhiyun		};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun		osc32k: clk@0 {
203*4882a593Smuzhiyun			#clock-cells = <0>;
204*4882a593Smuzhiyun			compatible = "fixed-clock";
205*4882a593Smuzhiyun			clock-frequency = <32768>;
206*4882a593Smuzhiyun			clock-output-names = "osc32k";
207*4882a593Smuzhiyun		};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun		pll1: clk@01c20000 {
210*4882a593Smuzhiyun			#clock-cells = <0>;
211*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll1-clk";
212*4882a593Smuzhiyun			reg = <0x01c20000 0x4>;
213*4882a593Smuzhiyun			clocks = <&osc24M>;
214*4882a593Smuzhiyun			clock-output-names = "pll1";
215*4882a593Smuzhiyun		};
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun		pll2: clk@01c20008 {
218*4882a593Smuzhiyun			#clock-cells = <1>;
219*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll2-clk";
220*4882a593Smuzhiyun			reg = <0x01c20008 0x8>;
221*4882a593Smuzhiyun			clocks = <&osc24M>;
222*4882a593Smuzhiyun			clock-output-names = "pll2-1x", "pll2-2x",
223*4882a593Smuzhiyun					     "pll2-4x", "pll2-8x";
224*4882a593Smuzhiyun		};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun		pll3: clk@01c20010 {
227*4882a593Smuzhiyun			#clock-cells = <0>;
228*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll3-clk";
229*4882a593Smuzhiyun			reg = <0x01c20010 0x4>;
230*4882a593Smuzhiyun			clocks = <&osc3M>;
231*4882a593Smuzhiyun			clock-output-names = "pll3";
232*4882a593Smuzhiyun		};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun		pll3x2: pll3x2_clk {
235*4882a593Smuzhiyun			#clock-cells = <0>;
236*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
237*4882a593Smuzhiyun			clocks = <&pll3>;
238*4882a593Smuzhiyun			clock-div = <1>;
239*4882a593Smuzhiyun			clock-mult = <2>;
240*4882a593Smuzhiyun			clock-output-names = "pll3-2x";
241*4882a593Smuzhiyun		};
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun		pll4: clk@01c20018 {
244*4882a593Smuzhiyun			#clock-cells = <0>;
245*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-pll4-clk";
246*4882a593Smuzhiyun			reg = <0x01c20018 0x4>;
247*4882a593Smuzhiyun			clocks = <&osc24M>;
248*4882a593Smuzhiyun			clock-output-names = "pll4";
249*4882a593Smuzhiyun		};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun		pll5: clk@01c20020 {
252*4882a593Smuzhiyun			#clock-cells = <1>;
253*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll5-clk";
254*4882a593Smuzhiyun			reg = <0x01c20020 0x4>;
255*4882a593Smuzhiyun			clocks = <&osc24M>;
256*4882a593Smuzhiyun			clock-output-names = "pll5_ddr", "pll5_other";
257*4882a593Smuzhiyun		};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun		pll6: clk@01c20028 {
260*4882a593Smuzhiyun			#clock-cells = <1>;
261*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll6-clk";
262*4882a593Smuzhiyun			reg = <0x01c20028 0x4>;
263*4882a593Smuzhiyun			clocks = <&osc24M>;
264*4882a593Smuzhiyun			clock-output-names = "pll6_sata", "pll6_other", "pll6",
265*4882a593Smuzhiyun					     "pll6_div_4";
266*4882a593Smuzhiyun		};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun		pll7: clk@01c20030 {
269*4882a593Smuzhiyun			#clock-cells = <0>;
270*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll3-clk";
271*4882a593Smuzhiyun			reg = <0x01c20030 0x4>;
272*4882a593Smuzhiyun			clocks = <&osc3M>;
273*4882a593Smuzhiyun			clock-output-names = "pll7";
274*4882a593Smuzhiyun		};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun		pll7x2: pll7x2_clk {
277*4882a593Smuzhiyun			#clock-cells = <0>;
278*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
279*4882a593Smuzhiyun			clocks = <&pll7>;
280*4882a593Smuzhiyun			clock-div = <1>;
281*4882a593Smuzhiyun			clock-mult = <2>;
282*4882a593Smuzhiyun			clock-output-names = "pll7-2x";
283*4882a593Smuzhiyun		};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun		pll8: clk@01c20040 {
286*4882a593Smuzhiyun			#clock-cells = <0>;
287*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-pll4-clk";
288*4882a593Smuzhiyun			reg = <0x01c20040 0x4>;
289*4882a593Smuzhiyun			clocks = <&osc24M>;
290*4882a593Smuzhiyun			clock-output-names = "pll8";
291*4882a593Smuzhiyun		};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun		cpu: cpu@01c20054 {
294*4882a593Smuzhiyun			#clock-cells = <0>;
295*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-cpu-clk";
296*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
297*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll6 1>;
298*4882a593Smuzhiyun			clock-output-names = "cpu";
299*4882a593Smuzhiyun		};
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun		axi: axi@01c20054 {
302*4882a593Smuzhiyun			#clock-cells = <0>;
303*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-axi-clk";
304*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
305*4882a593Smuzhiyun			clocks = <&cpu>;
306*4882a593Smuzhiyun			clock-output-names = "axi";
307*4882a593Smuzhiyun		};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun		ahb: ahb@01c20054 {
310*4882a593Smuzhiyun			#clock-cells = <0>;
311*4882a593Smuzhiyun			compatible = "allwinner,sun5i-a13-ahb-clk";
312*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
313*4882a593Smuzhiyun			clocks = <&axi>, <&pll6 3>, <&pll6 1>;
314*4882a593Smuzhiyun			clock-output-names = "ahb";
315*4882a593Smuzhiyun			/*
316*4882a593Smuzhiyun			 * Use PLL6 as parent, instead of CPU/AXI
317*4882a593Smuzhiyun			 * which has rate changes due to cpufreq
318*4882a593Smuzhiyun			 */
319*4882a593Smuzhiyun			assigned-clocks = <&ahb>;
320*4882a593Smuzhiyun			assigned-clock-parents = <&pll6 3>;
321*4882a593Smuzhiyun		};
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun		ahb_gates: clk@01c20060 {
324*4882a593Smuzhiyun			#clock-cells = <1>;
325*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-ahb-gates-clk";
326*4882a593Smuzhiyun			reg = <0x01c20060 0x8>;
327*4882a593Smuzhiyun			clocks = <&ahb>;
328*4882a593Smuzhiyun			clock-indices = <0>, <1>,
329*4882a593Smuzhiyun					<2>, <3>, <4>,
330*4882a593Smuzhiyun					<5>, <6>, <7>, <8>,
331*4882a593Smuzhiyun					<9>, <10>, <11>, <12>,
332*4882a593Smuzhiyun					<13>, <14>, <16>,
333*4882a593Smuzhiyun					<17>, <18>, <20>, <21>,
334*4882a593Smuzhiyun					<22>, <23>, <25>,
335*4882a593Smuzhiyun					<28>, <32>, <33>, <34>,
336*4882a593Smuzhiyun					<35>, <36>, <37>, <40>,
337*4882a593Smuzhiyun					<41>, <42>, <43>,
338*4882a593Smuzhiyun					<44>, <45>, <46>,
339*4882a593Smuzhiyun					<47>, <49>, <50>,
340*4882a593Smuzhiyun					<52>;
341*4882a593Smuzhiyun			clock-output-names = "ahb_usb0", "ahb_ehci0",
342*4882a593Smuzhiyun				"ahb_ohci0", "ahb_ehci1", "ahb_ohci1",
343*4882a593Smuzhiyun				"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
344*4882a593Smuzhiyun				"ahb_mmc1", "ahb_mmc2", "ahb_mmc3", "ahb_ms",
345*4882a593Smuzhiyun				"ahb_nand", "ahb_sdram", "ahb_ace",
346*4882a593Smuzhiyun				"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
347*4882a593Smuzhiyun				"ahb_spi2", "ahb_spi3", "ahb_sata",
348*4882a593Smuzhiyun				"ahb_hstimer", "ahb_ve", "ahb_tvd", "ahb_tve0",
349*4882a593Smuzhiyun				"ahb_tve1", "ahb_lcd0", "ahb_lcd1", "ahb_csi0",
350*4882a593Smuzhiyun				"ahb_csi1", "ahb_hdmi1", "ahb_hdmi0",
351*4882a593Smuzhiyun				"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
352*4882a593Smuzhiyun				"ahb_de_fe1", "ahb_gmac", "ahb_mp",
353*4882a593Smuzhiyun				"ahb_mali";
354*4882a593Smuzhiyun		};
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun		apb0: apb0@01c20054 {
357*4882a593Smuzhiyun			#clock-cells = <0>;
358*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-apb0-clk";
359*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
360*4882a593Smuzhiyun			clocks = <&ahb>;
361*4882a593Smuzhiyun			clock-output-names = "apb0";
362*4882a593Smuzhiyun		};
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun		apb0_gates: clk@01c20068 {
365*4882a593Smuzhiyun			#clock-cells = <1>;
366*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-apb0-gates-clk";
367*4882a593Smuzhiyun			reg = <0x01c20068 0x4>;
368*4882a593Smuzhiyun			clocks = <&apb0>;
369*4882a593Smuzhiyun			clock-indices = <0>, <1>,
370*4882a593Smuzhiyun					<2>, <3>, <4>,
371*4882a593Smuzhiyun					<5>, <6>, <7>,
372*4882a593Smuzhiyun					<8>, <10>;
373*4882a593Smuzhiyun			clock-output-names = "apb0_codec", "apb0_spdif",
374*4882a593Smuzhiyun				"apb0_ac97", "apb0_i2s0", "apb0_i2s1",
375*4882a593Smuzhiyun				"apb0_pio", "apb0_ir0", "apb0_ir1",
376*4882a593Smuzhiyun				"apb0_i2s2", "apb0_keypad";
377*4882a593Smuzhiyun		};
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun		apb1: clk@01c20058 {
380*4882a593Smuzhiyun			#clock-cells = <0>;
381*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-apb1-clk";
382*4882a593Smuzhiyun			reg = <0x01c20058 0x4>;
383*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
384*4882a593Smuzhiyun			clock-output-names = "apb1";
385*4882a593Smuzhiyun		};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun		apb1_gates: clk@01c2006c {
388*4882a593Smuzhiyun			#clock-cells = <1>;
389*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-apb1-gates-clk";
390*4882a593Smuzhiyun			reg = <0x01c2006c 0x4>;
391*4882a593Smuzhiyun			clocks = <&apb1>;
392*4882a593Smuzhiyun			clock-indices = <0>, <1>,
393*4882a593Smuzhiyun					<2>, <3>, <4>,
394*4882a593Smuzhiyun					<5>, <6>, <7>,
395*4882a593Smuzhiyun					<15>, <16>, <17>,
396*4882a593Smuzhiyun					<18>, <19>, <20>,
397*4882a593Smuzhiyun					<21>, <22>, <23>;
398*4882a593Smuzhiyun			clock-output-names = "apb1_i2c0", "apb1_i2c1",
399*4882a593Smuzhiyun				"apb1_i2c2", "apb1_i2c3", "apb1_can",
400*4882a593Smuzhiyun				"apb1_scr", "apb1_ps20", "apb1_ps21",
401*4882a593Smuzhiyun				"apb1_i2c4", "apb1_uart0", "apb1_uart1",
402*4882a593Smuzhiyun				"apb1_uart2", "apb1_uart3", "apb1_uart4",
403*4882a593Smuzhiyun				"apb1_uart5", "apb1_uart6", "apb1_uart7";
404*4882a593Smuzhiyun		};
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun		nand_clk: clk@01c20080 {
407*4882a593Smuzhiyun			#clock-cells = <0>;
408*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
409*4882a593Smuzhiyun			reg = <0x01c20080 0x4>;
410*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
411*4882a593Smuzhiyun			clock-output-names = "nand";
412*4882a593Smuzhiyun		};
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun		ms_clk: clk@01c20084 {
415*4882a593Smuzhiyun			#clock-cells = <0>;
416*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
417*4882a593Smuzhiyun			reg = <0x01c20084 0x4>;
418*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
419*4882a593Smuzhiyun			clock-output-names = "ms";
420*4882a593Smuzhiyun		};
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun		mmc0_clk: clk@01c20088 {
423*4882a593Smuzhiyun			#clock-cells = <1>;
424*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
425*4882a593Smuzhiyun			reg = <0x01c20088 0x4>;
426*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
427*4882a593Smuzhiyun			clock-output-names = "mmc0",
428*4882a593Smuzhiyun					     "mmc0_output",
429*4882a593Smuzhiyun					     "mmc0_sample";
430*4882a593Smuzhiyun		};
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun		mmc1_clk: clk@01c2008c {
433*4882a593Smuzhiyun			#clock-cells = <1>;
434*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
435*4882a593Smuzhiyun			reg = <0x01c2008c 0x4>;
436*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
437*4882a593Smuzhiyun			clock-output-names = "mmc1",
438*4882a593Smuzhiyun					     "mmc1_output",
439*4882a593Smuzhiyun					     "mmc1_sample";
440*4882a593Smuzhiyun		};
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun		mmc2_clk: clk@01c20090 {
443*4882a593Smuzhiyun			#clock-cells = <1>;
444*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
445*4882a593Smuzhiyun			reg = <0x01c20090 0x4>;
446*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
447*4882a593Smuzhiyun			clock-output-names = "mmc2",
448*4882a593Smuzhiyun					     "mmc2_output",
449*4882a593Smuzhiyun					     "mmc2_sample";
450*4882a593Smuzhiyun		};
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun		mmc3_clk: clk@01c20094 {
453*4882a593Smuzhiyun			#clock-cells = <1>;
454*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
455*4882a593Smuzhiyun			reg = <0x01c20094 0x4>;
456*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
457*4882a593Smuzhiyun			clock-output-names = "mmc3",
458*4882a593Smuzhiyun					     "mmc3_output",
459*4882a593Smuzhiyun					     "mmc3_sample";
460*4882a593Smuzhiyun		};
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun		ts_clk: clk@01c20098 {
463*4882a593Smuzhiyun			#clock-cells = <0>;
464*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
465*4882a593Smuzhiyun			reg = <0x01c20098 0x4>;
466*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
467*4882a593Smuzhiyun			clock-output-names = "ts";
468*4882a593Smuzhiyun		};
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun		ss_clk: clk@01c2009c {
471*4882a593Smuzhiyun			#clock-cells = <0>;
472*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
473*4882a593Smuzhiyun			reg = <0x01c2009c 0x4>;
474*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
475*4882a593Smuzhiyun			clock-output-names = "ss";
476*4882a593Smuzhiyun		};
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun		spi0_clk: clk@01c200a0 {
479*4882a593Smuzhiyun			#clock-cells = <0>;
480*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
481*4882a593Smuzhiyun			reg = <0x01c200a0 0x4>;
482*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
483*4882a593Smuzhiyun			clock-output-names = "spi0";
484*4882a593Smuzhiyun		};
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun		spi1_clk: clk@01c200a4 {
487*4882a593Smuzhiyun			#clock-cells = <0>;
488*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
489*4882a593Smuzhiyun			reg = <0x01c200a4 0x4>;
490*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
491*4882a593Smuzhiyun			clock-output-names = "spi1";
492*4882a593Smuzhiyun		};
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun		spi2_clk: clk@01c200a8 {
495*4882a593Smuzhiyun			#clock-cells = <0>;
496*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
497*4882a593Smuzhiyun			reg = <0x01c200a8 0x4>;
498*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
499*4882a593Smuzhiyun			clock-output-names = "spi2";
500*4882a593Smuzhiyun		};
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun		pata_clk: clk@01c200ac {
503*4882a593Smuzhiyun			#clock-cells = <0>;
504*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
505*4882a593Smuzhiyun			reg = <0x01c200ac 0x4>;
506*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
507*4882a593Smuzhiyun			clock-output-names = "pata";
508*4882a593Smuzhiyun		};
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun		ir0_clk: clk@01c200b0 {
511*4882a593Smuzhiyun			#clock-cells = <0>;
512*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
513*4882a593Smuzhiyun			reg = <0x01c200b0 0x4>;
514*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
515*4882a593Smuzhiyun			clock-output-names = "ir0";
516*4882a593Smuzhiyun		};
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun		ir1_clk: clk@01c200b4 {
519*4882a593Smuzhiyun			#clock-cells = <0>;
520*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
521*4882a593Smuzhiyun			reg = <0x01c200b4 0x4>;
522*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
523*4882a593Smuzhiyun			clock-output-names = "ir1";
524*4882a593Smuzhiyun		};
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun		i2s0_clk: clk@01c200b8 {
527*4882a593Smuzhiyun			#clock-cells = <0>;
528*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod1-clk";
529*4882a593Smuzhiyun			reg = <0x01c200b8 0x4>;
530*4882a593Smuzhiyun			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
531*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_4X>,
532*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_2X>,
533*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_1X>;
534*4882a593Smuzhiyun			clock-output-names = "i2s0";
535*4882a593Smuzhiyun		};
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun		ac97_clk: clk@01c200bc {
538*4882a593Smuzhiyun			#clock-cells = <0>;
539*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod1-clk";
540*4882a593Smuzhiyun			reg = <0x01c200bc 0x4>;
541*4882a593Smuzhiyun			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
542*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_4X>,
543*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_2X>,
544*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_1X>;
545*4882a593Smuzhiyun			clock-output-names = "ac97";
546*4882a593Smuzhiyun		};
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun		spdif_clk: clk@01c200c0 {
549*4882a593Smuzhiyun			#clock-cells = <0>;
550*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod1-clk";
551*4882a593Smuzhiyun			reg = <0x01c200c0 0x4>;
552*4882a593Smuzhiyun			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
553*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_4X>,
554*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_2X>,
555*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_1X>;
556*4882a593Smuzhiyun			clock-output-names = "spdif";
557*4882a593Smuzhiyun		};
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun		keypad_clk: clk@01c200c4 {
560*4882a593Smuzhiyun			#clock-cells = <0>;
561*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
562*4882a593Smuzhiyun			reg = <0x01c200c4 0x4>;
563*4882a593Smuzhiyun			clocks = <&osc24M>;
564*4882a593Smuzhiyun			clock-output-names = "keypad";
565*4882a593Smuzhiyun		};
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun		usb_clk: clk@01c200cc {
568*4882a593Smuzhiyun			#clock-cells = <1>;
569*4882a593Smuzhiyun			#reset-cells = <1>;
570*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-usb-clk";
571*4882a593Smuzhiyun			reg = <0x01c200cc 0x4>;
572*4882a593Smuzhiyun			clocks = <&pll6 1>;
573*4882a593Smuzhiyun			clock-output-names = "usb_ohci0", "usb_ohci1",
574*4882a593Smuzhiyun					     "usb_phy";
575*4882a593Smuzhiyun		};
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun		spi3_clk: clk@01c200d4 {
578*4882a593Smuzhiyun			#clock-cells = <0>;
579*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
580*4882a593Smuzhiyun			reg = <0x01c200d4 0x4>;
581*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
582*4882a593Smuzhiyun			clock-output-names = "spi3";
583*4882a593Smuzhiyun		};
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun		i2s1_clk: clk@01c200d8 {
586*4882a593Smuzhiyun			#clock-cells = <0>;
587*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod1-clk";
588*4882a593Smuzhiyun			reg = <0x01c200d8 0x4>;
589*4882a593Smuzhiyun			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
590*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_4X>,
591*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_2X>,
592*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_1X>;
593*4882a593Smuzhiyun			clock-output-names = "i2s1";
594*4882a593Smuzhiyun		};
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun		i2s2_clk: clk@01c200dc {
597*4882a593Smuzhiyun			#clock-cells = <0>;
598*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod1-clk";
599*4882a593Smuzhiyun			reg = <0x01c200dc 0x4>;
600*4882a593Smuzhiyun			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
601*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_4X>,
602*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_2X>,
603*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_1X>;
604*4882a593Smuzhiyun			clock-output-names = "i2s2";
605*4882a593Smuzhiyun		};
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun		dram_gates: clk@01c20100 {
608*4882a593Smuzhiyun			#clock-cells = <1>;
609*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-dram-gates-clk";
610*4882a593Smuzhiyun			reg = <0x01c20100 0x4>;
611*4882a593Smuzhiyun			clocks = <&pll5 0>;
612*4882a593Smuzhiyun			clock-indices = <0>,
613*4882a593Smuzhiyun					<1>, <2>,
614*4882a593Smuzhiyun					<3>,
615*4882a593Smuzhiyun					<4>,
616*4882a593Smuzhiyun					<5>, <6>,
617*4882a593Smuzhiyun					<15>,
618*4882a593Smuzhiyun					<24>, <25>,
619*4882a593Smuzhiyun					<26>, <27>,
620*4882a593Smuzhiyun					<28>, <29>;
621*4882a593Smuzhiyun			clock-output-names = "dram_ve",
622*4882a593Smuzhiyun					     "dram_csi0", "dram_csi1",
623*4882a593Smuzhiyun					     "dram_ts",
624*4882a593Smuzhiyun					     "dram_tvd",
625*4882a593Smuzhiyun					     "dram_tve0", "dram_tve1",
626*4882a593Smuzhiyun					     "dram_output",
627*4882a593Smuzhiyun					     "dram_de_fe1", "dram_de_fe0",
628*4882a593Smuzhiyun					     "dram_de_be0", "dram_de_be1",
629*4882a593Smuzhiyun					     "dram_de_mp", "dram_ace";
630*4882a593Smuzhiyun		};
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun		de_be0_clk: clk@01c20104 {
633*4882a593Smuzhiyun			#clock-cells = <0>;
634*4882a593Smuzhiyun			#reset-cells = <0>;
635*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-clk";
636*4882a593Smuzhiyun			reg = <0x01c20104 0x4>;
637*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll5 1>;
638*4882a593Smuzhiyun			clock-output-names = "de-be0";
639*4882a593Smuzhiyun		};
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun		de_be1_clk: clk@01c20108 {
642*4882a593Smuzhiyun			#clock-cells = <0>;
643*4882a593Smuzhiyun			#reset-cells = <0>;
644*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-clk";
645*4882a593Smuzhiyun			reg = <0x01c20108 0x4>;
646*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll5 1>;
647*4882a593Smuzhiyun			clock-output-names = "de-be1";
648*4882a593Smuzhiyun		};
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun		de_fe0_clk: clk@01c2010c {
651*4882a593Smuzhiyun			#clock-cells = <0>;
652*4882a593Smuzhiyun			#reset-cells = <0>;
653*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-clk";
654*4882a593Smuzhiyun			reg = <0x01c2010c 0x4>;
655*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll5 1>;
656*4882a593Smuzhiyun			clock-output-names = "de-fe0";
657*4882a593Smuzhiyun		};
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun		de_fe1_clk: clk@01c20110 {
660*4882a593Smuzhiyun			#clock-cells = <0>;
661*4882a593Smuzhiyun			#reset-cells = <0>;
662*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-clk";
663*4882a593Smuzhiyun			reg = <0x01c20110 0x4>;
664*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll5 1>;
665*4882a593Smuzhiyun			clock-output-names = "de-fe1";
666*4882a593Smuzhiyun		};
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun		tcon0_ch0_clk: clk@01c20118 {
669*4882a593Smuzhiyun			#clock-cells = <0>;
670*4882a593Smuzhiyun			#reset-cells = <1>;
671*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon-ch0-clk";
672*4882a593Smuzhiyun			reg = <0x01c20118 0x4>;
673*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
674*4882a593Smuzhiyun			clock-output-names = "tcon0-ch0-sclk";
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun		};
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun		tcon1_ch0_clk: clk@01c2011c {
679*4882a593Smuzhiyun			#clock-cells = <0>;
680*4882a593Smuzhiyun			#reset-cells = <1>;
681*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon-ch1-clk";
682*4882a593Smuzhiyun			reg = <0x01c2011c 0x4>;
683*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
684*4882a593Smuzhiyun			clock-output-names = "tcon1-ch0-sclk";
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun		};
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun		tcon0_ch1_clk: clk@01c2012c {
689*4882a593Smuzhiyun			#clock-cells = <0>;
690*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon-ch0-clk";
691*4882a593Smuzhiyun			reg = <0x01c2012c 0x4>;
692*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
693*4882a593Smuzhiyun			clock-output-names = "tcon0-ch1-sclk";
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun		};
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun		tcon1_ch1_clk: clk@01c20130 {
698*4882a593Smuzhiyun			#clock-cells = <0>;
699*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon-ch1-clk";
700*4882a593Smuzhiyun			reg = <0x01c20130 0x4>;
701*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
702*4882a593Smuzhiyun			clock-output-names = "tcon1-ch1-sclk";
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun		};
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun		ve_clk: clk@01c2013c {
707*4882a593Smuzhiyun			#clock-cells = <0>;
708*4882a593Smuzhiyun			#reset-cells = <0>;
709*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ve-clk";
710*4882a593Smuzhiyun			reg = <0x01c2013c 0x4>;
711*4882a593Smuzhiyun			clocks = <&pll4>;
712*4882a593Smuzhiyun			clock-output-names = "ve";
713*4882a593Smuzhiyun		};
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun		codec_clk: clk@01c20140 {
716*4882a593Smuzhiyun			#clock-cells = <0>;
717*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-codec-clk";
718*4882a593Smuzhiyun			reg = <0x01c20140 0x4>;
719*4882a593Smuzhiyun			clocks = <&pll2 SUN4I_A10_PLL2_1X>;
720*4882a593Smuzhiyun			clock-output-names = "codec";
721*4882a593Smuzhiyun		};
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun		mbus_clk: clk@01c2015c {
724*4882a593Smuzhiyun			#clock-cells = <0>;
725*4882a593Smuzhiyun			compatible = "allwinner,sun5i-a13-mbus-clk";
726*4882a593Smuzhiyun			reg = <0x01c2015c 0x4>;
727*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 2>, <&pll5 1>;
728*4882a593Smuzhiyun			clock-output-names = "mbus";
729*4882a593Smuzhiyun		};
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun		/*
732*4882a593Smuzhiyun		 * The following two are dummy clocks, placeholders
733*4882a593Smuzhiyun		 * used in the gmac_tx clock. The gmac driver will
734*4882a593Smuzhiyun		 * choose one parent depending on the PHY interface
735*4882a593Smuzhiyun		 * mode, using clk_set_rate auto-reparenting.
736*4882a593Smuzhiyun		 *
737*4882a593Smuzhiyun		 * The actual TX clock rate is not controlled by the
738*4882a593Smuzhiyun		 * gmac_tx clock.
739*4882a593Smuzhiyun		 */
740*4882a593Smuzhiyun		mii_phy_tx_clk: clk@2 {
741*4882a593Smuzhiyun			#clock-cells = <0>;
742*4882a593Smuzhiyun			compatible = "fixed-clock";
743*4882a593Smuzhiyun			clock-frequency = <25000000>;
744*4882a593Smuzhiyun			clock-output-names = "mii_phy_tx";
745*4882a593Smuzhiyun		};
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun		gmac_int_tx_clk: clk@3 {
748*4882a593Smuzhiyun			#clock-cells = <0>;
749*4882a593Smuzhiyun			compatible = "fixed-clock";
750*4882a593Smuzhiyun			clock-frequency = <125000000>;
751*4882a593Smuzhiyun			clock-output-names = "gmac_int_tx";
752*4882a593Smuzhiyun		};
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun		gmac_tx_clk: clk@01c20164 {
755*4882a593Smuzhiyun			#clock-cells = <0>;
756*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-gmac-clk";
757*4882a593Smuzhiyun			reg = <0x01c20164 0x4>;
758*4882a593Smuzhiyun			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
759*4882a593Smuzhiyun			clock-output-names = "gmac_tx";
760*4882a593Smuzhiyun		};
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun		/*
763*4882a593Smuzhiyun		 * Dummy clock used by output clocks
764*4882a593Smuzhiyun		 */
765*4882a593Smuzhiyun		osc24M_32k: clk@1 {
766*4882a593Smuzhiyun			#clock-cells = <0>;
767*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
768*4882a593Smuzhiyun			clock-div = <750>;
769*4882a593Smuzhiyun			clock-mult = <1>;
770*4882a593Smuzhiyun			clocks = <&osc24M>;
771*4882a593Smuzhiyun			clock-output-names = "osc24M_32k";
772*4882a593Smuzhiyun		};
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun		clk_out_a: clk@01c201f0 {
775*4882a593Smuzhiyun			#clock-cells = <0>;
776*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-out-clk";
777*4882a593Smuzhiyun			reg = <0x01c201f0 0x4>;
778*4882a593Smuzhiyun			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
779*4882a593Smuzhiyun			clock-output-names = "clk_out_a";
780*4882a593Smuzhiyun		};
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun		clk_out_b: clk@01c201f4 {
783*4882a593Smuzhiyun			#clock-cells = <0>;
784*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-out-clk";
785*4882a593Smuzhiyun			reg = <0x01c201f4 0x4>;
786*4882a593Smuzhiyun			clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
787*4882a593Smuzhiyun			clock-output-names = "clk_out_b";
788*4882a593Smuzhiyun		};
789*4882a593Smuzhiyun	};
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun	soc@01c00000 {
792*4882a593Smuzhiyun		compatible = "simple-bus";
793*4882a593Smuzhiyun		#address-cells = <1>;
794*4882a593Smuzhiyun		#size-cells = <1>;
795*4882a593Smuzhiyun		ranges;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun		sram-controller@01c00000 {
798*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-sram-controller";
799*4882a593Smuzhiyun			reg = <0x01c00000 0x30>;
800*4882a593Smuzhiyun			#address-cells = <1>;
801*4882a593Smuzhiyun			#size-cells = <1>;
802*4882a593Smuzhiyun			ranges;
803*4882a593Smuzhiyun
804*4882a593Smuzhiyun			sram_a: sram@00000000 {
805*4882a593Smuzhiyun				compatible = "mmio-sram";
806*4882a593Smuzhiyun				reg = <0x00000000 0xc000>;
807*4882a593Smuzhiyun				#address-cells = <1>;
808*4882a593Smuzhiyun				#size-cells = <1>;
809*4882a593Smuzhiyun				ranges = <0 0x00000000 0xc000>;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun				emac_sram: sram-section@8000 {
812*4882a593Smuzhiyun					compatible = "allwinner,sun4i-a10-sram-a3-a4";
813*4882a593Smuzhiyun					reg = <0x8000 0x4000>;
814*4882a593Smuzhiyun					status = "disabled";
815*4882a593Smuzhiyun				};
816*4882a593Smuzhiyun			};
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun			sram_d: sram@00010000 {
819*4882a593Smuzhiyun				compatible = "mmio-sram";
820*4882a593Smuzhiyun				reg = <0x00010000 0x1000>;
821*4882a593Smuzhiyun				#address-cells = <1>;
822*4882a593Smuzhiyun				#size-cells = <1>;
823*4882a593Smuzhiyun				ranges = <0 0x00010000 0x1000>;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun				otg_sram: sram-section@0000 {
826*4882a593Smuzhiyun					compatible = "allwinner,sun4i-a10-sram-d";
827*4882a593Smuzhiyun					reg = <0x0000 0x1000>;
828*4882a593Smuzhiyun					status = "disabled";
829*4882a593Smuzhiyun				};
830*4882a593Smuzhiyun			};
831*4882a593Smuzhiyun		};
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun		nmi_intc: interrupt-controller@01c00030 {
834*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-sc-nmi";
835*4882a593Smuzhiyun			interrupt-controller;
836*4882a593Smuzhiyun			#interrupt-cells = <2>;
837*4882a593Smuzhiyun			reg = <0x01c00030 0x0c>;
838*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
839*4882a593Smuzhiyun		};
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun		dma: dma-controller@01c02000 {
842*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-dma";
843*4882a593Smuzhiyun			reg = <0x01c02000 0x1000>;
844*4882a593Smuzhiyun			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
845*4882a593Smuzhiyun			clocks = <&ahb_gates 6>;
846*4882a593Smuzhiyun			#dma-cells = <2>;
847*4882a593Smuzhiyun		};
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun		nfc: nand@01c03000 {
850*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-nand";
851*4882a593Smuzhiyun			reg = <0x01c03000 0x1000>;
852*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
853*4882a593Smuzhiyun			clocks = <&ahb_gates 13>, <&nand_clk>;
854*4882a593Smuzhiyun			clock-names = "ahb", "mod";
855*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 3>;
856*4882a593Smuzhiyun			dma-names = "rxtx";
857*4882a593Smuzhiyun			status = "disabled";
858*4882a593Smuzhiyun			#address-cells = <1>;
859*4882a593Smuzhiyun			#size-cells = <0>;
860*4882a593Smuzhiyun		};
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun		spi0: spi@01c05000 {
863*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
864*4882a593Smuzhiyun			reg = <0x01c05000 0x1000>;
865*4882a593Smuzhiyun			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
866*4882a593Smuzhiyun			clocks = <&ahb_gates 20>, <&spi0_clk>;
867*4882a593Smuzhiyun			clock-names = "ahb", "mod";
868*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
869*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 26>;
870*4882a593Smuzhiyun			dma-names = "rx", "tx";
871*4882a593Smuzhiyun			status = "disabled";
872*4882a593Smuzhiyun			#address-cells = <1>;
873*4882a593Smuzhiyun			#size-cells = <0>;
874*4882a593Smuzhiyun		};
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun		spi1: spi@01c06000 {
877*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
878*4882a593Smuzhiyun			reg = <0x01c06000 0x1000>;
879*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
880*4882a593Smuzhiyun			clocks = <&ahb_gates 21>, <&spi1_clk>;
881*4882a593Smuzhiyun			clock-names = "ahb", "mod";
882*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
883*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 8>;
884*4882a593Smuzhiyun			dma-names = "rx", "tx";
885*4882a593Smuzhiyun			status = "disabled";
886*4882a593Smuzhiyun			#address-cells = <1>;
887*4882a593Smuzhiyun			#size-cells = <0>;
888*4882a593Smuzhiyun		};
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun		emac: ethernet@01c0b000 {
891*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-emac";
892*4882a593Smuzhiyun			reg = <0x01c0b000 0x1000>;
893*4882a593Smuzhiyun			interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
894*4882a593Smuzhiyun			clocks = <&ahb_gates 17>;
895*4882a593Smuzhiyun			allwinner,sram = <&emac_sram 1>;
896*4882a593Smuzhiyun			status = "disabled";
897*4882a593Smuzhiyun		};
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun		mdio: mdio@01c0b080 {
900*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mdio";
901*4882a593Smuzhiyun			reg = <0x01c0b080 0x14>;
902*4882a593Smuzhiyun			status = "disabled";
903*4882a593Smuzhiyun			#address-cells = <1>;
904*4882a593Smuzhiyun			#size-cells = <0>;
905*4882a593Smuzhiyun		};
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun		mmc0: mmc@01c0f000 {
908*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-mmc",
909*4882a593Smuzhiyun				     "allwinner,sun5i-a13-mmc";
910*4882a593Smuzhiyun			reg = <0x01c0f000 0x1000>;
911*4882a593Smuzhiyun			clocks = <&ahb_gates 8>,
912*4882a593Smuzhiyun				 <&mmc0_clk 0>,
913*4882a593Smuzhiyun				 <&mmc0_clk 1>,
914*4882a593Smuzhiyun				 <&mmc0_clk 2>;
915*4882a593Smuzhiyun			clock-names = "ahb",
916*4882a593Smuzhiyun				      "mmc",
917*4882a593Smuzhiyun				      "output",
918*4882a593Smuzhiyun				      "sample";
919*4882a593Smuzhiyun			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
920*4882a593Smuzhiyun			status = "disabled";
921*4882a593Smuzhiyun			#address-cells = <1>;
922*4882a593Smuzhiyun			#size-cells = <0>;
923*4882a593Smuzhiyun		};
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun		mmc1: mmc@01c10000 {
926*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-mmc",
927*4882a593Smuzhiyun				     "allwinner,sun5i-a13-mmc";
928*4882a593Smuzhiyun			reg = <0x01c10000 0x1000>;
929*4882a593Smuzhiyun			clocks = <&ahb_gates 9>,
930*4882a593Smuzhiyun				 <&mmc1_clk 0>,
931*4882a593Smuzhiyun				 <&mmc1_clk 1>,
932*4882a593Smuzhiyun				 <&mmc1_clk 2>;
933*4882a593Smuzhiyun			clock-names = "ahb",
934*4882a593Smuzhiyun				      "mmc",
935*4882a593Smuzhiyun				      "output",
936*4882a593Smuzhiyun				      "sample";
937*4882a593Smuzhiyun			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
938*4882a593Smuzhiyun			status = "disabled";
939*4882a593Smuzhiyun			#address-cells = <1>;
940*4882a593Smuzhiyun			#size-cells = <0>;
941*4882a593Smuzhiyun		};
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun		mmc2: mmc@01c11000 {
944*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-mmc",
945*4882a593Smuzhiyun				     "allwinner,sun5i-a13-mmc";
946*4882a593Smuzhiyun			reg = <0x01c11000 0x1000>;
947*4882a593Smuzhiyun			clocks = <&ahb_gates 10>,
948*4882a593Smuzhiyun				 <&mmc2_clk 0>,
949*4882a593Smuzhiyun				 <&mmc2_clk 1>,
950*4882a593Smuzhiyun				 <&mmc2_clk 2>;
951*4882a593Smuzhiyun			clock-names = "ahb",
952*4882a593Smuzhiyun				      "mmc",
953*4882a593Smuzhiyun				      "output",
954*4882a593Smuzhiyun				      "sample";
955*4882a593Smuzhiyun			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
956*4882a593Smuzhiyun			status = "disabled";
957*4882a593Smuzhiyun			#address-cells = <1>;
958*4882a593Smuzhiyun			#size-cells = <0>;
959*4882a593Smuzhiyun		};
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun		mmc3: mmc@01c12000 {
962*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-mmc",
963*4882a593Smuzhiyun				     "allwinner,sun5i-a13-mmc";
964*4882a593Smuzhiyun			reg = <0x01c12000 0x1000>;
965*4882a593Smuzhiyun			clocks = <&ahb_gates 11>,
966*4882a593Smuzhiyun				 <&mmc3_clk 0>,
967*4882a593Smuzhiyun				 <&mmc3_clk 1>,
968*4882a593Smuzhiyun				 <&mmc3_clk 2>;
969*4882a593Smuzhiyun			clock-names = "ahb",
970*4882a593Smuzhiyun				      "mmc",
971*4882a593Smuzhiyun				      "output",
972*4882a593Smuzhiyun				      "sample";
973*4882a593Smuzhiyun			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
974*4882a593Smuzhiyun			status = "disabled";
975*4882a593Smuzhiyun			#address-cells = <1>;
976*4882a593Smuzhiyun			#size-cells = <0>;
977*4882a593Smuzhiyun		};
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun		usb_otg: usb@01c13000 {
980*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-musb";
981*4882a593Smuzhiyun			reg = <0x01c13000 0x0400>;
982*4882a593Smuzhiyun			clocks = <&ahb_gates 0>;
983*4882a593Smuzhiyun			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
984*4882a593Smuzhiyun			interrupt-names = "mc";
985*4882a593Smuzhiyun			phys = <&usbphy 0>;
986*4882a593Smuzhiyun			phy-names = "usb";
987*4882a593Smuzhiyun			extcon = <&usbphy 0>;
988*4882a593Smuzhiyun			allwinner,sram = <&otg_sram 1>;
989*4882a593Smuzhiyun			status = "disabled";
990*4882a593Smuzhiyun		};
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun		usbphy: phy@01c13400 {
993*4882a593Smuzhiyun			#phy-cells = <1>;
994*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-usb-phy";
995*4882a593Smuzhiyun			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
996*4882a593Smuzhiyun			reg-names = "phy_ctrl", "pmu1", "pmu2";
997*4882a593Smuzhiyun			clocks = <&usb_clk 8>;
998*4882a593Smuzhiyun			clock-names = "usb_phy";
999*4882a593Smuzhiyun			resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
1000*4882a593Smuzhiyun			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
1001*4882a593Smuzhiyun			status = "disabled";
1002*4882a593Smuzhiyun		};
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun		ehci0: usb@01c14000 {
1005*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
1006*4882a593Smuzhiyun			reg = <0x01c14000 0x100>;
1007*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1008*4882a593Smuzhiyun			clocks = <&ahb_gates 1>;
1009*4882a593Smuzhiyun			phys = <&usbphy 1>;
1010*4882a593Smuzhiyun			phy-names = "usb";
1011*4882a593Smuzhiyun			status = "disabled";
1012*4882a593Smuzhiyun		};
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun		ohci0: usb@01c14400 {
1015*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
1016*4882a593Smuzhiyun			reg = <0x01c14400 0x100>;
1017*4882a593Smuzhiyun			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
1018*4882a593Smuzhiyun			clocks = <&usb_clk 6>, <&ahb_gates 2>;
1019*4882a593Smuzhiyun			phys = <&usbphy 1>;
1020*4882a593Smuzhiyun			phy-names = "usb";
1021*4882a593Smuzhiyun			status = "disabled";
1022*4882a593Smuzhiyun		};
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun		crypto: crypto-engine@01c15000 {
1025*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-crypto";
1026*4882a593Smuzhiyun			reg = <0x01c15000 0x1000>;
1027*4882a593Smuzhiyun			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
1028*4882a593Smuzhiyun			clocks = <&ahb_gates 5>, <&ss_clk>;
1029*4882a593Smuzhiyun			clock-names = "ahb", "mod";
1030*4882a593Smuzhiyun		};
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun		spi2: spi@01c17000 {
1033*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
1034*4882a593Smuzhiyun			reg = <0x01c17000 0x1000>;
1035*4882a593Smuzhiyun			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
1036*4882a593Smuzhiyun			clocks = <&ahb_gates 22>, <&spi2_clk>;
1037*4882a593Smuzhiyun			clock-names = "ahb", "mod";
1038*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
1039*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 28>;
1040*4882a593Smuzhiyun			dma-names = "rx", "tx";
1041*4882a593Smuzhiyun			status = "disabled";
1042*4882a593Smuzhiyun			#address-cells = <1>;
1043*4882a593Smuzhiyun			#size-cells = <0>;
1044*4882a593Smuzhiyun		};
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun		ahci: sata@01c18000 {
1047*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ahci";
1048*4882a593Smuzhiyun			reg = <0x01c18000 0x1000>;
1049*4882a593Smuzhiyun			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
1050*4882a593Smuzhiyun			clocks = <&pll6 0>, <&ahb_gates 25>;
1051*4882a593Smuzhiyun			status = "disabled";
1052*4882a593Smuzhiyun		};
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun		ehci1: usb@01c1c000 {
1055*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
1056*4882a593Smuzhiyun			reg = <0x01c1c000 0x100>;
1057*4882a593Smuzhiyun			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1058*4882a593Smuzhiyun			clocks = <&ahb_gates 3>;
1059*4882a593Smuzhiyun			phys = <&usbphy 2>;
1060*4882a593Smuzhiyun			phy-names = "usb";
1061*4882a593Smuzhiyun			status = "disabled";
1062*4882a593Smuzhiyun		};
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun		ohci1: usb@01c1c400 {
1065*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
1066*4882a593Smuzhiyun			reg = <0x01c1c400 0x100>;
1067*4882a593Smuzhiyun			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
1068*4882a593Smuzhiyun			clocks = <&usb_clk 7>, <&ahb_gates 4>;
1069*4882a593Smuzhiyun			phys = <&usbphy 2>;
1070*4882a593Smuzhiyun			phy-names = "usb";
1071*4882a593Smuzhiyun			status = "disabled";
1072*4882a593Smuzhiyun		};
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun		spi3: spi@01c1f000 {
1075*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
1076*4882a593Smuzhiyun			reg = <0x01c1f000 0x1000>;
1077*4882a593Smuzhiyun			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
1078*4882a593Smuzhiyun			clocks = <&ahb_gates 23>, <&spi3_clk>;
1079*4882a593Smuzhiyun			clock-names = "ahb", "mod";
1080*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
1081*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 30>;
1082*4882a593Smuzhiyun			dma-names = "rx", "tx";
1083*4882a593Smuzhiyun			status = "disabled";
1084*4882a593Smuzhiyun			#address-cells = <1>;
1085*4882a593Smuzhiyun			#size-cells = <0>;
1086*4882a593Smuzhiyun		};
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun		pio: pinctrl@01c20800 {
1089*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-pinctrl";
1090*4882a593Smuzhiyun			reg = <0x01c20800 0x400>;
1091*4882a593Smuzhiyun			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
1092*4882a593Smuzhiyun			clocks = <&apb0_gates 5>;
1093*4882a593Smuzhiyun			gpio-controller;
1094*4882a593Smuzhiyun			interrupt-controller;
1095*4882a593Smuzhiyun			#interrupt-cells = <3>;
1096*4882a593Smuzhiyun			#gpio-cells = <3>;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun			clk_out_a_pins_a: clk_out_a@0 {
1099*4882a593Smuzhiyun				allwinner,pins = "PI12";
1100*4882a593Smuzhiyun				allwinner,function = "clk_out_a";
1101*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1102*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1103*4882a593Smuzhiyun			};
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun			clk_out_b_pins_a: clk_out_b@0 {
1106*4882a593Smuzhiyun				allwinner,pins = "PI13";
1107*4882a593Smuzhiyun				allwinner,function = "clk_out_b";
1108*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1109*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1110*4882a593Smuzhiyun			};
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun			emac_pins_a: emac0@0 {
1113*4882a593Smuzhiyun				allwinner,pins = "PA0", "PA1", "PA2",
1114*4882a593Smuzhiyun						"PA3", "PA4", "PA5", "PA6",
1115*4882a593Smuzhiyun						"PA7", "PA8", "PA9", "PA10",
1116*4882a593Smuzhiyun						"PA11", "PA12", "PA13", "PA14",
1117*4882a593Smuzhiyun						"PA15", "PA16";
1118*4882a593Smuzhiyun				allwinner,function = "emac";
1119*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1120*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1121*4882a593Smuzhiyun			};
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun			gmac_pins_mii_a: gmac_mii@0 {
1124*4882a593Smuzhiyun				allwinner,pins = "PA0", "PA1", "PA2",
1125*4882a593Smuzhiyun						"PA3", "PA4", "PA5", "PA6",
1126*4882a593Smuzhiyun						"PA7", "PA8", "PA9", "PA10",
1127*4882a593Smuzhiyun						"PA11", "PA12", "PA13", "PA14",
1128*4882a593Smuzhiyun						"PA15", "PA16";
1129*4882a593Smuzhiyun				allwinner,function = "gmac";
1130*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1131*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1132*4882a593Smuzhiyun			};
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun			gmac_pins_rgmii_a: gmac_rgmii@0 {
1135*4882a593Smuzhiyun				allwinner,pins = "PA0", "PA1", "PA2",
1136*4882a593Smuzhiyun						"PA3", "PA4", "PA5", "PA6",
1137*4882a593Smuzhiyun						"PA7", "PA8", "PA10",
1138*4882a593Smuzhiyun						"PA11", "PA12", "PA13",
1139*4882a593Smuzhiyun						"PA15", "PA16";
1140*4882a593Smuzhiyun				allwinner,function = "gmac";
1141*4882a593Smuzhiyun				/*
1142*4882a593Smuzhiyun				 * data lines in RGMII mode use DDR mode
1143*4882a593Smuzhiyun				 * and need a higher signal drive strength
1144*4882a593Smuzhiyun				 */
1145*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_40_MA>;
1146*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1147*4882a593Smuzhiyun			};
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun			i2c0_pins_a: i2c0@0 {
1150*4882a593Smuzhiyun				allwinner,pins = "PB0", "PB1";
1151*4882a593Smuzhiyun				allwinner,function = "i2c0";
1152*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1153*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1154*4882a593Smuzhiyun			};
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun			i2c1_pins_a: i2c1@0 {
1157*4882a593Smuzhiyun				allwinner,pins = "PB18", "PB19";
1158*4882a593Smuzhiyun				allwinner,function = "i2c1";
1159*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1160*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1161*4882a593Smuzhiyun			};
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun			i2c2_pins_a: i2c2@0 {
1164*4882a593Smuzhiyun				allwinner,pins = "PB20", "PB21";
1165*4882a593Smuzhiyun				allwinner,function = "i2c2";
1166*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1167*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1168*4882a593Smuzhiyun			};
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun			i2c3_pins_a: i2c3@0 {
1171*4882a593Smuzhiyun				allwinner,pins = "PI0", "PI1";
1172*4882a593Smuzhiyun				allwinner,function = "i2c3";
1173*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1174*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1175*4882a593Smuzhiyun			};
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun			ir0_rx_pins_a: ir0@0 {
1178*4882a593Smuzhiyun				    allwinner,pins = "PB4";
1179*4882a593Smuzhiyun				    allwinner,function = "ir0";
1180*4882a593Smuzhiyun				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1181*4882a593Smuzhiyun				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1182*4882a593Smuzhiyun			};
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun			ir0_tx_pins_a: ir0@1 {
1185*4882a593Smuzhiyun				    allwinner,pins = "PB3";
1186*4882a593Smuzhiyun				    allwinner,function = "ir0";
1187*4882a593Smuzhiyun				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1188*4882a593Smuzhiyun				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1189*4882a593Smuzhiyun			};
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun			ir1_rx_pins_a: ir1@0 {
1192*4882a593Smuzhiyun				    allwinner,pins = "PB23";
1193*4882a593Smuzhiyun				    allwinner,function = "ir1";
1194*4882a593Smuzhiyun				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1195*4882a593Smuzhiyun				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1196*4882a593Smuzhiyun			};
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun			ir1_tx_pins_a: ir1@1 {
1199*4882a593Smuzhiyun				    allwinner,pins = "PB22";
1200*4882a593Smuzhiyun				    allwinner,function = "ir1";
1201*4882a593Smuzhiyun				    allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1202*4882a593Smuzhiyun				    allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1203*4882a593Smuzhiyun			};
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun			mmc0_pins_a: mmc0@0 {
1206*4882a593Smuzhiyun				allwinner,pins = "PF0", "PF1", "PF2",
1207*4882a593Smuzhiyun						 "PF3", "PF4", "PF5";
1208*4882a593Smuzhiyun				allwinner,function = "mmc0";
1209*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
1210*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1211*4882a593Smuzhiyun			};
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
1214*4882a593Smuzhiyun				allwinner,pins = "PH1";
1215*4882a593Smuzhiyun				allwinner,function = "gpio_in";
1216*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1217*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
1218*4882a593Smuzhiyun			};
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun			mmc2_pins_a: mmc2@0 {
1221*4882a593Smuzhiyun				allwinner,pins = "PC6", "PC7", "PC8",
1222*4882a593Smuzhiyun						 "PC9", "PC10", "PC11";
1223*4882a593Smuzhiyun				allwinner,function = "mmc2";
1224*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
1225*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
1226*4882a593Smuzhiyun			};
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun			mmc3_pins_a: mmc3@0 {
1229*4882a593Smuzhiyun				allwinner,pins = "PI4", "PI5", "PI6",
1230*4882a593Smuzhiyun						 "PI7", "PI8", "PI9";
1231*4882a593Smuzhiyun				allwinner,function = "mmc3";
1232*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
1233*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1234*4882a593Smuzhiyun			};
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun			ps20_pins_a: ps20@0 {
1237*4882a593Smuzhiyun				allwinner,pins = "PI20", "PI21";
1238*4882a593Smuzhiyun				allwinner,function = "ps2";
1239*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1240*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1241*4882a593Smuzhiyun			};
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun			ps21_pins_a: ps21@0 {
1244*4882a593Smuzhiyun				allwinner,pins = "PH12", "PH13";
1245*4882a593Smuzhiyun				allwinner,function = "ps2";
1246*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1247*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1248*4882a593Smuzhiyun			};
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun			pwm0_pins_a: pwm0@0 {
1251*4882a593Smuzhiyun				allwinner,pins = "PB2";
1252*4882a593Smuzhiyun				allwinner,function = "pwm";
1253*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1254*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1255*4882a593Smuzhiyun			};
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun			pwm1_pins_a: pwm1@0 {
1258*4882a593Smuzhiyun				allwinner,pins = "PI3";
1259*4882a593Smuzhiyun				allwinner,function = "pwm";
1260*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1261*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1262*4882a593Smuzhiyun			};
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun			spdif_tx_pins_a: spdif@0 {
1265*4882a593Smuzhiyun				allwinner,pins = "PB13";
1266*4882a593Smuzhiyun				allwinner,function = "spdif";
1267*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1268*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
1269*4882a593Smuzhiyun			};
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun			spi0_pins_a: spi0@0 {
1272*4882a593Smuzhiyun				allwinner,pins = "PI11", "PI12", "PI13";
1273*4882a593Smuzhiyun				allwinner,function = "spi0";
1274*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1275*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1276*4882a593Smuzhiyun			};
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun			spi0_cs0_pins_a: spi0_cs0@0 {
1279*4882a593Smuzhiyun				allwinner,pins = "PI10";
1280*4882a593Smuzhiyun				allwinner,function = "spi0";
1281*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1282*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1283*4882a593Smuzhiyun			};
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun			spi0_cs1_pins_a: spi0_cs1@0 {
1286*4882a593Smuzhiyun				allwinner,pins = "PI14";
1287*4882a593Smuzhiyun				allwinner,function = "spi0";
1288*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1289*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1290*4882a593Smuzhiyun			};
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun			spi1_pins_a: spi1@0 {
1293*4882a593Smuzhiyun				allwinner,pins = "PI17", "PI18", "PI19";
1294*4882a593Smuzhiyun				allwinner,function = "spi1";
1295*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1296*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1297*4882a593Smuzhiyun			};
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun			spi1_cs0_pins_a: spi1_cs0@0 {
1300*4882a593Smuzhiyun				allwinner,pins = "PI16";
1301*4882a593Smuzhiyun				allwinner,function = "spi1";
1302*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1303*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1304*4882a593Smuzhiyun			};
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun			spi2_pins_a: spi2@0 {
1307*4882a593Smuzhiyun				allwinner,pins = "PC20", "PC21", "PC22";
1308*4882a593Smuzhiyun				allwinner,function = "spi2";
1309*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1310*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1311*4882a593Smuzhiyun			};
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun			spi2_pins_b: spi2@1 {
1314*4882a593Smuzhiyun				allwinner,pins = "PB15", "PB16", "PB17";
1315*4882a593Smuzhiyun				allwinner,function = "spi2";
1316*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1317*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1318*4882a593Smuzhiyun			};
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun			spi2_cs0_pins_a: spi2_cs0@0 {
1321*4882a593Smuzhiyun				allwinner,pins = "PC19";
1322*4882a593Smuzhiyun				allwinner,function = "spi2";
1323*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1324*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1325*4882a593Smuzhiyun			};
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun			spi2_cs0_pins_b: spi2_cs0@1 {
1328*4882a593Smuzhiyun				allwinner,pins = "PB14";
1329*4882a593Smuzhiyun				allwinner,function = "spi2";
1330*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1331*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1332*4882a593Smuzhiyun			};
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun			uart0_pins_a: uart0@0 {
1335*4882a593Smuzhiyun				allwinner,pins = "PB22", "PB23";
1336*4882a593Smuzhiyun				allwinner,function = "uart0";
1337*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1338*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1339*4882a593Smuzhiyun			};
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun			uart2_pins_a: uart2@0 {
1342*4882a593Smuzhiyun				allwinner,pins = "PI16", "PI17", "PI18", "PI19";
1343*4882a593Smuzhiyun				allwinner,function = "uart2";
1344*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1345*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1346*4882a593Smuzhiyun			};
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun			uart3_pins_a: uart3@0 {
1349*4882a593Smuzhiyun				allwinner,pins = "PG6", "PG7", "PG8", "PG9";
1350*4882a593Smuzhiyun				allwinner,function = "uart3";
1351*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1352*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1353*4882a593Smuzhiyun			};
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun			uart3_pins_b: uart3@1 {
1356*4882a593Smuzhiyun				allwinner,pins = "PH0", "PH1";
1357*4882a593Smuzhiyun				allwinner,function = "uart3";
1358*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1359*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1360*4882a593Smuzhiyun			};
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun			uart4_pins_a: uart4@0 {
1363*4882a593Smuzhiyun				allwinner,pins = "PG10", "PG11";
1364*4882a593Smuzhiyun				allwinner,function = "uart4";
1365*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1366*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1367*4882a593Smuzhiyun			};
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun			uart4_pins_b: uart4@1 {
1370*4882a593Smuzhiyun				allwinner,pins = "PH4", "PH5";
1371*4882a593Smuzhiyun				allwinner,function = "uart4";
1372*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1373*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1374*4882a593Smuzhiyun			};
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun			uart5_pins_a: uart5@0 {
1377*4882a593Smuzhiyun				allwinner,pins = "PI10", "PI11";
1378*4882a593Smuzhiyun				allwinner,function = "uart5";
1379*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1380*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1381*4882a593Smuzhiyun			};
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun			uart6_pins_a: uart6@0 {
1384*4882a593Smuzhiyun				allwinner,pins = "PI12", "PI13";
1385*4882a593Smuzhiyun				allwinner,function = "uart6";
1386*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1387*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1388*4882a593Smuzhiyun			};
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun			uart7_pins_a: uart7@0 {
1391*4882a593Smuzhiyun				allwinner,pins = "PI20", "PI21";
1392*4882a593Smuzhiyun				allwinner,function = "uart7";
1393*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1394*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1395*4882a593Smuzhiyun			};
1396*4882a593Smuzhiyun		};
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun		timer@01c20c00 {
1399*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-timer";
1400*4882a593Smuzhiyun			reg = <0x01c20c00 0x90>;
1401*4882a593Smuzhiyun			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
1402*4882a593Smuzhiyun				     <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
1403*4882a593Smuzhiyun				     <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
1404*4882a593Smuzhiyun				     <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
1405*4882a593Smuzhiyun				     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
1406*4882a593Smuzhiyun				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1407*4882a593Smuzhiyun			clocks = <&osc24M>;
1408*4882a593Smuzhiyun		};
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun		wdt: watchdog@01c20c90 {
1411*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-wdt";
1412*4882a593Smuzhiyun			reg = <0x01c20c90 0x10>;
1413*4882a593Smuzhiyun		};
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun		rtc: rtc@01c20d00 {
1416*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-rtc";
1417*4882a593Smuzhiyun			reg = <0x01c20d00 0x20>;
1418*4882a593Smuzhiyun			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
1419*4882a593Smuzhiyun		};
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun		pwm: pwm@01c20e00 {
1422*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-pwm";
1423*4882a593Smuzhiyun			reg = <0x01c20e00 0xc>;
1424*4882a593Smuzhiyun			clocks = <&osc24M>;
1425*4882a593Smuzhiyun			#pwm-cells = <3>;
1426*4882a593Smuzhiyun			status = "disabled";
1427*4882a593Smuzhiyun		};
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun		spdif: spdif@01c21000 {
1430*4882a593Smuzhiyun			#sound-dai-cells = <0>;
1431*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spdif";
1432*4882a593Smuzhiyun			reg = <0x01c21000 0x400>;
1433*4882a593Smuzhiyun			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
1434*4882a593Smuzhiyun			clocks = <&apb0_gates 1>, <&spdif_clk>;
1435*4882a593Smuzhiyun			clock-names = "apb", "spdif";
1436*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 2>,
1437*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 2>;
1438*4882a593Smuzhiyun			dma-names = "rx", "tx";
1439*4882a593Smuzhiyun			status = "disabled";
1440*4882a593Smuzhiyun		};
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun		ir0: ir@01c21800 {
1443*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ir";
1444*4882a593Smuzhiyun			clocks = <&apb0_gates 6>, <&ir0_clk>;
1445*4882a593Smuzhiyun			clock-names = "apb", "ir";
1446*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
1447*4882a593Smuzhiyun			reg = <0x01c21800 0x40>;
1448*4882a593Smuzhiyun			status = "disabled";
1449*4882a593Smuzhiyun		};
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun		ir1: ir@01c21c00 {
1452*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ir";
1453*4882a593Smuzhiyun			clocks = <&apb0_gates 7>, <&ir1_clk>;
1454*4882a593Smuzhiyun			clock-names = "apb", "ir";
1455*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
1456*4882a593Smuzhiyun			reg = <0x01c21c00 0x40>;
1457*4882a593Smuzhiyun			status = "disabled";
1458*4882a593Smuzhiyun		};
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun		i2s1: i2s@01c22000 {
1461*4882a593Smuzhiyun			#sound-dai-cells = <0>;
1462*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2s";
1463*4882a593Smuzhiyun			reg = <0x01c22000 0x400>;
1464*4882a593Smuzhiyun			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
1465*4882a593Smuzhiyun			clocks = <&apb0_gates 4>, <&i2s1_clk>;
1466*4882a593Smuzhiyun			clock-names = "apb", "mod";
1467*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 4>,
1468*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 4>;
1469*4882a593Smuzhiyun			dma-names = "rx", "tx";
1470*4882a593Smuzhiyun			status = "disabled";
1471*4882a593Smuzhiyun		};
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun		i2s0: i2s@01c22400 {
1474*4882a593Smuzhiyun			#sound-dai-cells = <0>;
1475*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2s";
1476*4882a593Smuzhiyun			reg = <0x01c22400 0x400>;
1477*4882a593Smuzhiyun			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
1478*4882a593Smuzhiyun			clocks = <&apb0_gates 3>, <&i2s0_clk>;
1479*4882a593Smuzhiyun			clock-names = "apb", "mod";
1480*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 3>,
1481*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 3>;
1482*4882a593Smuzhiyun			dma-names = "rx", "tx";
1483*4882a593Smuzhiyun			status = "disabled";
1484*4882a593Smuzhiyun		};
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun		lradc: lradc@01c22800 {
1487*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-lradc-keys";
1488*4882a593Smuzhiyun			reg = <0x01c22800 0x100>;
1489*4882a593Smuzhiyun			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1490*4882a593Smuzhiyun			status = "disabled";
1491*4882a593Smuzhiyun		};
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun		codec: codec@01c22c00 {
1494*4882a593Smuzhiyun			#sound-dai-cells = <0>;
1495*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-codec";
1496*4882a593Smuzhiyun			reg = <0x01c22c00 0x40>;
1497*4882a593Smuzhiyun			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
1498*4882a593Smuzhiyun			clocks = <&apb0_gates 0>, <&codec_clk>;
1499*4882a593Smuzhiyun			clock-names = "apb", "codec";
1500*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 19>,
1501*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 19>;
1502*4882a593Smuzhiyun			dma-names = "rx", "tx";
1503*4882a593Smuzhiyun			status = "disabled";
1504*4882a593Smuzhiyun		};
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun		sid: eeprom@01c23800 {
1507*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-sid";
1508*4882a593Smuzhiyun			reg = <0x01c23800 0x200>;
1509*4882a593Smuzhiyun		};
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun		i2s2: i2s@01c24400 {
1512*4882a593Smuzhiyun			#sound-dai-cells = <0>;
1513*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2s";
1514*4882a593Smuzhiyun			reg = <0x01c24400 0x400>;
1515*4882a593Smuzhiyun			interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
1516*4882a593Smuzhiyun			clocks = <&apb0_gates 8>, <&i2s2_clk>;
1517*4882a593Smuzhiyun			clock-names = "apb", "mod";
1518*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 6>,
1519*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 6>;
1520*4882a593Smuzhiyun			dma-names = "rx", "tx";
1521*4882a593Smuzhiyun			status = "disabled";
1522*4882a593Smuzhiyun		};
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun		rtp: rtp@01c25000 {
1525*4882a593Smuzhiyun			compatible = "allwinner,sun5i-a13-ts";
1526*4882a593Smuzhiyun			reg = <0x01c25000 0x100>;
1527*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1528*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
1529*4882a593Smuzhiyun		};
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun		uart0: serial@01c28000 {
1532*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1533*4882a593Smuzhiyun			reg = <0x01c28000 0x400>;
1534*4882a593Smuzhiyun			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
1535*4882a593Smuzhiyun			reg-shift = <2>;
1536*4882a593Smuzhiyun			reg-io-width = <4>;
1537*4882a593Smuzhiyun			clocks = <&apb1_gates 16>;
1538*4882a593Smuzhiyun			status = "disabled";
1539*4882a593Smuzhiyun		};
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun		uart1: serial@01c28400 {
1542*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1543*4882a593Smuzhiyun			reg = <0x01c28400 0x400>;
1544*4882a593Smuzhiyun			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
1545*4882a593Smuzhiyun			reg-shift = <2>;
1546*4882a593Smuzhiyun			reg-io-width = <4>;
1547*4882a593Smuzhiyun			clocks = <&apb1_gates 17>;
1548*4882a593Smuzhiyun			status = "disabled";
1549*4882a593Smuzhiyun		};
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun		uart2: serial@01c28800 {
1552*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1553*4882a593Smuzhiyun			reg = <0x01c28800 0x400>;
1554*4882a593Smuzhiyun			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
1555*4882a593Smuzhiyun			reg-shift = <2>;
1556*4882a593Smuzhiyun			reg-io-width = <4>;
1557*4882a593Smuzhiyun			clocks = <&apb1_gates 18>;
1558*4882a593Smuzhiyun			status = "disabled";
1559*4882a593Smuzhiyun		};
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun		uart3: serial@01c28c00 {
1562*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1563*4882a593Smuzhiyun			reg = <0x01c28c00 0x400>;
1564*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
1565*4882a593Smuzhiyun			reg-shift = <2>;
1566*4882a593Smuzhiyun			reg-io-width = <4>;
1567*4882a593Smuzhiyun			clocks = <&apb1_gates 19>;
1568*4882a593Smuzhiyun			status = "disabled";
1569*4882a593Smuzhiyun		};
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun		uart4: serial@01c29000 {
1572*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1573*4882a593Smuzhiyun			reg = <0x01c29000 0x400>;
1574*4882a593Smuzhiyun			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1575*4882a593Smuzhiyun			reg-shift = <2>;
1576*4882a593Smuzhiyun			reg-io-width = <4>;
1577*4882a593Smuzhiyun			clocks = <&apb1_gates 20>;
1578*4882a593Smuzhiyun			status = "disabled";
1579*4882a593Smuzhiyun		};
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun		uart5: serial@01c29400 {
1582*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1583*4882a593Smuzhiyun			reg = <0x01c29400 0x400>;
1584*4882a593Smuzhiyun			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
1585*4882a593Smuzhiyun			reg-shift = <2>;
1586*4882a593Smuzhiyun			reg-io-width = <4>;
1587*4882a593Smuzhiyun			clocks = <&apb1_gates 21>;
1588*4882a593Smuzhiyun			status = "disabled";
1589*4882a593Smuzhiyun		};
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun		uart6: serial@01c29800 {
1592*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1593*4882a593Smuzhiyun			reg = <0x01c29800 0x400>;
1594*4882a593Smuzhiyun			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
1595*4882a593Smuzhiyun			reg-shift = <2>;
1596*4882a593Smuzhiyun			reg-io-width = <4>;
1597*4882a593Smuzhiyun			clocks = <&apb1_gates 22>;
1598*4882a593Smuzhiyun			status = "disabled";
1599*4882a593Smuzhiyun		};
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun		uart7: serial@01c29c00 {
1602*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1603*4882a593Smuzhiyun			reg = <0x01c29c00 0x400>;
1604*4882a593Smuzhiyun			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1605*4882a593Smuzhiyun			reg-shift = <2>;
1606*4882a593Smuzhiyun			reg-io-width = <4>;
1607*4882a593Smuzhiyun			clocks = <&apb1_gates 23>;
1608*4882a593Smuzhiyun			status = "disabled";
1609*4882a593Smuzhiyun		};
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun		i2c0: i2c@01c2ac00 {
1612*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-i2c",
1613*4882a593Smuzhiyun				     "allwinner,sun4i-a10-i2c";
1614*4882a593Smuzhiyun			reg = <0x01c2ac00 0x400>;
1615*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
1616*4882a593Smuzhiyun			clocks = <&apb1_gates 0>;
1617*4882a593Smuzhiyun			status = "disabled";
1618*4882a593Smuzhiyun			#address-cells = <1>;
1619*4882a593Smuzhiyun			#size-cells = <0>;
1620*4882a593Smuzhiyun		};
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun		i2c1: i2c@01c2b000 {
1623*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-i2c",
1624*4882a593Smuzhiyun				     "allwinner,sun4i-a10-i2c";
1625*4882a593Smuzhiyun			reg = <0x01c2b000 0x400>;
1626*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
1627*4882a593Smuzhiyun			clocks = <&apb1_gates 1>;
1628*4882a593Smuzhiyun			status = "disabled";
1629*4882a593Smuzhiyun			#address-cells = <1>;
1630*4882a593Smuzhiyun			#size-cells = <0>;
1631*4882a593Smuzhiyun		};
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun		i2c2: i2c@01c2b400 {
1634*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-i2c",
1635*4882a593Smuzhiyun				     "allwinner,sun4i-a10-i2c";
1636*4882a593Smuzhiyun			reg = <0x01c2b400 0x400>;
1637*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
1638*4882a593Smuzhiyun			clocks = <&apb1_gates 2>;
1639*4882a593Smuzhiyun			status = "disabled";
1640*4882a593Smuzhiyun			#address-cells = <1>;
1641*4882a593Smuzhiyun			#size-cells = <0>;
1642*4882a593Smuzhiyun		};
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun		i2c3: i2c@01c2b800 {
1645*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-i2c",
1646*4882a593Smuzhiyun				     "allwinner,sun4i-a10-i2c";
1647*4882a593Smuzhiyun			reg = <0x01c2b800 0x400>;
1648*4882a593Smuzhiyun			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1649*4882a593Smuzhiyun			clocks = <&apb1_gates 3>;
1650*4882a593Smuzhiyun			status = "disabled";
1651*4882a593Smuzhiyun			#address-cells = <1>;
1652*4882a593Smuzhiyun			#size-cells = <0>;
1653*4882a593Smuzhiyun		};
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun		i2c4: i2c@01c2c000 {
1656*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-i2c",
1657*4882a593Smuzhiyun				     "allwinner,sun4i-a10-i2c";
1658*4882a593Smuzhiyun			reg = <0x01c2c000 0x400>;
1659*4882a593Smuzhiyun			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
1660*4882a593Smuzhiyun			clocks = <&apb1_gates 15>;
1661*4882a593Smuzhiyun			status = "disabled";
1662*4882a593Smuzhiyun			#address-cells = <1>;
1663*4882a593Smuzhiyun			#size-cells = <0>;
1664*4882a593Smuzhiyun		};
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun		gmac: ethernet@01c50000 {
1667*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-gmac";
1668*4882a593Smuzhiyun			reg = <0x01c50000 0x10000>;
1669*4882a593Smuzhiyun			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
1670*4882a593Smuzhiyun			interrupt-names = "macirq";
1671*4882a593Smuzhiyun			clocks = <&ahb_gates 49>, <&gmac_tx_clk>;
1672*4882a593Smuzhiyun			clock-names = "stmmaceth", "allwinner_gmac_tx";
1673*4882a593Smuzhiyun			snps,pbl = <2>;
1674*4882a593Smuzhiyun			snps,fixed-burst;
1675*4882a593Smuzhiyun			snps,force_sf_dma_mode;
1676*4882a593Smuzhiyun			status = "disabled";
1677*4882a593Smuzhiyun			#address-cells = <1>;
1678*4882a593Smuzhiyun			#size-cells = <0>;
1679*4882a593Smuzhiyun		};
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun		hstimer@01c60000 {
1682*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-hstimer";
1683*4882a593Smuzhiyun			reg = <0x01c60000 0x1000>;
1684*4882a593Smuzhiyun			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
1685*4882a593Smuzhiyun				     <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
1686*4882a593Smuzhiyun				     <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
1687*4882a593Smuzhiyun				     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1688*4882a593Smuzhiyun			clocks = <&ahb_gates 28>;
1689*4882a593Smuzhiyun		};
1690*4882a593Smuzhiyun
1691*4882a593Smuzhiyun		gic: interrupt-controller@01c81000 {
1692*4882a593Smuzhiyun			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
1693*4882a593Smuzhiyun			reg = <0x01c81000 0x1000>,
1694*4882a593Smuzhiyun			      <0x01c82000 0x1000>,
1695*4882a593Smuzhiyun			      <0x01c84000 0x2000>,
1696*4882a593Smuzhiyun			      <0x01c86000 0x2000>;
1697*4882a593Smuzhiyun			interrupt-controller;
1698*4882a593Smuzhiyun			#interrupt-cells = <3>;
1699*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1700*4882a593Smuzhiyun		};
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun		ps20: ps2@01c2a000 {
1703*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ps2";
1704*4882a593Smuzhiyun			reg = <0x01c2a000 0x400>;
1705*4882a593Smuzhiyun			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
1706*4882a593Smuzhiyun			clocks = <&apb1_gates 6>;
1707*4882a593Smuzhiyun			status = "disabled";
1708*4882a593Smuzhiyun		};
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun		ps21: ps2@01c2a400 {
1711*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ps2";
1712*4882a593Smuzhiyun			reg = <0x01c2a400 0x400>;
1713*4882a593Smuzhiyun			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
1714*4882a593Smuzhiyun			clocks = <&apb1_gates 7>;
1715*4882a593Smuzhiyun			status = "disabled";
1716*4882a593Smuzhiyun		};
1717*4882a593Smuzhiyun	};
1718*4882a593Smuzhiyun};
1719