xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/sun6i-a31.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2013 Maxime Ripard
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
9*4882a593Smuzhiyun * whole.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
12*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
13*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
14*4882a593Smuzhiyun *     License, or (at your option) any later version.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
17*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*4882a593Smuzhiyun *     GNU General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Or, alternatively,
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
24*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
25*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
26*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
27*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
28*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
29*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
30*4882a593Smuzhiyun *     conditions:
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
33*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun#include "skeleton.dtsi"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
48*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun#include <dt-bindings/pinctrl/sun4i-a10.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun/ {
53*4882a593Smuzhiyun	interrupt-parent = <&gic>;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun	aliases {
56*4882a593Smuzhiyun		ethernet0 = &gmac;
57*4882a593Smuzhiyun	};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun	chosen {
60*4882a593Smuzhiyun		#address-cells = <1>;
61*4882a593Smuzhiyun		#size-cells = <1>;
62*4882a593Smuzhiyun		ranges;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun		simplefb_hdmi: framebuffer@0 {
65*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
66*4882a593Smuzhiyun				     "simple-framebuffer";
67*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0-hdmi";
68*4882a593Smuzhiyun			clocks = <&pll6 0>;
69*4882a593Smuzhiyun			status = "disabled";
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun		simplefb_lcd: framebuffer@1 {
73*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
74*4882a593Smuzhiyun				     "simple-framebuffer";
75*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0";
76*4882a593Smuzhiyun			clocks = <&pll6 0>;
77*4882a593Smuzhiyun			status = "disabled";
78*4882a593Smuzhiyun		};
79*4882a593Smuzhiyun	};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun	timer {
82*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
83*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
84*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
85*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
86*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
87*4882a593Smuzhiyun		clock-frequency = <24000000>;
88*4882a593Smuzhiyun		arm,cpu-registers-not-fw-configured;
89*4882a593Smuzhiyun	};
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun	cpus {
92*4882a593Smuzhiyun		enable-method = "allwinner,sun6i-a31";
93*4882a593Smuzhiyun		#address-cells = <1>;
94*4882a593Smuzhiyun		#size-cells = <0>;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun		cpu0: cpu@0 {
97*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
98*4882a593Smuzhiyun			device_type = "cpu";
99*4882a593Smuzhiyun			reg = <0>;
100*4882a593Smuzhiyun			clocks = <&cpu>;
101*4882a593Smuzhiyun			clock-latency = <244144>; /* 8 32k periods */
102*4882a593Smuzhiyun			operating-points = <
103*4882a593Smuzhiyun				/* kHz	  uV */
104*4882a593Smuzhiyun				1008000	1200000
105*4882a593Smuzhiyun				864000	1200000
106*4882a593Smuzhiyun				720000	1100000
107*4882a593Smuzhiyun				480000	1000000
108*4882a593Smuzhiyun				>;
109*4882a593Smuzhiyun			#cooling-cells = <2>;
110*4882a593Smuzhiyun			cooling-min-level = <0>;
111*4882a593Smuzhiyun			cooling-max-level = <3>;
112*4882a593Smuzhiyun		};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun		cpu@1 {
115*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
116*4882a593Smuzhiyun			device_type = "cpu";
117*4882a593Smuzhiyun			reg = <1>;
118*4882a593Smuzhiyun		};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun		cpu@2 {
121*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
122*4882a593Smuzhiyun			device_type = "cpu";
123*4882a593Smuzhiyun			reg = <2>;
124*4882a593Smuzhiyun		};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun		cpu@3 {
127*4882a593Smuzhiyun			compatible = "arm,cortex-a7";
128*4882a593Smuzhiyun			device_type = "cpu";
129*4882a593Smuzhiyun			reg = <3>;
130*4882a593Smuzhiyun		};
131*4882a593Smuzhiyun	};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun	thermal-zones {
134*4882a593Smuzhiyun		cpu_thermal {
135*4882a593Smuzhiyun			/* milliseconds */
136*4882a593Smuzhiyun			polling-delay-passive = <250>;
137*4882a593Smuzhiyun			polling-delay = <1000>;
138*4882a593Smuzhiyun			thermal-sensors = <&rtp>;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun			cooling-maps {
141*4882a593Smuzhiyun				map0 {
142*4882a593Smuzhiyun					trip = <&cpu_alert0>;
143*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
144*4882a593Smuzhiyun				};
145*4882a593Smuzhiyun			};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun			trips {
148*4882a593Smuzhiyun				cpu_alert0: cpu_alert0 {
149*4882a593Smuzhiyun					/* milliCelsius */
150*4882a593Smuzhiyun					temperature = <70000>;
151*4882a593Smuzhiyun					hysteresis = <2000>;
152*4882a593Smuzhiyun					type = "passive";
153*4882a593Smuzhiyun				};
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun				cpu_crit: cpu_crit {
156*4882a593Smuzhiyun					/* milliCelsius */
157*4882a593Smuzhiyun					temperature = <100000>;
158*4882a593Smuzhiyun					hysteresis = <2000>;
159*4882a593Smuzhiyun					type = "critical";
160*4882a593Smuzhiyun				};
161*4882a593Smuzhiyun			};
162*4882a593Smuzhiyun		};
163*4882a593Smuzhiyun	};
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun	memory {
166*4882a593Smuzhiyun		reg = <0x40000000 0x80000000>;
167*4882a593Smuzhiyun	};
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun	pmu {
170*4882a593Smuzhiyun		compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
171*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
172*4882a593Smuzhiyun			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
173*4882a593Smuzhiyun			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
174*4882a593Smuzhiyun			     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
175*4882a593Smuzhiyun	};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun	clocks {
178*4882a593Smuzhiyun		#address-cells = <1>;
179*4882a593Smuzhiyun		#size-cells = <1>;
180*4882a593Smuzhiyun		ranges;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun		osc24M: osc24M {
183*4882a593Smuzhiyun			#clock-cells = <0>;
184*4882a593Smuzhiyun			compatible = "fixed-clock";
185*4882a593Smuzhiyun			clock-frequency = <24000000>;
186*4882a593Smuzhiyun		};
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun		osc32k: clk@0 {
189*4882a593Smuzhiyun			#clock-cells = <0>;
190*4882a593Smuzhiyun			compatible = "fixed-clock";
191*4882a593Smuzhiyun			clock-frequency = <32768>;
192*4882a593Smuzhiyun			clock-output-names = "osc32k";
193*4882a593Smuzhiyun		};
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun		pll1: clk@01c20000 {
196*4882a593Smuzhiyun			#clock-cells = <0>;
197*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-pll1-clk";
198*4882a593Smuzhiyun			reg = <0x01c20000 0x4>;
199*4882a593Smuzhiyun			clocks = <&osc24M>;
200*4882a593Smuzhiyun			clock-output-names = "pll1";
201*4882a593Smuzhiyun		};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun		pll6: clk@01c20028 {
204*4882a593Smuzhiyun			#clock-cells = <1>;
205*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-pll6-clk";
206*4882a593Smuzhiyun			reg = <0x01c20028 0x4>;
207*4882a593Smuzhiyun			clocks = <&osc24M>;
208*4882a593Smuzhiyun			clock-output-names = "pll6", "pll6x2";
209*4882a593Smuzhiyun		};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun		cpu: cpu@01c20050 {
212*4882a593Smuzhiyun			#clock-cells = <0>;
213*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-cpu-clk";
214*4882a593Smuzhiyun			reg = <0x01c20050 0x4>;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun			/*
217*4882a593Smuzhiyun			 * PLL1 is listed twice here.
218*4882a593Smuzhiyun			 * While it looks suspicious, it's actually documented
219*4882a593Smuzhiyun			 * that way both in the datasheet and in the code from
220*4882a593Smuzhiyun			 * Allwinner.
221*4882a593Smuzhiyun			 */
222*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll1>;
223*4882a593Smuzhiyun			clock-output-names = "cpu";
224*4882a593Smuzhiyun		};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun		axi: axi@01c20050 {
227*4882a593Smuzhiyun			#clock-cells = <0>;
228*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-axi-clk";
229*4882a593Smuzhiyun			reg = <0x01c20050 0x4>;
230*4882a593Smuzhiyun			clocks = <&cpu>;
231*4882a593Smuzhiyun			clock-output-names = "axi";
232*4882a593Smuzhiyun		};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun		ahb1: ahb1@01c20054 {
235*4882a593Smuzhiyun			#clock-cells = <0>;
236*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ahb1-clk";
237*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
238*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>, <&axi>, <&pll6 0>;
239*4882a593Smuzhiyun			clock-output-names = "ahb1";
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun			/*
242*4882a593Smuzhiyun			 * Clock AHB1 from PLL6, instead of CPU/AXI which
243*4882a593Smuzhiyun			 * has rate changes due to cpufreq. Also the DMA
244*4882a593Smuzhiyun			 * controller requires AHB1 clocked from PLL6.
245*4882a593Smuzhiyun			 */
246*4882a593Smuzhiyun			assigned-clocks = <&ahb1>;
247*4882a593Smuzhiyun			assigned-clock-parents = <&pll6 0>;
248*4882a593Smuzhiyun		};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun		ahb1_gates: clk@01c20060 {
251*4882a593Smuzhiyun			#clock-cells = <1>;
252*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ahb1-gates-clk";
253*4882a593Smuzhiyun			reg = <0x01c20060 0x8>;
254*4882a593Smuzhiyun			clocks = <&ahb1>;
255*4882a593Smuzhiyun			clock-indices = <1>, <5>,
256*4882a593Smuzhiyun					<6>, <8>, <9>,
257*4882a593Smuzhiyun					<10>, <11>, <12>,
258*4882a593Smuzhiyun					<13>, <14>,
259*4882a593Smuzhiyun					<17>, <18>, <19>,
260*4882a593Smuzhiyun					<20>, <21>, <22>,
261*4882a593Smuzhiyun					<23>, <24>, <26>,
262*4882a593Smuzhiyun					<27>, <29>,
263*4882a593Smuzhiyun					<30>, <31>, <32>,
264*4882a593Smuzhiyun					<36>, <37>, <40>,
265*4882a593Smuzhiyun					<43>, <44>, <45>,
266*4882a593Smuzhiyun					<46>, <47>, <50>,
267*4882a593Smuzhiyun					<52>, <55>, <56>,
268*4882a593Smuzhiyun					<57>, <58>;
269*4882a593Smuzhiyun			clock-output-names = "ahb1_mipidsi", "ahb1_ss",
270*4882a593Smuzhiyun					"ahb1_dma", "ahb1_mmc0", "ahb1_mmc1",
271*4882a593Smuzhiyun					"ahb1_mmc2", "ahb1_mmc3", "ahb1_nand1",
272*4882a593Smuzhiyun					"ahb1_nand0", "ahb1_sdram",
273*4882a593Smuzhiyun					"ahb1_gmac", "ahb1_ts", "ahb1_hstimer",
274*4882a593Smuzhiyun					"ahb1_spi0", "ahb1_spi1", "ahb1_spi2",
275*4882a593Smuzhiyun					"ahb1_spi3", "ahb1_otg", "ahb1_ehci0",
276*4882a593Smuzhiyun					"ahb1_ehci1", "ahb1_ohci0",
277*4882a593Smuzhiyun					"ahb1_ohci1", "ahb1_ohci2", "ahb1_ve",
278*4882a593Smuzhiyun					"ahb1_lcd0", "ahb1_lcd1", "ahb1_csi",
279*4882a593Smuzhiyun					"ahb1_hdmi", "ahb1_de0", "ahb1_de1",
280*4882a593Smuzhiyun					"ahb1_fe0", "ahb1_fe1", "ahb1_mp",
281*4882a593Smuzhiyun					"ahb1_gpu", "ahb1_deu0", "ahb1_deu1",
282*4882a593Smuzhiyun					"ahb1_drc0", "ahb1_drc1";
283*4882a593Smuzhiyun		};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun		apb1: apb1@01c20054 {
286*4882a593Smuzhiyun			#clock-cells = <0>;
287*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-apb0-clk";
288*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
289*4882a593Smuzhiyun			clocks = <&ahb1>;
290*4882a593Smuzhiyun			clock-output-names = "apb1";
291*4882a593Smuzhiyun		};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun		apb1_gates: clk@01c20068 {
294*4882a593Smuzhiyun			#clock-cells = <1>;
295*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-apb1-gates-clk";
296*4882a593Smuzhiyun			reg = <0x01c20068 0x4>;
297*4882a593Smuzhiyun			clocks = <&apb1>;
298*4882a593Smuzhiyun			clock-indices = <0>, <4>,
299*4882a593Smuzhiyun					<5>, <12>,
300*4882a593Smuzhiyun					<13>;
301*4882a593Smuzhiyun			clock-output-names = "apb1_codec", "apb1_digital_mic",
302*4882a593Smuzhiyun					"apb1_pio", "apb1_daudio0",
303*4882a593Smuzhiyun					"apb1_daudio1";
304*4882a593Smuzhiyun		};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun		apb2: clk@01c20058 {
307*4882a593Smuzhiyun			#clock-cells = <0>;
308*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-apb1-clk";
309*4882a593Smuzhiyun			reg = <0x01c20058 0x4>;
310*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>, <&pll6 0>, <&pll6 0>;
311*4882a593Smuzhiyun			clock-output-names = "apb2";
312*4882a593Smuzhiyun		};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun		apb2_gates: clk@01c2006c {
315*4882a593Smuzhiyun			#clock-cells = <1>;
316*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-apb2-gates-clk";
317*4882a593Smuzhiyun			reg = <0x01c2006c 0x4>;
318*4882a593Smuzhiyun			clocks = <&apb2>;
319*4882a593Smuzhiyun			clock-indices = <0>, <1>,
320*4882a593Smuzhiyun					<2>, <3>, <16>,
321*4882a593Smuzhiyun					<17>, <18>, <19>,
322*4882a593Smuzhiyun					<20>, <21>;
323*4882a593Smuzhiyun			clock-output-names = "apb2_i2c0", "apb2_i2c1",
324*4882a593Smuzhiyun					     "apb2_i2c2", "apb2_i2c3",
325*4882a593Smuzhiyun					     "apb2_uart0", "apb2_uart1",
326*4882a593Smuzhiyun					     "apb2_uart2", "apb2_uart3",
327*4882a593Smuzhiyun					     "apb2_uart4", "apb2_uart5";
328*4882a593Smuzhiyun		};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun		mmc0_clk: clk@01c20088 {
331*4882a593Smuzhiyun			#clock-cells = <1>;
332*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
333*4882a593Smuzhiyun			reg = <0x01c20088 0x4>;
334*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 0>;
335*4882a593Smuzhiyun			clock-output-names = "mmc0",
336*4882a593Smuzhiyun					     "mmc0_output",
337*4882a593Smuzhiyun					     "mmc0_sample";
338*4882a593Smuzhiyun		};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun		mmc1_clk: clk@01c2008c {
341*4882a593Smuzhiyun			#clock-cells = <1>;
342*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
343*4882a593Smuzhiyun			reg = <0x01c2008c 0x4>;
344*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 0>;
345*4882a593Smuzhiyun			clock-output-names = "mmc1",
346*4882a593Smuzhiyun					     "mmc1_output",
347*4882a593Smuzhiyun					     "mmc1_sample";
348*4882a593Smuzhiyun		};
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun		mmc2_clk: clk@01c20090 {
351*4882a593Smuzhiyun			#clock-cells = <1>;
352*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
353*4882a593Smuzhiyun			reg = <0x01c20090 0x4>;
354*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 0>;
355*4882a593Smuzhiyun			clock-output-names = "mmc2",
356*4882a593Smuzhiyun					     "mmc2_output",
357*4882a593Smuzhiyun					     "mmc2_sample";
358*4882a593Smuzhiyun		};
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun		mmc3_clk: clk@01c20094 {
361*4882a593Smuzhiyun			#clock-cells = <1>;
362*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
363*4882a593Smuzhiyun			reg = <0x01c20094 0x4>;
364*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 0>;
365*4882a593Smuzhiyun			clock-output-names = "mmc3",
366*4882a593Smuzhiyun					     "mmc3_output",
367*4882a593Smuzhiyun					     "mmc3_sample";
368*4882a593Smuzhiyun		};
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun		ss_clk: clk@01c2009c {
371*4882a593Smuzhiyun			#clock-cells = <0>;
372*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
373*4882a593Smuzhiyun			reg = <0x01c2009c 0x4>;
374*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 0>;
375*4882a593Smuzhiyun			clock-output-names = "ss";
376*4882a593Smuzhiyun		};
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun		spi0_clk: clk@01c200a0 {
379*4882a593Smuzhiyun			#clock-cells = <0>;
380*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
381*4882a593Smuzhiyun			reg = <0x01c200a0 0x4>;
382*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 0>;
383*4882a593Smuzhiyun			clock-output-names = "spi0";
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun		spi1_clk: clk@01c200a4 {
387*4882a593Smuzhiyun			#clock-cells = <0>;
388*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
389*4882a593Smuzhiyun			reg = <0x01c200a4 0x4>;
390*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 0>;
391*4882a593Smuzhiyun			clock-output-names = "spi1";
392*4882a593Smuzhiyun		};
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun		spi2_clk: clk@01c200a8 {
395*4882a593Smuzhiyun			#clock-cells = <0>;
396*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
397*4882a593Smuzhiyun			reg = <0x01c200a8 0x4>;
398*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 0>;
399*4882a593Smuzhiyun			clock-output-names = "spi2";
400*4882a593Smuzhiyun		};
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun		spi3_clk: clk@01c200ac {
403*4882a593Smuzhiyun			#clock-cells = <0>;
404*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
405*4882a593Smuzhiyun			reg = <0x01c200ac 0x4>;
406*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 0>;
407*4882a593Smuzhiyun			clock-output-names = "spi3";
408*4882a593Smuzhiyun		};
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun		usb_clk: clk@01c200cc {
411*4882a593Smuzhiyun			#clock-cells = <1>;
412*4882a593Smuzhiyun			#reset-cells = <1>;
413*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-usb-clk";
414*4882a593Smuzhiyun			reg = <0x01c200cc 0x4>;
415*4882a593Smuzhiyun			clocks = <&osc24M>;
416*4882a593Smuzhiyun			clock-indices = <8>, <9>, <10>,
417*4882a593Smuzhiyun					<16>, <17>,
418*4882a593Smuzhiyun					<18>;
419*4882a593Smuzhiyun			clock-output-names = "usb_phy0", "usb_phy1", "usb_phy2",
420*4882a593Smuzhiyun					     "usb_ohci0", "usb_ohci1",
421*4882a593Smuzhiyun					     "usb_ohci2";
422*4882a593Smuzhiyun		};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun		/*
425*4882a593Smuzhiyun		 * The following two are dummy clocks, placeholders
426*4882a593Smuzhiyun		 * used in the gmac_tx clock. The gmac driver will
427*4882a593Smuzhiyun		 * choose one parent depending on the PHY interface
428*4882a593Smuzhiyun		 * mode, using clk_set_rate auto-reparenting.
429*4882a593Smuzhiyun		 *
430*4882a593Smuzhiyun		 * The actual TX clock rate is not controlled by the
431*4882a593Smuzhiyun		 * gmac_tx clock.
432*4882a593Smuzhiyun		 */
433*4882a593Smuzhiyun		mii_phy_tx_clk: clk@1 {
434*4882a593Smuzhiyun			#clock-cells = <0>;
435*4882a593Smuzhiyun			compatible = "fixed-clock";
436*4882a593Smuzhiyun			clock-frequency = <25000000>;
437*4882a593Smuzhiyun			clock-output-names = "mii_phy_tx";
438*4882a593Smuzhiyun		};
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun		gmac_int_tx_clk: clk@2 {
441*4882a593Smuzhiyun			#clock-cells = <0>;
442*4882a593Smuzhiyun			compatible = "fixed-clock";
443*4882a593Smuzhiyun			clock-frequency = <125000000>;
444*4882a593Smuzhiyun			clock-output-names = "gmac_int_tx";
445*4882a593Smuzhiyun		};
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun		gmac_tx_clk: clk@01c200d0 {
448*4882a593Smuzhiyun			#clock-cells = <0>;
449*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-gmac-clk";
450*4882a593Smuzhiyun			reg = <0x01c200d0 0x4>;
451*4882a593Smuzhiyun			clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
452*4882a593Smuzhiyun			clock-output-names = "gmac_tx";
453*4882a593Smuzhiyun		};
454*4882a593Smuzhiyun	};
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun	soc@01c00000 {
457*4882a593Smuzhiyun		compatible = "simple-bus";
458*4882a593Smuzhiyun		#address-cells = <1>;
459*4882a593Smuzhiyun		#size-cells = <1>;
460*4882a593Smuzhiyun		ranges;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun		dma: dma-controller@01c02000 {
463*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-dma";
464*4882a593Smuzhiyun			reg = <0x01c02000 0x1000>;
465*4882a593Smuzhiyun			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
466*4882a593Smuzhiyun			clocks = <&ahb1_gates 6>;
467*4882a593Smuzhiyun			resets = <&ahb1_rst 6>;
468*4882a593Smuzhiyun			#dma-cells = <1>;
469*4882a593Smuzhiyun		};
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun		mmc0: mmc@01c0f000 {
472*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-mmc",
473*4882a593Smuzhiyun				     "allwinner,sun5i-a13-mmc";
474*4882a593Smuzhiyun			reg = <0x01c0f000 0x1000>;
475*4882a593Smuzhiyun			clocks = <&ahb1_gates 8>,
476*4882a593Smuzhiyun				 <&mmc0_clk 0>,
477*4882a593Smuzhiyun				 <&mmc0_clk 1>,
478*4882a593Smuzhiyun				 <&mmc0_clk 2>;
479*4882a593Smuzhiyun			clock-names = "ahb",
480*4882a593Smuzhiyun				      "mmc",
481*4882a593Smuzhiyun				      "output",
482*4882a593Smuzhiyun				      "sample";
483*4882a593Smuzhiyun			resets = <&ahb1_rst 8>;
484*4882a593Smuzhiyun			reset-names = "ahb";
485*4882a593Smuzhiyun			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
486*4882a593Smuzhiyun			status = "disabled";
487*4882a593Smuzhiyun			#address-cells = <1>;
488*4882a593Smuzhiyun			#size-cells = <0>;
489*4882a593Smuzhiyun		};
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun		mmc1: mmc@01c10000 {
492*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-mmc",
493*4882a593Smuzhiyun				     "allwinner,sun5i-a13-mmc";
494*4882a593Smuzhiyun			reg = <0x01c10000 0x1000>;
495*4882a593Smuzhiyun			clocks = <&ahb1_gates 9>,
496*4882a593Smuzhiyun				 <&mmc1_clk 0>,
497*4882a593Smuzhiyun				 <&mmc1_clk 1>,
498*4882a593Smuzhiyun				 <&mmc1_clk 2>;
499*4882a593Smuzhiyun			clock-names = "ahb",
500*4882a593Smuzhiyun				      "mmc",
501*4882a593Smuzhiyun				      "output",
502*4882a593Smuzhiyun				      "sample";
503*4882a593Smuzhiyun			resets = <&ahb1_rst 9>;
504*4882a593Smuzhiyun			reset-names = "ahb";
505*4882a593Smuzhiyun			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
506*4882a593Smuzhiyun			status = "disabled";
507*4882a593Smuzhiyun			#address-cells = <1>;
508*4882a593Smuzhiyun			#size-cells = <0>;
509*4882a593Smuzhiyun		};
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun		mmc2: mmc@01c11000 {
512*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-mmc",
513*4882a593Smuzhiyun				     "allwinner,sun5i-a13-mmc";
514*4882a593Smuzhiyun			reg = <0x01c11000 0x1000>;
515*4882a593Smuzhiyun			clocks = <&ahb1_gates 10>,
516*4882a593Smuzhiyun				 <&mmc2_clk 0>,
517*4882a593Smuzhiyun				 <&mmc2_clk 1>,
518*4882a593Smuzhiyun				 <&mmc2_clk 2>;
519*4882a593Smuzhiyun			clock-names = "ahb",
520*4882a593Smuzhiyun				      "mmc",
521*4882a593Smuzhiyun				      "output",
522*4882a593Smuzhiyun				      "sample";
523*4882a593Smuzhiyun			resets = <&ahb1_rst 10>;
524*4882a593Smuzhiyun			reset-names = "ahb";
525*4882a593Smuzhiyun			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
526*4882a593Smuzhiyun			status = "disabled";
527*4882a593Smuzhiyun			#address-cells = <1>;
528*4882a593Smuzhiyun			#size-cells = <0>;
529*4882a593Smuzhiyun		};
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun		mmc3: mmc@01c12000 {
532*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-mmc",
533*4882a593Smuzhiyun				     "allwinner,sun5i-a13-mmc";
534*4882a593Smuzhiyun			reg = <0x01c12000 0x1000>;
535*4882a593Smuzhiyun			clocks = <&ahb1_gates 11>,
536*4882a593Smuzhiyun				 <&mmc3_clk 0>,
537*4882a593Smuzhiyun				 <&mmc3_clk 1>,
538*4882a593Smuzhiyun				 <&mmc3_clk 2>;
539*4882a593Smuzhiyun			clock-names = "ahb",
540*4882a593Smuzhiyun				      "mmc",
541*4882a593Smuzhiyun				      "output",
542*4882a593Smuzhiyun				      "sample";
543*4882a593Smuzhiyun			resets = <&ahb1_rst 11>;
544*4882a593Smuzhiyun			reset-names = "ahb";
545*4882a593Smuzhiyun			interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
546*4882a593Smuzhiyun			status = "disabled";
547*4882a593Smuzhiyun			#address-cells = <1>;
548*4882a593Smuzhiyun			#size-cells = <0>;
549*4882a593Smuzhiyun		};
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun		usb_otg: usb@01c19000 {
552*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-musb";
553*4882a593Smuzhiyun			reg = <0x01c19000 0x0400>;
554*4882a593Smuzhiyun			clocks = <&ahb1_gates 24>;
555*4882a593Smuzhiyun			resets = <&ahb1_rst 24>;
556*4882a593Smuzhiyun			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
557*4882a593Smuzhiyun			interrupt-names = "mc";
558*4882a593Smuzhiyun			phys = <&usbphy 0>;
559*4882a593Smuzhiyun			phy-names = "usb";
560*4882a593Smuzhiyun			extcon = <&usbphy 0>;
561*4882a593Smuzhiyun			status = "disabled";
562*4882a593Smuzhiyun		};
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun		usbphy: phy@01c19400 {
565*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-usb-phy";
566*4882a593Smuzhiyun			reg = <0x01c19400 0x10>,
567*4882a593Smuzhiyun			      <0x01c1a800 0x4>,
568*4882a593Smuzhiyun			      <0x01c1b800 0x4>;
569*4882a593Smuzhiyun			reg-names = "phy_ctrl",
570*4882a593Smuzhiyun				    "pmu1",
571*4882a593Smuzhiyun				    "pmu2";
572*4882a593Smuzhiyun			clocks = <&usb_clk 8>,
573*4882a593Smuzhiyun				 <&usb_clk 9>,
574*4882a593Smuzhiyun				 <&usb_clk 10>;
575*4882a593Smuzhiyun			clock-names = "usb0_phy",
576*4882a593Smuzhiyun				      "usb1_phy",
577*4882a593Smuzhiyun				      "usb2_phy";
578*4882a593Smuzhiyun			resets = <&usb_clk 0>,
579*4882a593Smuzhiyun				 <&usb_clk 1>,
580*4882a593Smuzhiyun				 <&usb_clk 2>;
581*4882a593Smuzhiyun			reset-names = "usb0_reset",
582*4882a593Smuzhiyun				      "usb1_reset",
583*4882a593Smuzhiyun				      "usb2_reset";
584*4882a593Smuzhiyun			status = "disabled";
585*4882a593Smuzhiyun			#phy-cells = <1>;
586*4882a593Smuzhiyun		};
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun		ehci0: usb@01c1a000 {
589*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
590*4882a593Smuzhiyun			reg = <0x01c1a000 0x100>;
591*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
592*4882a593Smuzhiyun			clocks = <&ahb1_gates 26>;
593*4882a593Smuzhiyun			resets = <&ahb1_rst 26>;
594*4882a593Smuzhiyun			phys = <&usbphy 1>;
595*4882a593Smuzhiyun			phy-names = "usb";
596*4882a593Smuzhiyun			status = "disabled";
597*4882a593Smuzhiyun		};
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun		ohci0: usb@01c1a400 {
600*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
601*4882a593Smuzhiyun			reg = <0x01c1a400 0x100>;
602*4882a593Smuzhiyun			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
603*4882a593Smuzhiyun			clocks = <&ahb1_gates 29>, <&usb_clk 16>;
604*4882a593Smuzhiyun			resets = <&ahb1_rst 29>;
605*4882a593Smuzhiyun			phys = <&usbphy 1>;
606*4882a593Smuzhiyun			phy-names = "usb";
607*4882a593Smuzhiyun			status = "disabled";
608*4882a593Smuzhiyun		};
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun		ehci1: usb@01c1b000 {
611*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
612*4882a593Smuzhiyun			reg = <0x01c1b000 0x100>;
613*4882a593Smuzhiyun			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
614*4882a593Smuzhiyun			clocks = <&ahb1_gates 27>;
615*4882a593Smuzhiyun			resets = <&ahb1_rst 27>;
616*4882a593Smuzhiyun			phys = <&usbphy 2>;
617*4882a593Smuzhiyun			phy-names = "usb";
618*4882a593Smuzhiyun			status = "disabled";
619*4882a593Smuzhiyun		};
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun		ohci1: usb@01c1b400 {
622*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
623*4882a593Smuzhiyun			reg = <0x01c1b400 0x100>;
624*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
625*4882a593Smuzhiyun			clocks = <&ahb1_gates 30>, <&usb_clk 17>;
626*4882a593Smuzhiyun			resets = <&ahb1_rst 30>;
627*4882a593Smuzhiyun			phys = <&usbphy 2>;
628*4882a593Smuzhiyun			phy-names = "usb";
629*4882a593Smuzhiyun			status = "disabled";
630*4882a593Smuzhiyun		};
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun		ohci2: usb@01c1c400 {
633*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
634*4882a593Smuzhiyun			reg = <0x01c1c400 0x100>;
635*4882a593Smuzhiyun			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
636*4882a593Smuzhiyun			clocks = <&ahb1_gates 31>, <&usb_clk 18>;
637*4882a593Smuzhiyun			resets = <&ahb1_rst 31>;
638*4882a593Smuzhiyun			status = "disabled";
639*4882a593Smuzhiyun		};
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun		pio: pinctrl@01c20800 {
642*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-pinctrl";
643*4882a593Smuzhiyun			reg = <0x01c20800 0x400>;
644*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
645*4882a593Smuzhiyun				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
646*4882a593Smuzhiyun				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
647*4882a593Smuzhiyun				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
648*4882a593Smuzhiyun			clocks = <&apb1_gates 5>;
649*4882a593Smuzhiyun			gpio-controller;
650*4882a593Smuzhiyun			interrupt-controller;
651*4882a593Smuzhiyun			#interrupt-cells = <3>;
652*4882a593Smuzhiyun			#gpio-cells = <3>;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun			uart0_pins_a: uart0@0 {
655*4882a593Smuzhiyun				allwinner,pins = "PH20", "PH21";
656*4882a593Smuzhiyun				allwinner,function = "uart0";
657*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
658*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
659*4882a593Smuzhiyun			};
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun			i2c0_pins_a: i2c0@0 {
662*4882a593Smuzhiyun				allwinner,pins = "PH14", "PH15";
663*4882a593Smuzhiyun				allwinner,function = "i2c0";
664*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
665*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
666*4882a593Smuzhiyun			};
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun			i2c1_pins_a: i2c1@0 {
669*4882a593Smuzhiyun				allwinner,pins = "PH16", "PH17";
670*4882a593Smuzhiyun				allwinner,function = "i2c1";
671*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
672*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
673*4882a593Smuzhiyun			};
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun			i2c2_pins_a: i2c2@0 {
676*4882a593Smuzhiyun				allwinner,pins = "PH18", "PH19";
677*4882a593Smuzhiyun				allwinner,function = "i2c2";
678*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
679*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
680*4882a593Smuzhiyun			};
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun			mmc0_pins_a: mmc0@0 {
683*4882a593Smuzhiyun				allwinner,pins = "PF0", "PF1", "PF2",
684*4882a593Smuzhiyun						 "PF3", "PF4", "PF5";
685*4882a593Smuzhiyun				allwinner,function = "mmc0";
686*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
687*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
688*4882a593Smuzhiyun			};
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun			mmc1_pins_a: mmc1@0 {
691*4882a593Smuzhiyun				allwinner,pins = "PG0", "PG1", "PG2", "PG3",
692*4882a593Smuzhiyun						 "PG4", "PG5";
693*4882a593Smuzhiyun				allwinner,function = "mmc1";
694*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
695*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
696*4882a593Smuzhiyun			};
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun			mmc2_pins_a: mmc2@0 {
699*4882a593Smuzhiyun				allwinner,pins = "PC6", "PC7", "PC8", "PC9",
700*4882a593Smuzhiyun						 "PC10", "PC11";
701*4882a593Smuzhiyun				allwinner,function = "mmc2";
702*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
703*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
704*4882a593Smuzhiyun			};
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun			mmc2_8bit_emmc_pins: mmc2@1 {
707*4882a593Smuzhiyun				allwinner,pins = "PC6", "PC7", "PC8", "PC9",
708*4882a593Smuzhiyun						 "PC10", "PC11", "PC12",
709*4882a593Smuzhiyun						 "PC13", "PC14", "PC15",
710*4882a593Smuzhiyun						 "PC24";
711*4882a593Smuzhiyun				allwinner,function = "mmc2";
712*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
713*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
714*4882a593Smuzhiyun			};
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun			mmc3_8bit_emmc_pins: mmc3@1 {
717*4882a593Smuzhiyun				allwinner,pins = "PC6", "PC7", "PC8", "PC9",
718*4882a593Smuzhiyun						 "PC10", "PC11", "PC12",
719*4882a593Smuzhiyun						 "PC13", "PC14", "PC15",
720*4882a593Smuzhiyun						 "PC24";
721*4882a593Smuzhiyun				allwinner,function = "mmc3";
722*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_40_MA>;
723*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
724*4882a593Smuzhiyun			};
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun			gmac_pins_mii_a: gmac_mii@0 {
727*4882a593Smuzhiyun				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
728*4882a593Smuzhiyun						"PA8", "PA9", "PA11",
729*4882a593Smuzhiyun						"PA12", "PA13", "PA14", "PA19",
730*4882a593Smuzhiyun						"PA20", "PA21", "PA22", "PA23",
731*4882a593Smuzhiyun						"PA24", "PA26", "PA27";
732*4882a593Smuzhiyun				allwinner,function = "gmac";
733*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
734*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
735*4882a593Smuzhiyun			};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun			gmac_pins_gmii_a: gmac_gmii@0 {
738*4882a593Smuzhiyun				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
739*4882a593Smuzhiyun						"PA4", "PA5", "PA6", "PA7",
740*4882a593Smuzhiyun						"PA8", "PA9", "PA10", "PA11",
741*4882a593Smuzhiyun						"PA12", "PA13", "PA14",	"PA15",
742*4882a593Smuzhiyun						"PA16", "PA17", "PA18", "PA19",
743*4882a593Smuzhiyun						"PA20", "PA21", "PA22", "PA23",
744*4882a593Smuzhiyun						"PA24", "PA25", "PA26", "PA27";
745*4882a593Smuzhiyun				allwinner,function = "gmac";
746*4882a593Smuzhiyun				/*
747*4882a593Smuzhiyun				 * data lines in GMII mode run at 125MHz and
748*4882a593Smuzhiyun				 * might need a higher signal drive strength
749*4882a593Smuzhiyun				 */
750*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
751*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
752*4882a593Smuzhiyun			};
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun			gmac_pins_rgmii_a: gmac_rgmii@0 {
755*4882a593Smuzhiyun				allwinner,pins = "PA0", "PA1", "PA2", "PA3",
756*4882a593Smuzhiyun						"PA9", "PA10", "PA11",
757*4882a593Smuzhiyun						"PA12", "PA13", "PA14", "PA19",
758*4882a593Smuzhiyun						"PA20", "PA25", "PA26", "PA27";
759*4882a593Smuzhiyun				allwinner,function = "gmac";
760*4882a593Smuzhiyun				/*
761*4882a593Smuzhiyun				 * data lines in RGMII mode use DDR mode
762*4882a593Smuzhiyun				 * and need a higher signal drive strength
763*4882a593Smuzhiyun				 */
764*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_40_MA>;
765*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
766*4882a593Smuzhiyun			};
767*4882a593Smuzhiyun		};
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun		ahb1_rst: reset@01c202c0 {
770*4882a593Smuzhiyun			#reset-cells = <1>;
771*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ahb1-reset";
772*4882a593Smuzhiyun			reg = <0x01c202c0 0xc>;
773*4882a593Smuzhiyun		};
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun		apb1_rst: reset@01c202d0 {
776*4882a593Smuzhiyun			#reset-cells = <1>;
777*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-clock-reset";
778*4882a593Smuzhiyun			reg = <0x01c202d0 0x4>;
779*4882a593Smuzhiyun		};
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun		apb2_rst: reset@01c202d8 {
782*4882a593Smuzhiyun			#reset-cells = <1>;
783*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-clock-reset";
784*4882a593Smuzhiyun			reg = <0x01c202d8 0x4>;
785*4882a593Smuzhiyun		};
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun		timer@01c20c00 {
788*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-timer";
789*4882a593Smuzhiyun			reg = <0x01c20c00 0xa0>;
790*4882a593Smuzhiyun			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
791*4882a593Smuzhiyun				     <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
792*4882a593Smuzhiyun				     <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
793*4882a593Smuzhiyun				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
794*4882a593Smuzhiyun				     <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
795*4882a593Smuzhiyun			clocks = <&osc24M>;
796*4882a593Smuzhiyun		};
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun		wdt1: watchdog@01c20ca0 {
799*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-wdt";
800*4882a593Smuzhiyun			reg = <0x01c20ca0 0x20>;
801*4882a593Smuzhiyun		};
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun		lradc: lradc@01c22800 {
804*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-lradc-keys";
805*4882a593Smuzhiyun			reg = <0x01c22800 0x100>;
806*4882a593Smuzhiyun			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
807*4882a593Smuzhiyun			status = "disabled";
808*4882a593Smuzhiyun		};
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun		rtp: rtp@01c25000 {
811*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-ts";
812*4882a593Smuzhiyun			reg = <0x01c25000 0x100>;
813*4882a593Smuzhiyun			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
814*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
815*4882a593Smuzhiyun		};
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun		uart0: serial@01c28000 {
818*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
819*4882a593Smuzhiyun			reg = <0x01c28000 0x400>;
820*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
821*4882a593Smuzhiyun			reg-shift = <2>;
822*4882a593Smuzhiyun			reg-io-width = <4>;
823*4882a593Smuzhiyun			clocks = <&apb2_gates 16>;
824*4882a593Smuzhiyun			resets = <&apb2_rst 16>;
825*4882a593Smuzhiyun			dmas = <&dma 6>, <&dma 6>;
826*4882a593Smuzhiyun			dma-names = "rx", "tx";
827*4882a593Smuzhiyun			status = "disabled";
828*4882a593Smuzhiyun		};
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun		uart1: serial@01c28400 {
831*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
832*4882a593Smuzhiyun			reg = <0x01c28400 0x400>;
833*4882a593Smuzhiyun			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
834*4882a593Smuzhiyun			reg-shift = <2>;
835*4882a593Smuzhiyun			reg-io-width = <4>;
836*4882a593Smuzhiyun			clocks = <&apb2_gates 17>;
837*4882a593Smuzhiyun			resets = <&apb2_rst 17>;
838*4882a593Smuzhiyun			dmas = <&dma 7>, <&dma 7>;
839*4882a593Smuzhiyun			dma-names = "rx", "tx";
840*4882a593Smuzhiyun			status = "disabled";
841*4882a593Smuzhiyun		};
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun		uart2: serial@01c28800 {
844*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
845*4882a593Smuzhiyun			reg = <0x01c28800 0x400>;
846*4882a593Smuzhiyun			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
847*4882a593Smuzhiyun			reg-shift = <2>;
848*4882a593Smuzhiyun			reg-io-width = <4>;
849*4882a593Smuzhiyun			clocks = <&apb2_gates 18>;
850*4882a593Smuzhiyun			resets = <&apb2_rst 18>;
851*4882a593Smuzhiyun			dmas = <&dma 8>, <&dma 8>;
852*4882a593Smuzhiyun			dma-names = "rx", "tx";
853*4882a593Smuzhiyun			status = "disabled";
854*4882a593Smuzhiyun		};
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun		uart3: serial@01c28c00 {
857*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
858*4882a593Smuzhiyun			reg = <0x01c28c00 0x400>;
859*4882a593Smuzhiyun			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
860*4882a593Smuzhiyun			reg-shift = <2>;
861*4882a593Smuzhiyun			reg-io-width = <4>;
862*4882a593Smuzhiyun			clocks = <&apb2_gates 19>;
863*4882a593Smuzhiyun			resets = <&apb2_rst 19>;
864*4882a593Smuzhiyun			dmas = <&dma 9>, <&dma 9>;
865*4882a593Smuzhiyun			dma-names = "rx", "tx";
866*4882a593Smuzhiyun			status = "disabled";
867*4882a593Smuzhiyun		};
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun		uart4: serial@01c29000 {
870*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
871*4882a593Smuzhiyun			reg = <0x01c29000 0x400>;
872*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
873*4882a593Smuzhiyun			reg-shift = <2>;
874*4882a593Smuzhiyun			reg-io-width = <4>;
875*4882a593Smuzhiyun			clocks = <&apb2_gates 20>;
876*4882a593Smuzhiyun			resets = <&apb2_rst 20>;
877*4882a593Smuzhiyun			dmas = <&dma 10>, <&dma 10>;
878*4882a593Smuzhiyun			dma-names = "rx", "tx";
879*4882a593Smuzhiyun			status = "disabled";
880*4882a593Smuzhiyun		};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun		uart5: serial@01c29400 {
883*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
884*4882a593Smuzhiyun			reg = <0x01c29400 0x400>;
885*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
886*4882a593Smuzhiyun			reg-shift = <2>;
887*4882a593Smuzhiyun			reg-io-width = <4>;
888*4882a593Smuzhiyun			clocks = <&apb2_gates 21>;
889*4882a593Smuzhiyun			resets = <&apb2_rst 21>;
890*4882a593Smuzhiyun			dmas = <&dma 22>, <&dma 22>;
891*4882a593Smuzhiyun			dma-names = "rx", "tx";
892*4882a593Smuzhiyun			status = "disabled";
893*4882a593Smuzhiyun		};
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun		i2c0: i2c@01c2ac00 {
896*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
897*4882a593Smuzhiyun			reg = <0x01c2ac00 0x400>;
898*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
899*4882a593Smuzhiyun			clocks = <&apb2_gates 0>;
900*4882a593Smuzhiyun			resets = <&apb2_rst 0>;
901*4882a593Smuzhiyun			status = "disabled";
902*4882a593Smuzhiyun			#address-cells = <1>;
903*4882a593Smuzhiyun			#size-cells = <0>;
904*4882a593Smuzhiyun		};
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun		i2c1: i2c@01c2b000 {
907*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
908*4882a593Smuzhiyun			reg = <0x01c2b000 0x400>;
909*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
910*4882a593Smuzhiyun			clocks = <&apb2_gates 1>;
911*4882a593Smuzhiyun			resets = <&apb2_rst 1>;
912*4882a593Smuzhiyun			status = "disabled";
913*4882a593Smuzhiyun			#address-cells = <1>;
914*4882a593Smuzhiyun			#size-cells = <0>;
915*4882a593Smuzhiyun		};
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun		i2c2: i2c@01c2b400 {
918*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
919*4882a593Smuzhiyun			reg = <0x01c2b400 0x400>;
920*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
921*4882a593Smuzhiyun			clocks = <&apb2_gates 2>;
922*4882a593Smuzhiyun			resets = <&apb2_rst 2>;
923*4882a593Smuzhiyun			status = "disabled";
924*4882a593Smuzhiyun			#address-cells = <1>;
925*4882a593Smuzhiyun			#size-cells = <0>;
926*4882a593Smuzhiyun		};
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun		i2c3: i2c@01c2b800 {
929*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-i2c";
930*4882a593Smuzhiyun			reg = <0x01c2b800 0x400>;
931*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
932*4882a593Smuzhiyun			clocks = <&apb2_gates 3>;
933*4882a593Smuzhiyun			resets = <&apb2_rst 3>;
934*4882a593Smuzhiyun			status = "disabled";
935*4882a593Smuzhiyun			#address-cells = <1>;
936*4882a593Smuzhiyun			#size-cells = <0>;
937*4882a593Smuzhiyun		};
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun		gmac: ethernet@01c30000 {
940*4882a593Smuzhiyun			compatible = "allwinner,sun7i-a20-gmac";
941*4882a593Smuzhiyun			reg = <0x01c30000 0x1054>;
942*4882a593Smuzhiyun			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
943*4882a593Smuzhiyun			interrupt-names = "macirq";
944*4882a593Smuzhiyun			clocks = <&ahb1_gates 17>, <&gmac_tx_clk>;
945*4882a593Smuzhiyun			clock-names = "stmmaceth", "allwinner_gmac_tx";
946*4882a593Smuzhiyun			resets = <&ahb1_rst 17>;
947*4882a593Smuzhiyun			reset-names = "stmmaceth";
948*4882a593Smuzhiyun			snps,pbl = <2>;
949*4882a593Smuzhiyun			snps,fixed-burst;
950*4882a593Smuzhiyun			snps,force_sf_dma_mode;
951*4882a593Smuzhiyun			status = "disabled";
952*4882a593Smuzhiyun			#address-cells = <1>;
953*4882a593Smuzhiyun			#size-cells = <0>;
954*4882a593Smuzhiyun		};
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun		crypto: crypto-engine@01c15000 {
957*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-crypto";
958*4882a593Smuzhiyun			reg = <0x01c15000 0x1000>;
959*4882a593Smuzhiyun			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
960*4882a593Smuzhiyun			clocks = <&ahb1_gates 5>, <&ss_clk>;
961*4882a593Smuzhiyun			clock-names = "ahb", "mod";
962*4882a593Smuzhiyun			resets = <&ahb1_rst 5>;
963*4882a593Smuzhiyun			reset-names = "ahb";
964*4882a593Smuzhiyun		};
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun		timer@01c60000 {
967*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-hstimer",
968*4882a593Smuzhiyun				     "allwinner,sun7i-a20-hstimer";
969*4882a593Smuzhiyun			reg = <0x01c60000 0x1000>;
970*4882a593Smuzhiyun			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
971*4882a593Smuzhiyun				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
972*4882a593Smuzhiyun				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
973*4882a593Smuzhiyun				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
974*4882a593Smuzhiyun			clocks = <&ahb1_gates 19>;
975*4882a593Smuzhiyun			resets = <&ahb1_rst 19>;
976*4882a593Smuzhiyun		};
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun		spi0: spi@01c68000 {
979*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-spi";
980*4882a593Smuzhiyun			reg = <0x01c68000 0x1000>;
981*4882a593Smuzhiyun			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
982*4882a593Smuzhiyun			clocks = <&ahb1_gates 20>, <&spi0_clk>;
983*4882a593Smuzhiyun			clock-names = "ahb", "mod";
984*4882a593Smuzhiyun			dmas = <&dma 23>, <&dma 23>;
985*4882a593Smuzhiyun			dma-names = "rx", "tx";
986*4882a593Smuzhiyun			resets = <&ahb1_rst 20>;
987*4882a593Smuzhiyun			status = "disabled";
988*4882a593Smuzhiyun		};
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun		spi1: spi@01c69000 {
991*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-spi";
992*4882a593Smuzhiyun			reg = <0x01c69000 0x1000>;
993*4882a593Smuzhiyun			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
994*4882a593Smuzhiyun			clocks = <&ahb1_gates 21>, <&spi1_clk>;
995*4882a593Smuzhiyun			clock-names = "ahb", "mod";
996*4882a593Smuzhiyun			dmas = <&dma 24>, <&dma 24>;
997*4882a593Smuzhiyun			dma-names = "rx", "tx";
998*4882a593Smuzhiyun			resets = <&ahb1_rst 21>;
999*4882a593Smuzhiyun			status = "disabled";
1000*4882a593Smuzhiyun		};
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun		spi2: spi@01c6a000 {
1003*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-spi";
1004*4882a593Smuzhiyun			reg = <0x01c6a000 0x1000>;
1005*4882a593Smuzhiyun			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
1006*4882a593Smuzhiyun			clocks = <&ahb1_gates 22>, <&spi2_clk>;
1007*4882a593Smuzhiyun			clock-names = "ahb", "mod";
1008*4882a593Smuzhiyun			dmas = <&dma 25>, <&dma 25>;
1009*4882a593Smuzhiyun			dma-names = "rx", "tx";
1010*4882a593Smuzhiyun			resets = <&ahb1_rst 22>;
1011*4882a593Smuzhiyun			status = "disabled";
1012*4882a593Smuzhiyun		};
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun		spi3: spi@01c6b000 {
1015*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-spi";
1016*4882a593Smuzhiyun			reg = <0x01c6b000 0x1000>;
1017*4882a593Smuzhiyun			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1018*4882a593Smuzhiyun			clocks = <&ahb1_gates 23>, <&spi3_clk>;
1019*4882a593Smuzhiyun			clock-names = "ahb", "mod";
1020*4882a593Smuzhiyun			dmas = <&dma 26>, <&dma 26>;
1021*4882a593Smuzhiyun			dma-names = "rx", "tx";
1022*4882a593Smuzhiyun			resets = <&ahb1_rst 23>;
1023*4882a593Smuzhiyun			status = "disabled";
1024*4882a593Smuzhiyun		};
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun		gic: interrupt-controller@01c81000 {
1027*4882a593Smuzhiyun			compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
1028*4882a593Smuzhiyun			reg = <0x01c81000 0x1000>,
1029*4882a593Smuzhiyun			      <0x01c82000 0x1000>,
1030*4882a593Smuzhiyun			      <0x01c84000 0x2000>,
1031*4882a593Smuzhiyun			      <0x01c86000 0x2000>;
1032*4882a593Smuzhiyun			interrupt-controller;
1033*4882a593Smuzhiyun			#interrupt-cells = <3>;
1034*4882a593Smuzhiyun			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1035*4882a593Smuzhiyun		};
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun		rtc: rtc@01f00000 {
1038*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-rtc";
1039*4882a593Smuzhiyun			reg = <0x01f00000 0x54>;
1040*4882a593Smuzhiyun			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
1041*4882a593Smuzhiyun				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1042*4882a593Smuzhiyun		};
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun		nmi_intc: interrupt-controller@01f00c0c {
1045*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-sc-nmi";
1046*4882a593Smuzhiyun			interrupt-controller;
1047*4882a593Smuzhiyun			#interrupt-cells = <2>;
1048*4882a593Smuzhiyun			reg = <0x01f00c0c 0x38>;
1049*4882a593Smuzhiyun			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1050*4882a593Smuzhiyun		};
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun		prcm@01f01400 {
1053*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-prcm";
1054*4882a593Smuzhiyun			reg = <0x01f01400 0x200>;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun			ar100: ar100_clk {
1057*4882a593Smuzhiyun				compatible = "allwinner,sun6i-a31-ar100-clk";
1058*4882a593Smuzhiyun				#clock-cells = <0>;
1059*4882a593Smuzhiyun				clocks = <&osc32k>, <&osc24M>, <&pll6 0>,
1060*4882a593Smuzhiyun					 <&pll6 0>;
1061*4882a593Smuzhiyun				clock-output-names = "ar100";
1062*4882a593Smuzhiyun			};
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun			ahb0: ahb0_clk {
1065*4882a593Smuzhiyun				compatible = "fixed-factor-clock";
1066*4882a593Smuzhiyun				#clock-cells = <0>;
1067*4882a593Smuzhiyun				clock-div = <1>;
1068*4882a593Smuzhiyun				clock-mult = <1>;
1069*4882a593Smuzhiyun				clocks = <&ar100>;
1070*4882a593Smuzhiyun				clock-output-names = "ahb0";
1071*4882a593Smuzhiyun			};
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun			apb0: apb0_clk {
1074*4882a593Smuzhiyun				compatible = "allwinner,sun6i-a31-apb0-clk";
1075*4882a593Smuzhiyun				#clock-cells = <0>;
1076*4882a593Smuzhiyun				clocks = <&ahb0>;
1077*4882a593Smuzhiyun				clock-output-names = "apb0";
1078*4882a593Smuzhiyun			};
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun			apb0_gates: apb0_gates_clk {
1081*4882a593Smuzhiyun				compatible = "allwinner,sun6i-a31-apb0-gates-clk";
1082*4882a593Smuzhiyun				#clock-cells = <1>;
1083*4882a593Smuzhiyun				clocks = <&apb0>;
1084*4882a593Smuzhiyun				clock-output-names = "apb0_pio", "apb0_ir",
1085*4882a593Smuzhiyun						"apb0_timer", "apb0_p2wi",
1086*4882a593Smuzhiyun						"apb0_uart", "apb0_1wire",
1087*4882a593Smuzhiyun						"apb0_i2c";
1088*4882a593Smuzhiyun			};
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun			ir_clk: ir_clk {
1091*4882a593Smuzhiyun				#clock-cells = <0>;
1092*4882a593Smuzhiyun				compatible = "allwinner,sun4i-a10-mod0-clk";
1093*4882a593Smuzhiyun				clocks = <&osc32k>, <&osc24M>;
1094*4882a593Smuzhiyun				clock-output-names = "ir";
1095*4882a593Smuzhiyun			};
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun			apb0_rst: apb0_rst {
1098*4882a593Smuzhiyun				compatible = "allwinner,sun6i-a31-clock-reset";
1099*4882a593Smuzhiyun				#reset-cells = <1>;
1100*4882a593Smuzhiyun			};
1101*4882a593Smuzhiyun		};
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun		cpucfg@01f01c00 {
1104*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-cpuconfig";
1105*4882a593Smuzhiyun			reg = <0x01f01c00 0x300>;
1106*4882a593Smuzhiyun		};
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun		ir: ir@01f02000 {
1109*4882a593Smuzhiyun			compatible = "allwinner,sun5i-a13-ir";
1110*4882a593Smuzhiyun			clocks = <&apb0_gates 1>, <&ir_clk>;
1111*4882a593Smuzhiyun			clock-names = "apb", "ir";
1112*4882a593Smuzhiyun			resets = <&apb0_rst 1>;
1113*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1114*4882a593Smuzhiyun			reg = <0x01f02000 0x40>;
1115*4882a593Smuzhiyun			status = "disabled";
1116*4882a593Smuzhiyun		};
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun		r_pio: pinctrl@01f02c00 {
1119*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-r-pinctrl";
1120*4882a593Smuzhiyun			reg = <0x01f02c00 0x400>;
1121*4882a593Smuzhiyun			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
1122*4882a593Smuzhiyun				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1123*4882a593Smuzhiyun			clocks = <&apb0_gates 0>;
1124*4882a593Smuzhiyun			resets = <&apb0_rst 0>;
1125*4882a593Smuzhiyun			gpio-controller;
1126*4882a593Smuzhiyun			interrupt-controller;
1127*4882a593Smuzhiyun			#interrupt-cells = <3>;
1128*4882a593Smuzhiyun			#size-cells = <0>;
1129*4882a593Smuzhiyun			#gpio-cells = <3>;
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun			ir_pins_a: ir@0 {
1132*4882a593Smuzhiyun				allwinner,pins = "PL4";
1133*4882a593Smuzhiyun				allwinner,function = "s_ir";
1134*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1135*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1136*4882a593Smuzhiyun			};
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun			p2wi_pins: p2wi {
1139*4882a593Smuzhiyun				allwinner,pins = "PL0", "PL1";
1140*4882a593Smuzhiyun				allwinner,function = "s_p2wi";
1141*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1142*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1143*4882a593Smuzhiyun			};
1144*4882a593Smuzhiyun		};
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun		p2wi: i2c@01f03400 {
1147*4882a593Smuzhiyun			compatible = "allwinner,sun6i-a31-p2wi";
1148*4882a593Smuzhiyun			reg = <0x01f03400 0x400>;
1149*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1150*4882a593Smuzhiyun			clocks = <&apb0_gates 3>;
1151*4882a593Smuzhiyun			clock-frequency = <100000>;
1152*4882a593Smuzhiyun			resets = <&apb0_rst 3>;
1153*4882a593Smuzhiyun			pinctrl-names = "default";
1154*4882a593Smuzhiyun			pinctrl-0 = <&p2wi_pins>;
1155*4882a593Smuzhiyun			status = "disabled";
1156*4882a593Smuzhiyun			#address-cells = <1>;
1157*4882a593Smuzhiyun			#size-cells = <0>;
1158*4882a593Smuzhiyun		};
1159*4882a593Smuzhiyun	};
1160*4882a593Smuzhiyun};
1161