xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/sun5i-a10s.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2013 Maxime Ripard
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
7*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
8*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
9*4882a593Smuzhiyun * whole.
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun *  a) This library is free software; you can redistribute it and/or
12*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
13*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
14*4882a593Smuzhiyun *     License, or (at your option) any later version.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *     This library is distributed in the hope that it will be useful,
17*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19*4882a593Smuzhiyun *     GNU General Public License for more details.
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Or, alternatively,
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
24*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
25*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
26*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
27*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
28*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
29*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
30*4882a593Smuzhiyun *     conditions:
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
33*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun#include "skeleton.dtsi"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun#include "sun5i.dtsi"
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun#include <dt-bindings/dma/sun4i-a10.h>
50*4882a593Smuzhiyun#include <dt-bindings/pinctrl/sun4i-a10.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun/ {
53*4882a593Smuzhiyun	interrupt-parent = <&intc>;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun	aliases {
56*4882a593Smuzhiyun		ethernet0 = &emac;
57*4882a593Smuzhiyun	};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun	chosen {
60*4882a593Smuzhiyun		#address-cells = <1>;
61*4882a593Smuzhiyun		#size-cells = <1>;
62*4882a593Smuzhiyun		ranges;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun		framebuffer@0 {
65*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
66*4882a593Smuzhiyun				     "simple-framebuffer";
67*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0-hdmi";
68*4882a593Smuzhiyun			clocks = <&pll3>, <&pll5 1>, <&ahb_gates 36>,
69*4882a593Smuzhiyun				 <&ahb_gates 43>, <&ahb_gates 44>;
70*4882a593Smuzhiyun			status = "disabled";
71*4882a593Smuzhiyun		};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun		framebuffer@1 {
74*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
75*4882a593Smuzhiyun				     "simple-framebuffer";
76*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0";
77*4882a593Smuzhiyun			clocks = <&pll3>, <&pll5 1>, <&ahb_gates 36>,
78*4882a593Smuzhiyun				 <&ahb_gates 44>;
79*4882a593Smuzhiyun			status = "disabled";
80*4882a593Smuzhiyun		};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun		framebuffer@2 {
83*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
84*4882a593Smuzhiyun				     "simple-framebuffer";
85*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0-tve0";
86*4882a593Smuzhiyun			clocks = <&pll3>, <&pll5 1>, <&ahb_gates 34>,
87*4882a593Smuzhiyun				 <&ahb_gates 36>, <&ahb_gates 44>;
88*4882a593Smuzhiyun			status = "disabled";
89*4882a593Smuzhiyun		};
90*4882a593Smuzhiyun	};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun	clocks {
93*4882a593Smuzhiyun		ahb_gates: clk@01c20060 {
94*4882a593Smuzhiyun			#clock-cells = <1>;
95*4882a593Smuzhiyun			compatible = "allwinner,sun5i-a10s-ahb-gates-clk";
96*4882a593Smuzhiyun			reg = <0x01c20060 0x8>;
97*4882a593Smuzhiyun			clocks = <&ahb>;
98*4882a593Smuzhiyun			clock-indices = <0>, <1>,
99*4882a593Smuzhiyun					<2>, <5>, <6>,
100*4882a593Smuzhiyun					<7>, <8>, <9>,
101*4882a593Smuzhiyun					<10>, <13>,
102*4882a593Smuzhiyun					<14>, <17>, <18>,
103*4882a593Smuzhiyun					<20>, <21>, <22>,
104*4882a593Smuzhiyun					<26>, <28>, <32>,
105*4882a593Smuzhiyun					<34>, <36>, <40>,
106*4882a593Smuzhiyun					<43>, <44>,
107*4882a593Smuzhiyun					<46>, <51>,
108*4882a593Smuzhiyun					<52>;
109*4882a593Smuzhiyun			clock-output-names = "ahb_usbotg", "ahb_ehci",
110*4882a593Smuzhiyun					     "ahb_ohci", "ahb_ss", "ahb_dma",
111*4882a593Smuzhiyun					     "ahb_bist", "ahb_mmc0", "ahb_mmc1",
112*4882a593Smuzhiyun					     "ahb_mmc2", "ahb_nand",
113*4882a593Smuzhiyun					     "ahb_sdram", "ahb_emac", "ahb_ts",
114*4882a593Smuzhiyun					     "ahb_spi0", "ahb_spi1", "ahb_spi2",
115*4882a593Smuzhiyun					     "ahb_gps", "ahb_stimer", "ahb_ve",
116*4882a593Smuzhiyun					     "ahb_tve", "ahb_lcd", "ahb_csi",
117*4882a593Smuzhiyun					     "ahb_hdmi", "ahb_de_be",
118*4882a593Smuzhiyun					     "ahb_de_fe", "ahb_iep",
119*4882a593Smuzhiyun					     "ahb_mali400";
120*4882a593Smuzhiyun		};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun		apb0_gates: clk@01c20068 {
123*4882a593Smuzhiyun			#clock-cells = <1>;
124*4882a593Smuzhiyun			compatible = "allwinner,sun5i-a10s-apb0-gates-clk";
125*4882a593Smuzhiyun			reg = <0x01c20068 0x4>;
126*4882a593Smuzhiyun			clocks = <&apb0>;
127*4882a593Smuzhiyun			clock-indices = <0>, <3>,
128*4882a593Smuzhiyun					<5>, <6>,
129*4882a593Smuzhiyun					<10>;
130*4882a593Smuzhiyun			clock-output-names = "apb0_codec", "apb0_iis",
131*4882a593Smuzhiyun					     "apb0_pio", "apb0_ir",
132*4882a593Smuzhiyun					     "apb0_keypad";
133*4882a593Smuzhiyun		};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun		apb1_gates: clk@01c2006c {
136*4882a593Smuzhiyun			#clock-cells = <1>;
137*4882a593Smuzhiyun			compatible = "allwinner,sun5i-a10s-apb1-gates-clk";
138*4882a593Smuzhiyun			reg = <0x01c2006c 0x4>;
139*4882a593Smuzhiyun			clocks = <&apb1>;
140*4882a593Smuzhiyun			clock-indices = <0>, <1>,
141*4882a593Smuzhiyun					<2>, <16>,
142*4882a593Smuzhiyun					<17>, <18>,
143*4882a593Smuzhiyun					<19>;
144*4882a593Smuzhiyun			clock-output-names = "apb1_i2c0", "apb1_i2c1",
145*4882a593Smuzhiyun					     "apb1_i2c2", "apb1_uart0",
146*4882a593Smuzhiyun					     "apb1_uart1", "apb1_uart2",
147*4882a593Smuzhiyun					     "apb1_uart3";
148*4882a593Smuzhiyun		};
149*4882a593Smuzhiyun	};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun	soc@01c00000 {
152*4882a593Smuzhiyun		emac: ethernet@01c0b000 {
153*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-emac";
154*4882a593Smuzhiyun			reg = <0x01c0b000 0x1000>;
155*4882a593Smuzhiyun			interrupts = <55>;
156*4882a593Smuzhiyun			clocks = <&ahb_gates 17>;
157*4882a593Smuzhiyun			allwinner,sram = <&emac_sram 1>;
158*4882a593Smuzhiyun			status = "disabled";
159*4882a593Smuzhiyun		};
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun		mdio: mdio@01c0b080 {
162*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mdio";
163*4882a593Smuzhiyun			reg = <0x01c0b080 0x14>;
164*4882a593Smuzhiyun			status = "disabled";
165*4882a593Smuzhiyun			#address-cells = <1>;
166*4882a593Smuzhiyun			#size-cells = <0>;
167*4882a593Smuzhiyun		};
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun		pwm: pwm@01c20e00 {
170*4882a593Smuzhiyun			compatible = "allwinner,sun5i-a10s-pwm";
171*4882a593Smuzhiyun			reg = <0x01c20e00 0xc>;
172*4882a593Smuzhiyun			clocks = <&osc24M>;
173*4882a593Smuzhiyun			#pwm-cells = <3>;
174*4882a593Smuzhiyun			status = "disabled";
175*4882a593Smuzhiyun		};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun		uart0: serial@01c28000 {
178*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
179*4882a593Smuzhiyun			reg = <0x01c28000 0x400>;
180*4882a593Smuzhiyun			interrupts = <1>;
181*4882a593Smuzhiyun			reg-shift = <2>;
182*4882a593Smuzhiyun			reg-io-width = <4>;
183*4882a593Smuzhiyun			clocks = <&apb1_gates 16>;
184*4882a593Smuzhiyun			status = "disabled";
185*4882a593Smuzhiyun		};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun		uart2: serial@01c28800 {
188*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
189*4882a593Smuzhiyun			reg = <0x01c28800 0x400>;
190*4882a593Smuzhiyun			interrupts = <3>;
191*4882a593Smuzhiyun			reg-shift = <2>;
192*4882a593Smuzhiyun			reg-io-width = <4>;
193*4882a593Smuzhiyun			clocks = <&apb1_gates 18>;
194*4882a593Smuzhiyun			status = "disabled";
195*4882a593Smuzhiyun		};
196*4882a593Smuzhiyun	};
197*4882a593Smuzhiyun};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun&pio {
200*4882a593Smuzhiyun	compatible = "allwinner,sun5i-a10s-pinctrl";
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun	uart0_pins_a: uart0@0 {
203*4882a593Smuzhiyun		allwinner,pins = "PB19", "PB20";
204*4882a593Smuzhiyun		allwinner,function = "uart0";
205*4882a593Smuzhiyun		allwinner,drive = <SUN4I_PINCTRL_10_MA>;
206*4882a593Smuzhiyun		allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
207*4882a593Smuzhiyun	};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun	uart2_pins_a: uart2@0 {
210*4882a593Smuzhiyun		allwinner,pins = "PC18", "PC19";
211*4882a593Smuzhiyun		allwinner,function = "uart2";
212*4882a593Smuzhiyun		allwinner,drive = <SUN4I_PINCTRL_10_MA>;
213*4882a593Smuzhiyun		allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
214*4882a593Smuzhiyun	};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun	emac_pins_a: emac0@0 {
217*4882a593Smuzhiyun		allwinner,pins = "PA0", "PA1", "PA2",
218*4882a593Smuzhiyun				"PA3", "PA4", "PA5", "PA6",
219*4882a593Smuzhiyun				"PA7", "PA8", "PA9", "PA10",
220*4882a593Smuzhiyun				"PA11", "PA12", "PA13", "PA14",
221*4882a593Smuzhiyun				"PA15", "PA16";
222*4882a593Smuzhiyun		allwinner,function = "emac";
223*4882a593Smuzhiyun		allwinner,drive = <SUN4I_PINCTRL_10_MA>;
224*4882a593Smuzhiyun		allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
225*4882a593Smuzhiyun	};
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun	emac_pins_b: emac0@1 {
228*4882a593Smuzhiyun		allwinner,pins = "PD6", "PD7", "PD10",
229*4882a593Smuzhiyun				"PD11", "PD12", "PD13", "PD14",
230*4882a593Smuzhiyun				"PD15", "PD18", "PD19", "PD20",
231*4882a593Smuzhiyun				"PD21", "PD22", "PD23", "PD24",
232*4882a593Smuzhiyun				"PD25", "PD26", "PD27";
233*4882a593Smuzhiyun		allwinner,function = "emac";
234*4882a593Smuzhiyun		allwinner,drive = <SUN4I_PINCTRL_10_MA>;
235*4882a593Smuzhiyun		allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
236*4882a593Smuzhiyun	};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun	mmc1_pins_a: mmc1@0 {
239*4882a593Smuzhiyun		allwinner,pins = "PG3", "PG4", "PG5",
240*4882a593Smuzhiyun				 "PG6", "PG7", "PG8";
241*4882a593Smuzhiyun		allwinner,function = "mmc1";
242*4882a593Smuzhiyun		allwinner,drive = <SUN4I_PINCTRL_30_MA>;
243*4882a593Smuzhiyun		allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
244*4882a593Smuzhiyun	};
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun	spi2_pins_a: spi2@0 {
247*4882a593Smuzhiyun		allwinner,pins = "PB12", "PB13", "PB14";
248*4882a593Smuzhiyun		allwinner,function = "spi2";
249*4882a593Smuzhiyun		allwinner,drive = <SUN4I_PINCTRL_10_MA>;
250*4882a593Smuzhiyun		allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
251*4882a593Smuzhiyun	};
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun	spi2_cs0_pins_a: spi2_cs0@0 {
254*4882a593Smuzhiyun		allwinner,pins = "PB11";
255*4882a593Smuzhiyun		allwinner,function = "spi2";
256*4882a593Smuzhiyun		allwinner,drive = <SUN4I_PINCTRL_10_MA>;
257*4882a593Smuzhiyun		allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
258*4882a593Smuzhiyun	};
259*4882a593Smuzhiyun};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun&sram_a {
262*4882a593Smuzhiyun	emac_sram: sram-section@8000 {
263*4882a593Smuzhiyun		compatible = "allwinner,sun4i-a10-sram-a3-a4";
264*4882a593Smuzhiyun		reg = <0x8000 0x4000>;
265*4882a593Smuzhiyun		status = "disabled";
266*4882a593Smuzhiyun	};
267*4882a593Smuzhiyun};
268