xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/sun4i-a10.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2012 Stefan Roese
3*4882a593Smuzhiyun * Stefan Roese <sr@denx.de>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
6*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
7*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
8*4882a593Smuzhiyun * whole.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *  a) This library is free software; you can redistribute it and/or
11*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
12*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
13*4882a593Smuzhiyun *     License, or (at your option) any later version.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun *     This library is distributed in the hope that it will be useful,
16*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
17*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18*4882a593Smuzhiyun *     GNU General Public License for more details.
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * Or, alternatively,
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
23*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
24*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
25*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
26*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
27*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
28*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
29*4882a593Smuzhiyun *     conditions:
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
32*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
36*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
37*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
38*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
39*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
40*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
41*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun#include "skeleton.dtsi"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun#include <dt-bindings/clock/sun4i-a10-pll2.h>
49*4882a593Smuzhiyun#include <dt-bindings/dma/sun4i-a10.h>
50*4882a593Smuzhiyun#include <dt-bindings/pinctrl/sun4i-a10.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun/ {
53*4882a593Smuzhiyun	interrupt-parent = <&intc>;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun	aliases {
56*4882a593Smuzhiyun		ethernet0 = &emac;
57*4882a593Smuzhiyun	};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun	chosen {
60*4882a593Smuzhiyun		#address-cells = <1>;
61*4882a593Smuzhiyun		#size-cells = <1>;
62*4882a593Smuzhiyun		ranges;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun		framebuffer@0 {
65*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
66*4882a593Smuzhiyun				     "simple-framebuffer";
67*4882a593Smuzhiyun			allwinner,pipeline = "de_be0-lcd0-hdmi";
68*4882a593Smuzhiyun			clocks = <&ahb_gates 36>, <&ahb_gates 43>,
69*4882a593Smuzhiyun				 <&ahb_gates 44>, <&de_be0_clk>,
70*4882a593Smuzhiyun				 <&tcon0_ch1_clk>, <&dram_gates 26>;
71*4882a593Smuzhiyun			status = "disabled";
72*4882a593Smuzhiyun		};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun		framebuffer@1 {
75*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
76*4882a593Smuzhiyun				     "simple-framebuffer";
77*4882a593Smuzhiyun			allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
78*4882a593Smuzhiyun			clocks = <&ahb_gates 36>, <&ahb_gates 43>,
79*4882a593Smuzhiyun				 <&ahb_gates 44>, <&ahb_gates 46>,
80*4882a593Smuzhiyun				 <&de_be0_clk>, <&de_fe0_clk>, <&tcon0_ch1_clk>,
81*4882a593Smuzhiyun				 <&dram_gates 25>, <&dram_gates 26>;
82*4882a593Smuzhiyun			status = "disabled";
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		framebuffer@2 {
86*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
87*4882a593Smuzhiyun				     "simple-framebuffer";
88*4882a593Smuzhiyun			allwinner,pipeline = "de_fe0-de_be0-lcd0";
89*4882a593Smuzhiyun			clocks = <&ahb_gates 36>, <&ahb_gates 44>, <&ahb_gates 46>,
90*4882a593Smuzhiyun				 <&de_be0_clk>, <&de_fe0_clk>, <&tcon0_ch0_clk>,
91*4882a593Smuzhiyun				 <&dram_gates 25>, <&dram_gates 26>;
92*4882a593Smuzhiyun			status = "disabled";
93*4882a593Smuzhiyun		};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun		framebuffer@3 {
96*4882a593Smuzhiyun			compatible = "allwinner,simple-framebuffer",
97*4882a593Smuzhiyun				     "simple-framebuffer";
98*4882a593Smuzhiyun			allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
99*4882a593Smuzhiyun			clocks = <&ahb_gates 34>, <&ahb_gates 36>,
100*4882a593Smuzhiyun				 <&ahb_gates 44>, <&ahb_gates 46>,
101*4882a593Smuzhiyun				 <&de_be0_clk>, <&de_fe0_clk>,
102*4882a593Smuzhiyun				 <&tcon0_ch1_clk>, <&dram_gates 5>,
103*4882a593Smuzhiyun				 <&dram_gates 25>, <&dram_gates 26>;
104*4882a593Smuzhiyun			status = "disabled";
105*4882a593Smuzhiyun		};
106*4882a593Smuzhiyun	};
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun	cpus {
109*4882a593Smuzhiyun		#address-cells = <1>;
110*4882a593Smuzhiyun		#size-cells = <0>;
111*4882a593Smuzhiyun		cpu0: cpu@0 {
112*4882a593Smuzhiyun			device_type = "cpu";
113*4882a593Smuzhiyun			compatible = "arm,cortex-a8";
114*4882a593Smuzhiyun			reg = <0x0>;
115*4882a593Smuzhiyun			clocks = <&cpu>;
116*4882a593Smuzhiyun			clock-latency = <244144>; /* 8 32k periods */
117*4882a593Smuzhiyun			operating-points = <
118*4882a593Smuzhiyun				/* kHz	  uV */
119*4882a593Smuzhiyun				1008000 1400000
120*4882a593Smuzhiyun				912000	1350000
121*4882a593Smuzhiyun				864000	1300000
122*4882a593Smuzhiyun				624000	1250000
123*4882a593Smuzhiyun				>;
124*4882a593Smuzhiyun			#cooling-cells = <2>;
125*4882a593Smuzhiyun			cooling-min-level = <0>;
126*4882a593Smuzhiyun			cooling-max-level = <3>;
127*4882a593Smuzhiyun		};
128*4882a593Smuzhiyun	};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	thermal-zones {
131*4882a593Smuzhiyun		cpu_thermal {
132*4882a593Smuzhiyun			/* milliseconds */
133*4882a593Smuzhiyun			polling-delay-passive = <250>;
134*4882a593Smuzhiyun			polling-delay = <1000>;
135*4882a593Smuzhiyun			thermal-sensors = <&rtp>;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun			cooling-maps {
138*4882a593Smuzhiyun				map0 {
139*4882a593Smuzhiyun					trip = <&cpu_alert0>;
140*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
141*4882a593Smuzhiyun				};
142*4882a593Smuzhiyun			};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun			trips {
145*4882a593Smuzhiyun				cpu_alert0: cpu_alert0 {
146*4882a593Smuzhiyun					/* milliCelsius */
147*4882a593Smuzhiyun					temperature = <850000>;
148*4882a593Smuzhiyun					hysteresis = <2000>;
149*4882a593Smuzhiyun					type = "passive";
150*4882a593Smuzhiyun				};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun				cpu_crit: cpu_crit {
153*4882a593Smuzhiyun					/* milliCelsius */
154*4882a593Smuzhiyun					temperature = <100000>;
155*4882a593Smuzhiyun					hysteresis = <2000>;
156*4882a593Smuzhiyun					type = "critical";
157*4882a593Smuzhiyun				};
158*4882a593Smuzhiyun			};
159*4882a593Smuzhiyun		};
160*4882a593Smuzhiyun	};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun	memory {
163*4882a593Smuzhiyun		reg = <0x40000000 0x80000000>;
164*4882a593Smuzhiyun	};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun	clocks {
167*4882a593Smuzhiyun		#address-cells = <1>;
168*4882a593Smuzhiyun		#size-cells = <1>;
169*4882a593Smuzhiyun		ranges;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun		/*
172*4882a593Smuzhiyun		 * This is a dummy clock, to be used as placeholder on
173*4882a593Smuzhiyun		 * other mux clocks when a specific parent clock is not
174*4882a593Smuzhiyun		 * yet implemented. It should be dropped when the driver
175*4882a593Smuzhiyun		 * is complete.
176*4882a593Smuzhiyun		 */
177*4882a593Smuzhiyun		dummy: dummy {
178*4882a593Smuzhiyun			#clock-cells = <0>;
179*4882a593Smuzhiyun			compatible = "fixed-clock";
180*4882a593Smuzhiyun			clock-frequency = <0>;
181*4882a593Smuzhiyun		};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun		osc24M: clk@01c20050 {
184*4882a593Smuzhiyun			#clock-cells = <0>;
185*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-osc-clk";
186*4882a593Smuzhiyun			reg = <0x01c20050 0x4>;
187*4882a593Smuzhiyun			clock-frequency = <24000000>;
188*4882a593Smuzhiyun			clock-output-names = "osc24M";
189*4882a593Smuzhiyun		};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun		osc3M: osc3M_clk {
192*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
193*4882a593Smuzhiyun			#clock-cells = <0>;
194*4882a593Smuzhiyun			clock-div = <8>;
195*4882a593Smuzhiyun			clock-mult = <1>;
196*4882a593Smuzhiyun			clocks = <&osc24M>;
197*4882a593Smuzhiyun			clock-output-names = "osc3M";
198*4882a593Smuzhiyun		};
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun		osc32k: clk@0 {
201*4882a593Smuzhiyun			#clock-cells = <0>;
202*4882a593Smuzhiyun			compatible = "fixed-clock";
203*4882a593Smuzhiyun			clock-frequency = <32768>;
204*4882a593Smuzhiyun			clock-output-names = "osc32k";
205*4882a593Smuzhiyun		};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun		pll1: clk@01c20000 {
208*4882a593Smuzhiyun			#clock-cells = <0>;
209*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll1-clk";
210*4882a593Smuzhiyun			reg = <0x01c20000 0x4>;
211*4882a593Smuzhiyun			clocks = <&osc24M>;
212*4882a593Smuzhiyun			clock-output-names = "pll1";
213*4882a593Smuzhiyun		};
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun		pll2: clk@01c20008 {
216*4882a593Smuzhiyun			#clock-cells = <1>;
217*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll2-clk";
218*4882a593Smuzhiyun			reg = <0x01c20008 0x8>;
219*4882a593Smuzhiyun			clocks = <&osc24M>;
220*4882a593Smuzhiyun			clock-output-names = "pll2-1x", "pll2-2x",
221*4882a593Smuzhiyun					     "pll2-4x", "pll2-8x";
222*4882a593Smuzhiyun		};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun		pll3: clk@01c20010 {
225*4882a593Smuzhiyun			#clock-cells = <0>;
226*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll3-clk";
227*4882a593Smuzhiyun			reg = <0x01c20010 0x4>;
228*4882a593Smuzhiyun			clocks = <&osc3M>;
229*4882a593Smuzhiyun			clock-output-names = "pll3";
230*4882a593Smuzhiyun		};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun		pll3x2: pll3x2_clk {
233*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
234*4882a593Smuzhiyun			#clock-cells = <0>;
235*4882a593Smuzhiyun			clock-div = <1>;
236*4882a593Smuzhiyun			clock-mult = <2>;
237*4882a593Smuzhiyun			clocks = <&pll3>;
238*4882a593Smuzhiyun			clock-output-names = "pll3-2x";
239*4882a593Smuzhiyun		};
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun		pll4: clk@01c20018 {
242*4882a593Smuzhiyun			#clock-cells = <0>;
243*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll1-clk";
244*4882a593Smuzhiyun			reg = <0x01c20018 0x4>;
245*4882a593Smuzhiyun			clocks = <&osc24M>;
246*4882a593Smuzhiyun			clock-output-names = "pll4";
247*4882a593Smuzhiyun		};
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun		pll5: clk@01c20020 {
250*4882a593Smuzhiyun			#clock-cells = <1>;
251*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll5-clk";
252*4882a593Smuzhiyun			reg = <0x01c20020 0x4>;
253*4882a593Smuzhiyun			clocks = <&osc24M>;
254*4882a593Smuzhiyun			clock-output-names = "pll5_ddr", "pll5_other";
255*4882a593Smuzhiyun		};
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun		pll6: clk@01c20028 {
258*4882a593Smuzhiyun			#clock-cells = <1>;
259*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll6-clk";
260*4882a593Smuzhiyun			reg = <0x01c20028 0x4>;
261*4882a593Smuzhiyun			clocks = <&osc24M>;
262*4882a593Smuzhiyun			clock-output-names = "pll6_sata", "pll6_other", "pll6";
263*4882a593Smuzhiyun		};
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun		pll7: clk@01c20030 {
266*4882a593Smuzhiyun			#clock-cells = <0>;
267*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pll3-clk";
268*4882a593Smuzhiyun			reg = <0x01c20030 0x4>;
269*4882a593Smuzhiyun			clocks = <&osc3M>;
270*4882a593Smuzhiyun			clock-output-names = "pll7";
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun		pll7x2: pll7x2_clk {
274*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
275*4882a593Smuzhiyun			#clock-cells = <0>;
276*4882a593Smuzhiyun			clock-div = <1>;
277*4882a593Smuzhiyun			clock-mult = <2>;
278*4882a593Smuzhiyun			clocks = <&pll7>;
279*4882a593Smuzhiyun			clock-output-names = "pll7-2x";
280*4882a593Smuzhiyun		};
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun		/* dummy is 200M */
283*4882a593Smuzhiyun		cpu: cpu@01c20054 {
284*4882a593Smuzhiyun			#clock-cells = <0>;
285*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-cpu-clk";
286*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
287*4882a593Smuzhiyun			clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
288*4882a593Smuzhiyun			clock-output-names = "cpu";
289*4882a593Smuzhiyun		};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun		axi: axi@01c20054 {
292*4882a593Smuzhiyun			#clock-cells = <0>;
293*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-axi-clk";
294*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
295*4882a593Smuzhiyun			clocks = <&cpu>;
296*4882a593Smuzhiyun			clock-output-names = "axi";
297*4882a593Smuzhiyun		};
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun		axi_gates: clk@01c2005c {
300*4882a593Smuzhiyun			#clock-cells = <1>;
301*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-axi-gates-clk";
302*4882a593Smuzhiyun			reg = <0x01c2005c 0x4>;
303*4882a593Smuzhiyun			clocks = <&axi>;
304*4882a593Smuzhiyun			clock-indices = <0>;
305*4882a593Smuzhiyun			clock-output-names = "axi_dram";
306*4882a593Smuzhiyun		};
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun		ahb: ahb@01c20054 {
309*4882a593Smuzhiyun			#clock-cells = <0>;
310*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ahb-clk";
311*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
312*4882a593Smuzhiyun			clocks = <&axi>;
313*4882a593Smuzhiyun			clock-output-names = "ahb";
314*4882a593Smuzhiyun		};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun		ahb_gates: clk@01c20060 {
317*4882a593Smuzhiyun			#clock-cells = <1>;
318*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ahb-gates-clk";
319*4882a593Smuzhiyun			reg = <0x01c20060 0x8>;
320*4882a593Smuzhiyun			clocks = <&ahb>;
321*4882a593Smuzhiyun			clock-indices = <0>, <1>,
322*4882a593Smuzhiyun					<2>, <3>,
323*4882a593Smuzhiyun					<4>, <5>, <6>,
324*4882a593Smuzhiyun					<7>, <8>, <9>,
325*4882a593Smuzhiyun					<10>, <11>, <12>,
326*4882a593Smuzhiyun					<13>, <14>, <16>,
327*4882a593Smuzhiyun					<17>, <18>, <20>,
328*4882a593Smuzhiyun					<21>, <22>, <23>,
329*4882a593Smuzhiyun					<24>, <25>, <26>,
330*4882a593Smuzhiyun					<32>, <33>, <34>,
331*4882a593Smuzhiyun					<35>, <36>, <37>,
332*4882a593Smuzhiyun					<40>, <41>, <43>,
333*4882a593Smuzhiyun					<44>, <45>,
334*4882a593Smuzhiyun					<46>, <47>,
335*4882a593Smuzhiyun					<50>, <52>;
336*4882a593Smuzhiyun			clock-output-names = "ahb_usb0", "ahb_ehci0",
337*4882a593Smuzhiyun					     "ahb_ohci0", "ahb_ehci1",
338*4882a593Smuzhiyun					     "ahb_ohci1", "ahb_ss", "ahb_dma",
339*4882a593Smuzhiyun					     "ahb_bist", "ahb_mmc0", "ahb_mmc1",
340*4882a593Smuzhiyun					     "ahb_mmc2", "ahb_mmc3", "ahb_ms",
341*4882a593Smuzhiyun					     "ahb_nand", "ahb_sdram", "ahb_ace",
342*4882a593Smuzhiyun					     "ahb_emac", "ahb_ts", "ahb_spi0",
343*4882a593Smuzhiyun					     "ahb_spi1", "ahb_spi2", "ahb_spi3",
344*4882a593Smuzhiyun					     "ahb_pata", "ahb_sata", "ahb_gps",
345*4882a593Smuzhiyun					     "ahb_ve", "ahb_tvd", "ahb_tve0",
346*4882a593Smuzhiyun					     "ahb_tve1", "ahb_lcd0", "ahb_lcd1",
347*4882a593Smuzhiyun					     "ahb_csi0", "ahb_csi1", "ahb_hdmi",
348*4882a593Smuzhiyun					     "ahb_de_be0", "ahb_de_be1",
349*4882a593Smuzhiyun					     "ahb_de_fe0", "ahb_de_fe1",
350*4882a593Smuzhiyun					     "ahb_mp", "ahb_mali400";
351*4882a593Smuzhiyun		};
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun		apb0: apb0@01c20054 {
354*4882a593Smuzhiyun			#clock-cells = <0>;
355*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-apb0-clk";
356*4882a593Smuzhiyun			reg = <0x01c20054 0x4>;
357*4882a593Smuzhiyun			clocks = <&ahb>;
358*4882a593Smuzhiyun			clock-output-names = "apb0";
359*4882a593Smuzhiyun		};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun		apb0_gates: clk@01c20068 {
362*4882a593Smuzhiyun			#clock-cells = <1>;
363*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-apb0-gates-clk";
364*4882a593Smuzhiyun			reg = <0x01c20068 0x4>;
365*4882a593Smuzhiyun			clocks = <&apb0>;
366*4882a593Smuzhiyun			clock-indices = <0>, <1>,
367*4882a593Smuzhiyun					<2>, <3>,
368*4882a593Smuzhiyun					<5>, <6>,
369*4882a593Smuzhiyun					<7>, <10>;
370*4882a593Smuzhiyun			clock-output-names = "apb0_codec", "apb0_spdif",
371*4882a593Smuzhiyun					     "apb0_ac97", "apb0_iis",
372*4882a593Smuzhiyun					     "apb0_pio", "apb0_ir0",
373*4882a593Smuzhiyun					     "apb0_ir1", "apb0_keypad";
374*4882a593Smuzhiyun		};
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun		apb1: clk@01c20058 {
377*4882a593Smuzhiyun			#clock-cells = <0>;
378*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-apb1-clk";
379*4882a593Smuzhiyun			reg = <0x01c20058 0x4>;
380*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
381*4882a593Smuzhiyun			clock-output-names = "apb1";
382*4882a593Smuzhiyun		};
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun		apb1_gates: clk@01c2006c {
385*4882a593Smuzhiyun			#clock-cells = <1>;
386*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-apb1-gates-clk";
387*4882a593Smuzhiyun			reg = <0x01c2006c 0x4>;
388*4882a593Smuzhiyun			clocks = <&apb1>;
389*4882a593Smuzhiyun			clock-indices = <0>, <1>,
390*4882a593Smuzhiyun					<2>, <4>,
391*4882a593Smuzhiyun					<5>, <6>,
392*4882a593Smuzhiyun					<7>, <16>,
393*4882a593Smuzhiyun					<17>, <18>,
394*4882a593Smuzhiyun					<19>, <20>,
395*4882a593Smuzhiyun					<21>, <22>,
396*4882a593Smuzhiyun					<23>;
397*4882a593Smuzhiyun			clock-output-names = "apb1_i2c0", "apb1_i2c1",
398*4882a593Smuzhiyun					     "apb1_i2c2", "apb1_can",
399*4882a593Smuzhiyun					     "apb1_scr", "apb1_ps20",
400*4882a593Smuzhiyun					     "apb1_ps21", "apb1_uart0",
401*4882a593Smuzhiyun					     "apb1_uart1", "apb1_uart2",
402*4882a593Smuzhiyun					     "apb1_uart3", "apb1_uart4",
403*4882a593Smuzhiyun					     "apb1_uart5", "apb1_uart6",
404*4882a593Smuzhiyun					     "apb1_uart7";
405*4882a593Smuzhiyun		};
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun		nand_clk: clk@01c20080 {
408*4882a593Smuzhiyun			#clock-cells = <0>;
409*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
410*4882a593Smuzhiyun			reg = <0x01c20080 0x4>;
411*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
412*4882a593Smuzhiyun			clock-output-names = "nand";
413*4882a593Smuzhiyun		};
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun		ms_clk: clk@01c20084 {
416*4882a593Smuzhiyun			#clock-cells = <0>;
417*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
418*4882a593Smuzhiyun			reg = <0x01c20084 0x4>;
419*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
420*4882a593Smuzhiyun			clock-output-names = "ms";
421*4882a593Smuzhiyun		};
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun		mmc0_clk: clk@01c20088 {
424*4882a593Smuzhiyun			#clock-cells = <1>;
425*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
426*4882a593Smuzhiyun			reg = <0x01c20088 0x4>;
427*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
428*4882a593Smuzhiyun			clock-output-names = "mmc0",
429*4882a593Smuzhiyun					     "mmc0_output",
430*4882a593Smuzhiyun					     "mmc0_sample";
431*4882a593Smuzhiyun		};
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun		mmc1_clk: clk@01c2008c {
434*4882a593Smuzhiyun			#clock-cells = <1>;
435*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
436*4882a593Smuzhiyun			reg = <0x01c2008c 0x4>;
437*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
438*4882a593Smuzhiyun			clock-output-names = "mmc1",
439*4882a593Smuzhiyun					     "mmc1_output",
440*4882a593Smuzhiyun					     "mmc1_sample";
441*4882a593Smuzhiyun		};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun		mmc2_clk: clk@01c20090 {
444*4882a593Smuzhiyun			#clock-cells = <1>;
445*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
446*4882a593Smuzhiyun			reg = <0x01c20090 0x4>;
447*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
448*4882a593Smuzhiyun			clock-output-names = "mmc2",
449*4882a593Smuzhiyun					     "mmc2_output",
450*4882a593Smuzhiyun					     "mmc2_sample";
451*4882a593Smuzhiyun		};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun		mmc3_clk: clk@01c20094 {
454*4882a593Smuzhiyun			#clock-cells = <1>;
455*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc-clk";
456*4882a593Smuzhiyun			reg = <0x01c20094 0x4>;
457*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
458*4882a593Smuzhiyun			clock-output-names = "mmc3",
459*4882a593Smuzhiyun					     "mmc3_output",
460*4882a593Smuzhiyun					     "mmc3_sample";
461*4882a593Smuzhiyun		};
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun		ts_clk: clk@01c20098 {
464*4882a593Smuzhiyun			#clock-cells = <0>;
465*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
466*4882a593Smuzhiyun			reg = <0x01c20098 0x4>;
467*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
468*4882a593Smuzhiyun			clock-output-names = "ts";
469*4882a593Smuzhiyun		};
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun		ss_clk: clk@01c2009c {
472*4882a593Smuzhiyun			#clock-cells = <0>;
473*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
474*4882a593Smuzhiyun			reg = <0x01c2009c 0x4>;
475*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
476*4882a593Smuzhiyun			clock-output-names = "ss";
477*4882a593Smuzhiyun		};
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun		spi0_clk: clk@01c200a0 {
480*4882a593Smuzhiyun			#clock-cells = <0>;
481*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
482*4882a593Smuzhiyun			reg = <0x01c200a0 0x4>;
483*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
484*4882a593Smuzhiyun			clock-output-names = "spi0";
485*4882a593Smuzhiyun		};
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun		spi1_clk: clk@01c200a4 {
488*4882a593Smuzhiyun			#clock-cells = <0>;
489*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
490*4882a593Smuzhiyun			reg = <0x01c200a4 0x4>;
491*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
492*4882a593Smuzhiyun			clock-output-names = "spi1";
493*4882a593Smuzhiyun		};
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun		spi2_clk: clk@01c200a8 {
496*4882a593Smuzhiyun			#clock-cells = <0>;
497*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
498*4882a593Smuzhiyun			reg = <0x01c200a8 0x4>;
499*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
500*4882a593Smuzhiyun			clock-output-names = "spi2";
501*4882a593Smuzhiyun		};
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun		pata_clk: clk@01c200ac {
504*4882a593Smuzhiyun			#clock-cells = <0>;
505*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
506*4882a593Smuzhiyun			reg = <0x01c200ac 0x4>;
507*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
508*4882a593Smuzhiyun			clock-output-names = "pata";
509*4882a593Smuzhiyun		};
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun		ir0_clk: clk@01c200b0 {
512*4882a593Smuzhiyun			#clock-cells = <0>;
513*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
514*4882a593Smuzhiyun			reg = <0x01c200b0 0x4>;
515*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
516*4882a593Smuzhiyun			clock-output-names = "ir0";
517*4882a593Smuzhiyun		};
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun		ir1_clk: clk@01c200b4 {
520*4882a593Smuzhiyun			#clock-cells = <0>;
521*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
522*4882a593Smuzhiyun			reg = <0x01c200b4 0x4>;
523*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
524*4882a593Smuzhiyun			clock-output-names = "ir1";
525*4882a593Smuzhiyun		};
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun		spdif_clk: clk@01c200c0 {
528*4882a593Smuzhiyun			#clock-cells = <0>;
529*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod1-clk";
530*4882a593Smuzhiyun			reg = <0x01c200c0 0x4>;
531*4882a593Smuzhiyun			clocks = <&pll2 SUN4I_A10_PLL2_8X>,
532*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_4X>,
533*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_2X>,
534*4882a593Smuzhiyun				 <&pll2 SUN4I_A10_PLL2_1X>;
535*4882a593Smuzhiyun			clock-output-names = "spdif";
536*4882a593Smuzhiyun		};
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun		usb_clk: clk@01c200cc {
539*4882a593Smuzhiyun			#clock-cells = <1>;
540*4882a593Smuzhiyun			#reset-cells = <1>;
541*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-usb-clk";
542*4882a593Smuzhiyun			reg = <0x01c200cc 0x4>;
543*4882a593Smuzhiyun			clocks = <&pll6 1>;
544*4882a593Smuzhiyun			clock-output-names = "usb_ohci0", "usb_ohci1",
545*4882a593Smuzhiyun					     "usb_phy";
546*4882a593Smuzhiyun		};
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun		spi3_clk: clk@01c200d4 {
549*4882a593Smuzhiyun			#clock-cells = <0>;
550*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mod0-clk";
551*4882a593Smuzhiyun			reg = <0x01c200d4 0x4>;
552*4882a593Smuzhiyun			clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
553*4882a593Smuzhiyun			clock-output-names = "spi3";
554*4882a593Smuzhiyun		};
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun		dram_gates: clk@01c20100 {
557*4882a593Smuzhiyun			#clock-cells = <1>;
558*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-dram-gates-clk";
559*4882a593Smuzhiyun			reg = <0x01c20100 0x4>;
560*4882a593Smuzhiyun			clocks = <&pll5 0>;
561*4882a593Smuzhiyun			clock-indices = <0>,
562*4882a593Smuzhiyun					<1>, <2>,
563*4882a593Smuzhiyun					<3>,
564*4882a593Smuzhiyun					<4>,
565*4882a593Smuzhiyun					<5>, <6>,
566*4882a593Smuzhiyun					<15>,
567*4882a593Smuzhiyun					<24>, <25>,
568*4882a593Smuzhiyun					<26>, <27>,
569*4882a593Smuzhiyun					<28>, <29>;
570*4882a593Smuzhiyun			clock-output-names = "dram_ve",
571*4882a593Smuzhiyun					     "dram_csi0", "dram_csi1",
572*4882a593Smuzhiyun					     "dram_ts",
573*4882a593Smuzhiyun					     "dram_tvd",
574*4882a593Smuzhiyun					     "dram_tve0", "dram_tve1",
575*4882a593Smuzhiyun					     "dram_output",
576*4882a593Smuzhiyun					     "dram_de_fe1", "dram_de_fe0",
577*4882a593Smuzhiyun					     "dram_de_be0", "dram_de_be1",
578*4882a593Smuzhiyun					     "dram_de_mp", "dram_ace";
579*4882a593Smuzhiyun		};
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun		de_be0_clk: clk@01c20104 {
582*4882a593Smuzhiyun			#clock-cells = <0>;
583*4882a593Smuzhiyun			#reset-cells = <0>;
584*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-clk";
585*4882a593Smuzhiyun			reg = <0x01c20104 0x4>;
586*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll5 1>;
587*4882a593Smuzhiyun			clock-output-names = "de-be0";
588*4882a593Smuzhiyun		};
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun		de_be1_clk: clk@01c20108 {
591*4882a593Smuzhiyun			#clock-cells = <0>;
592*4882a593Smuzhiyun			#reset-cells = <0>;
593*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-clk";
594*4882a593Smuzhiyun			reg = <0x01c20108 0x4>;
595*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll5 1>;
596*4882a593Smuzhiyun			clock-output-names = "de-be1";
597*4882a593Smuzhiyun		};
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun		de_fe0_clk: clk@01c2010c {
600*4882a593Smuzhiyun			#clock-cells = <0>;
601*4882a593Smuzhiyun			#reset-cells = <0>;
602*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-clk";
603*4882a593Smuzhiyun			reg = <0x01c2010c 0x4>;
604*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll5 1>;
605*4882a593Smuzhiyun			clock-output-names = "de-fe0";
606*4882a593Smuzhiyun		};
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun		de_fe1_clk: clk@01c20110 {
609*4882a593Smuzhiyun			#clock-cells = <0>;
610*4882a593Smuzhiyun			#reset-cells = <0>;
611*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-display-clk";
612*4882a593Smuzhiyun			reg = <0x01c20110 0x4>;
613*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll5 1>;
614*4882a593Smuzhiyun			clock-output-names = "de-fe1";
615*4882a593Smuzhiyun		};
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun		tcon0_ch0_clk: clk@01c20118 {
619*4882a593Smuzhiyun			#clock-cells = <0>;
620*4882a593Smuzhiyun			#reset-cells = <1>;
621*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon-ch0-clk";
622*4882a593Smuzhiyun			reg = <0x01c20118 0x4>;
623*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
624*4882a593Smuzhiyun			clock-output-names = "tcon0-ch0-sclk";
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun		};
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun		tcon1_ch0_clk: clk@01c2011c {
629*4882a593Smuzhiyun			#clock-cells = <0>;
630*4882a593Smuzhiyun			#reset-cells = <1>;
631*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon-ch1-clk";
632*4882a593Smuzhiyun			reg = <0x01c2011c 0x4>;
633*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
634*4882a593Smuzhiyun			clock-output-names = "tcon1-ch0-sclk";
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun		};
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun		tcon0_ch1_clk: clk@01c2012c {
639*4882a593Smuzhiyun			#clock-cells = <0>;
640*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon-ch0-clk";
641*4882a593Smuzhiyun			reg = <0x01c2012c 0x4>;
642*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
643*4882a593Smuzhiyun			clock-output-names = "tcon0-ch1-sclk";
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun		};
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun		tcon1_ch1_clk: clk@01c20130 {
648*4882a593Smuzhiyun			#clock-cells = <0>;
649*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-tcon-ch1-clk";
650*4882a593Smuzhiyun			reg = <0x01c20130 0x4>;
651*4882a593Smuzhiyun			clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
652*4882a593Smuzhiyun			clock-output-names = "tcon1-ch1-sclk";
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun		};
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun		ve_clk: clk@01c2013c {
657*4882a593Smuzhiyun			#clock-cells = <0>;
658*4882a593Smuzhiyun			#reset-cells = <0>;
659*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ve-clk";
660*4882a593Smuzhiyun			reg = <0x01c2013c 0x4>;
661*4882a593Smuzhiyun			clocks = <&pll4>;
662*4882a593Smuzhiyun			clock-output-names = "ve";
663*4882a593Smuzhiyun		};
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun		codec_clk: clk@01c20140 {
666*4882a593Smuzhiyun			#clock-cells = <0>;
667*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-codec-clk";
668*4882a593Smuzhiyun			reg = <0x01c20140 0x4>;
669*4882a593Smuzhiyun			clocks = <&pll2 SUN4I_A10_PLL2_1X>;
670*4882a593Smuzhiyun			clock-output-names = "codec";
671*4882a593Smuzhiyun		};
672*4882a593Smuzhiyun	};
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun	soc@01c00000 {
675*4882a593Smuzhiyun		compatible = "simple-bus";
676*4882a593Smuzhiyun		#address-cells = <1>;
677*4882a593Smuzhiyun		#size-cells = <1>;
678*4882a593Smuzhiyun		ranges;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun		sram-controller@01c00000 {
681*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-sram-controller";
682*4882a593Smuzhiyun			reg = <0x01c00000 0x30>;
683*4882a593Smuzhiyun			#address-cells = <1>;
684*4882a593Smuzhiyun			#size-cells = <1>;
685*4882a593Smuzhiyun			ranges;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun			sram_a: sram@00000000 {
688*4882a593Smuzhiyun				compatible = "mmio-sram";
689*4882a593Smuzhiyun				reg = <0x00000000 0xc000>;
690*4882a593Smuzhiyun				#address-cells = <1>;
691*4882a593Smuzhiyun				#size-cells = <1>;
692*4882a593Smuzhiyun				ranges = <0 0x00000000 0xc000>;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun				emac_sram: sram-section@8000 {
695*4882a593Smuzhiyun					compatible = "allwinner,sun4i-a10-sram-a3-a4";
696*4882a593Smuzhiyun					reg = <0x8000 0x4000>;
697*4882a593Smuzhiyun					status = "disabled";
698*4882a593Smuzhiyun				};
699*4882a593Smuzhiyun			};
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun			sram_d: sram@00010000 {
702*4882a593Smuzhiyun				compatible = "mmio-sram";
703*4882a593Smuzhiyun				reg = <0x00010000 0x1000>;
704*4882a593Smuzhiyun				#address-cells = <1>;
705*4882a593Smuzhiyun				#size-cells = <1>;
706*4882a593Smuzhiyun				ranges = <0 0x00010000 0x1000>;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun				otg_sram: sram-section@0000 {
709*4882a593Smuzhiyun					compatible = "allwinner,sun4i-a10-sram-d";
710*4882a593Smuzhiyun					reg = <0x0000 0x1000>;
711*4882a593Smuzhiyun					status = "disabled";
712*4882a593Smuzhiyun				};
713*4882a593Smuzhiyun			};
714*4882a593Smuzhiyun		};
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun		dma: dma-controller@01c02000 {
717*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-dma";
718*4882a593Smuzhiyun			reg = <0x01c02000 0x1000>;
719*4882a593Smuzhiyun			interrupts = <27>;
720*4882a593Smuzhiyun			clocks = <&ahb_gates 6>;
721*4882a593Smuzhiyun			#dma-cells = <2>;
722*4882a593Smuzhiyun		};
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun		nfc: nand@01c03000 {
725*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-nand";
726*4882a593Smuzhiyun			reg = <0x01c03000 0x1000>;
727*4882a593Smuzhiyun			interrupts = <37>;
728*4882a593Smuzhiyun			clocks = <&ahb_gates 13>, <&nand_clk>;
729*4882a593Smuzhiyun			clock-names = "ahb", "mod";
730*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 3>;
731*4882a593Smuzhiyun			dma-names = "rxtx";
732*4882a593Smuzhiyun			status = "disabled";
733*4882a593Smuzhiyun			#address-cells = <1>;
734*4882a593Smuzhiyun			#size-cells = <0>;
735*4882a593Smuzhiyun		};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun		spi0: spi@01c05000 {
738*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
739*4882a593Smuzhiyun			reg = <0x01c05000 0x1000>;
740*4882a593Smuzhiyun			interrupts = <10>;
741*4882a593Smuzhiyun			clocks = <&ahb_gates 20>, <&spi0_clk>;
742*4882a593Smuzhiyun			clock-names = "ahb", "mod";
743*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 27>,
744*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 26>;
745*4882a593Smuzhiyun			dma-names = "rx", "tx";
746*4882a593Smuzhiyun			status = "disabled";
747*4882a593Smuzhiyun			#address-cells = <1>;
748*4882a593Smuzhiyun			#size-cells = <0>;
749*4882a593Smuzhiyun		};
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun		spi1: spi@01c06000 {
752*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
753*4882a593Smuzhiyun			reg = <0x01c06000 0x1000>;
754*4882a593Smuzhiyun			interrupts = <11>;
755*4882a593Smuzhiyun			clocks = <&ahb_gates 21>, <&spi1_clk>;
756*4882a593Smuzhiyun			clock-names = "ahb", "mod";
757*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 9>,
758*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 8>;
759*4882a593Smuzhiyun			dma-names = "rx", "tx";
760*4882a593Smuzhiyun			status = "disabled";
761*4882a593Smuzhiyun			#address-cells = <1>;
762*4882a593Smuzhiyun			#size-cells = <0>;
763*4882a593Smuzhiyun		};
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun		emac: ethernet@01c0b000 {
766*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-emac";
767*4882a593Smuzhiyun			reg = <0x01c0b000 0x1000>;
768*4882a593Smuzhiyun			interrupts = <55>;
769*4882a593Smuzhiyun			clocks = <&ahb_gates 17>;
770*4882a593Smuzhiyun			allwinner,sram = <&emac_sram 1>;
771*4882a593Smuzhiyun			status = "disabled";
772*4882a593Smuzhiyun		};
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun		mdio: mdio@01c0b080 {
775*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mdio";
776*4882a593Smuzhiyun			reg = <0x01c0b080 0x14>;
777*4882a593Smuzhiyun			status = "disabled";
778*4882a593Smuzhiyun			#address-cells = <1>;
779*4882a593Smuzhiyun			#size-cells = <0>;
780*4882a593Smuzhiyun		};
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun		mmc0: mmc@01c0f000 {
783*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc";
784*4882a593Smuzhiyun			reg = <0x01c0f000 0x1000>;
785*4882a593Smuzhiyun			clocks = <&ahb_gates 8>,
786*4882a593Smuzhiyun				 <&mmc0_clk 0>,
787*4882a593Smuzhiyun				 <&mmc0_clk 1>,
788*4882a593Smuzhiyun				 <&mmc0_clk 2>;
789*4882a593Smuzhiyun			clock-names = "ahb",
790*4882a593Smuzhiyun				      "mmc",
791*4882a593Smuzhiyun				      "output",
792*4882a593Smuzhiyun				      "sample";
793*4882a593Smuzhiyun			interrupts = <32>;
794*4882a593Smuzhiyun			status = "disabled";
795*4882a593Smuzhiyun			#address-cells = <1>;
796*4882a593Smuzhiyun			#size-cells = <0>;
797*4882a593Smuzhiyun		};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun		mmc1: mmc@01c10000 {
800*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc";
801*4882a593Smuzhiyun			reg = <0x01c10000 0x1000>;
802*4882a593Smuzhiyun			clocks = <&ahb_gates 9>,
803*4882a593Smuzhiyun				 <&mmc1_clk 0>,
804*4882a593Smuzhiyun				 <&mmc1_clk 1>,
805*4882a593Smuzhiyun				 <&mmc1_clk 2>;
806*4882a593Smuzhiyun			clock-names = "ahb",
807*4882a593Smuzhiyun				      "mmc",
808*4882a593Smuzhiyun				      "output",
809*4882a593Smuzhiyun				      "sample";
810*4882a593Smuzhiyun			interrupts = <33>;
811*4882a593Smuzhiyun			status = "disabled";
812*4882a593Smuzhiyun			#address-cells = <1>;
813*4882a593Smuzhiyun			#size-cells = <0>;
814*4882a593Smuzhiyun		};
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun		mmc2: mmc@01c11000 {
817*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc";
818*4882a593Smuzhiyun			reg = <0x01c11000 0x1000>;
819*4882a593Smuzhiyun			clocks = <&ahb_gates 10>,
820*4882a593Smuzhiyun				 <&mmc2_clk 0>,
821*4882a593Smuzhiyun				 <&mmc2_clk 1>,
822*4882a593Smuzhiyun				 <&mmc2_clk 2>;
823*4882a593Smuzhiyun			clock-names = "ahb",
824*4882a593Smuzhiyun				      "mmc",
825*4882a593Smuzhiyun				      "output",
826*4882a593Smuzhiyun				      "sample";
827*4882a593Smuzhiyun			interrupts = <34>;
828*4882a593Smuzhiyun			status = "disabled";
829*4882a593Smuzhiyun			#address-cells = <1>;
830*4882a593Smuzhiyun			#size-cells = <0>;
831*4882a593Smuzhiyun		};
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun		mmc3: mmc@01c12000 {
834*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-mmc";
835*4882a593Smuzhiyun			reg = <0x01c12000 0x1000>;
836*4882a593Smuzhiyun			clocks = <&ahb_gates 11>,
837*4882a593Smuzhiyun				 <&mmc3_clk 0>,
838*4882a593Smuzhiyun				 <&mmc3_clk 1>,
839*4882a593Smuzhiyun				 <&mmc3_clk 2>;
840*4882a593Smuzhiyun			clock-names = "ahb",
841*4882a593Smuzhiyun				      "mmc",
842*4882a593Smuzhiyun				      "output",
843*4882a593Smuzhiyun				      "sample";
844*4882a593Smuzhiyun			interrupts = <35>;
845*4882a593Smuzhiyun			status = "disabled";
846*4882a593Smuzhiyun			#address-cells = <1>;
847*4882a593Smuzhiyun			#size-cells = <0>;
848*4882a593Smuzhiyun		};
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun		usb_otg: usb@01c13000 {
851*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-musb";
852*4882a593Smuzhiyun			reg = <0x01c13000 0x0400>;
853*4882a593Smuzhiyun			clocks = <&ahb_gates 0>;
854*4882a593Smuzhiyun			interrupts = <38>;
855*4882a593Smuzhiyun			interrupt-names = "mc";
856*4882a593Smuzhiyun			phys = <&usbphy 0>;
857*4882a593Smuzhiyun			phy-names = "usb";
858*4882a593Smuzhiyun			extcon = <&usbphy 0>;
859*4882a593Smuzhiyun			allwinner,sram = <&otg_sram 1>;
860*4882a593Smuzhiyun			status = "disabled";
861*4882a593Smuzhiyun		};
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun		usbphy: phy@01c13400 {
864*4882a593Smuzhiyun			#phy-cells = <1>;
865*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-usb-phy";
866*4882a593Smuzhiyun			reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
867*4882a593Smuzhiyun			reg-names = "phy_ctrl", "pmu1", "pmu2";
868*4882a593Smuzhiyun			clocks = <&usb_clk 8>;
869*4882a593Smuzhiyun			clock-names = "usb_phy";
870*4882a593Smuzhiyun			resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
871*4882a593Smuzhiyun			reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
872*4882a593Smuzhiyun			status = "disabled";
873*4882a593Smuzhiyun		};
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun		ehci0: usb@01c14000 {
876*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
877*4882a593Smuzhiyun			reg = <0x01c14000 0x100>;
878*4882a593Smuzhiyun			interrupts = <39>;
879*4882a593Smuzhiyun			clocks = <&ahb_gates 1>;
880*4882a593Smuzhiyun			phys = <&usbphy 1>;
881*4882a593Smuzhiyun			phy-names = "usb";
882*4882a593Smuzhiyun			status = "disabled";
883*4882a593Smuzhiyun		};
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun		ohci0: usb@01c14400 {
886*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
887*4882a593Smuzhiyun			reg = <0x01c14400 0x100>;
888*4882a593Smuzhiyun			interrupts = <64>;
889*4882a593Smuzhiyun			clocks = <&usb_clk 6>, <&ahb_gates 2>;
890*4882a593Smuzhiyun			phys = <&usbphy 1>;
891*4882a593Smuzhiyun			phy-names = "usb";
892*4882a593Smuzhiyun			status = "disabled";
893*4882a593Smuzhiyun		};
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun		crypto: crypto-engine@01c15000 {
896*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-crypto";
897*4882a593Smuzhiyun			reg = <0x01c15000 0x1000>;
898*4882a593Smuzhiyun			interrupts = <86>;
899*4882a593Smuzhiyun			clocks = <&ahb_gates 5>, <&ss_clk>;
900*4882a593Smuzhiyun			clock-names = "ahb", "mod";
901*4882a593Smuzhiyun		};
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun		spi2: spi@01c17000 {
904*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
905*4882a593Smuzhiyun			reg = <0x01c17000 0x1000>;
906*4882a593Smuzhiyun			interrupts = <12>;
907*4882a593Smuzhiyun			clocks = <&ahb_gates 22>, <&spi2_clk>;
908*4882a593Smuzhiyun			clock-names = "ahb", "mod";
909*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 29>,
910*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 28>;
911*4882a593Smuzhiyun			dma-names = "rx", "tx";
912*4882a593Smuzhiyun			status = "disabled";
913*4882a593Smuzhiyun			#address-cells = <1>;
914*4882a593Smuzhiyun			#size-cells = <0>;
915*4882a593Smuzhiyun		};
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun		ahci: sata@01c18000 {
918*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ahci";
919*4882a593Smuzhiyun			reg = <0x01c18000 0x1000>;
920*4882a593Smuzhiyun			interrupts = <56>;
921*4882a593Smuzhiyun			clocks = <&pll6 0>, <&ahb_gates 25>;
922*4882a593Smuzhiyun			status = "disabled";
923*4882a593Smuzhiyun		};
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun		ehci1: usb@01c1c000 {
926*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
927*4882a593Smuzhiyun			reg = <0x01c1c000 0x100>;
928*4882a593Smuzhiyun			interrupts = <40>;
929*4882a593Smuzhiyun			clocks = <&ahb_gates 3>;
930*4882a593Smuzhiyun			phys = <&usbphy 2>;
931*4882a593Smuzhiyun			phy-names = "usb";
932*4882a593Smuzhiyun			status = "disabled";
933*4882a593Smuzhiyun		};
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun		ohci1: usb@01c1c400 {
936*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
937*4882a593Smuzhiyun			reg = <0x01c1c400 0x100>;
938*4882a593Smuzhiyun			interrupts = <65>;
939*4882a593Smuzhiyun			clocks = <&usb_clk 7>, <&ahb_gates 4>;
940*4882a593Smuzhiyun			phys = <&usbphy 2>;
941*4882a593Smuzhiyun			phy-names = "usb";
942*4882a593Smuzhiyun			status = "disabled";
943*4882a593Smuzhiyun		};
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun		spi3: spi@01c1f000 {
946*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spi";
947*4882a593Smuzhiyun			reg = <0x01c1f000 0x1000>;
948*4882a593Smuzhiyun			interrupts = <50>;
949*4882a593Smuzhiyun			clocks = <&ahb_gates 23>, <&spi3_clk>;
950*4882a593Smuzhiyun			clock-names = "ahb", "mod";
951*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_DEDICATED 31>,
952*4882a593Smuzhiyun			       <&dma SUN4I_DMA_DEDICATED 30>;
953*4882a593Smuzhiyun			dma-names = "rx", "tx";
954*4882a593Smuzhiyun			status = "disabled";
955*4882a593Smuzhiyun			#address-cells = <1>;
956*4882a593Smuzhiyun			#size-cells = <0>;
957*4882a593Smuzhiyun		};
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun		intc: interrupt-controller@01c20400 {
960*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ic";
961*4882a593Smuzhiyun			reg = <0x01c20400 0x400>;
962*4882a593Smuzhiyun			interrupt-controller;
963*4882a593Smuzhiyun			#interrupt-cells = <1>;
964*4882a593Smuzhiyun		};
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun		pio: pinctrl@01c20800 {
967*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pinctrl";
968*4882a593Smuzhiyun			reg = <0x01c20800 0x400>;
969*4882a593Smuzhiyun			interrupts = <28>;
970*4882a593Smuzhiyun			clocks = <&apb0_gates 5>;
971*4882a593Smuzhiyun			gpio-controller;
972*4882a593Smuzhiyun			interrupt-controller;
973*4882a593Smuzhiyun			#interrupt-cells = <3>;
974*4882a593Smuzhiyun			#gpio-cells = <3>;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun			emac_pins_a: emac0@0 {
977*4882a593Smuzhiyun				allwinner,pins = "PA0", "PA1", "PA2",
978*4882a593Smuzhiyun						"PA3", "PA4", "PA5", "PA6",
979*4882a593Smuzhiyun						"PA7", "PA8", "PA9", "PA10",
980*4882a593Smuzhiyun						"PA11", "PA12", "PA13", "PA14",
981*4882a593Smuzhiyun						"PA15", "PA16";
982*4882a593Smuzhiyun				allwinner,function = "emac";
983*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
984*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
985*4882a593Smuzhiyun			};
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun			i2c0_pins_a: i2c0@0 {
988*4882a593Smuzhiyun				allwinner,pins = "PB0", "PB1";
989*4882a593Smuzhiyun				allwinner,function = "i2c0";
990*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
991*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
992*4882a593Smuzhiyun			};
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun			i2c1_pins_a: i2c1@0 {
995*4882a593Smuzhiyun				allwinner,pins = "PB18", "PB19";
996*4882a593Smuzhiyun				allwinner,function = "i2c1";
997*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
998*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
999*4882a593Smuzhiyun			};
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun			i2c2_pins_a: i2c2@0 {
1002*4882a593Smuzhiyun				allwinner,pins = "PB20", "PB21";
1003*4882a593Smuzhiyun				allwinner,function = "i2c2";
1004*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1005*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1006*4882a593Smuzhiyun			};
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun			ir0_rx_pins_a: ir0@0 {
1009*4882a593Smuzhiyun				allwinner,pins = "PB4";
1010*4882a593Smuzhiyun				allwinner,function = "ir0";
1011*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1012*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1013*4882a593Smuzhiyun			};
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun			ir0_tx_pins_a: ir0@1 {
1016*4882a593Smuzhiyun				allwinner,pins = "PB3";
1017*4882a593Smuzhiyun				allwinner,function = "ir0";
1018*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1019*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1020*4882a593Smuzhiyun			};
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun			ir1_rx_pins_a: ir1@0 {
1023*4882a593Smuzhiyun				allwinner,pins = "PB23";
1024*4882a593Smuzhiyun				allwinner,function = "ir1";
1025*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1026*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1027*4882a593Smuzhiyun			};
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun			ir1_tx_pins_a: ir1@1 {
1030*4882a593Smuzhiyun				allwinner,pins = "PB22";
1031*4882a593Smuzhiyun				allwinner,function = "ir1";
1032*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1033*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1034*4882a593Smuzhiyun			};
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun			mmc0_pins_a: mmc0@0 {
1037*4882a593Smuzhiyun				allwinner,pins = "PF0", "PF1", "PF2",
1038*4882a593Smuzhiyun						 "PF3", "PF4", "PF5";
1039*4882a593Smuzhiyun				allwinner,function = "mmc0";
1040*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_30_MA>;
1041*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1042*4882a593Smuzhiyun			};
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun			mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
1045*4882a593Smuzhiyun				allwinner,pins = "PH1";
1046*4882a593Smuzhiyun				allwinner,function = "gpio_in";
1047*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1048*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
1049*4882a593Smuzhiyun			};
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun			ps20_pins_a: ps20@0 {
1052*4882a593Smuzhiyun				allwinner,pins = "PI20", "PI21";
1053*4882a593Smuzhiyun				allwinner,function = "ps2";
1054*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1055*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1056*4882a593Smuzhiyun			};
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun			ps21_pins_a: ps21@0 {
1059*4882a593Smuzhiyun				allwinner,pins = "PH12", "PH13";
1060*4882a593Smuzhiyun				allwinner,function = "ps2";
1061*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1062*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1063*4882a593Smuzhiyun			};
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun			pwm0_pins_a: pwm0@0 {
1066*4882a593Smuzhiyun				allwinner,pins = "PB2";
1067*4882a593Smuzhiyun				allwinner,function = "pwm";
1068*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1069*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1070*4882a593Smuzhiyun			};
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun			pwm1_pins_a: pwm1@0 {
1073*4882a593Smuzhiyun				allwinner,pins = "PI3";
1074*4882a593Smuzhiyun				allwinner,function = "pwm";
1075*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1076*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1077*4882a593Smuzhiyun			};
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun			spdif_tx_pins_a: spdif@0 {
1080*4882a593Smuzhiyun				allwinner,pins = "PB13";
1081*4882a593Smuzhiyun				allwinner,function = "spdif";
1082*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1083*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
1084*4882a593Smuzhiyun			};
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun			spi0_pins_a: spi0@0 {
1087*4882a593Smuzhiyun				allwinner,pins = "PI11", "PI12", "PI13";
1088*4882a593Smuzhiyun				allwinner,function = "spi0";
1089*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1090*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1091*4882a593Smuzhiyun			};
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun			spi0_cs0_pins_a: spi0_cs0@0 {
1094*4882a593Smuzhiyun				allwinner,pins = "PI10";
1095*4882a593Smuzhiyun				allwinner,function = "spi0";
1096*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1097*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1098*4882a593Smuzhiyun			};
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun			spi1_pins_a: spi1@0 {
1101*4882a593Smuzhiyun				allwinner,pins = "PI17", "PI18", "PI19";
1102*4882a593Smuzhiyun				allwinner,function = "spi1";
1103*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1104*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1105*4882a593Smuzhiyun			};
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun			spi1_cs0_pins_a: spi1_cs0@0 {
1108*4882a593Smuzhiyun				allwinner,pins = "PI16";
1109*4882a593Smuzhiyun				allwinner,function = "spi1";
1110*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1111*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1112*4882a593Smuzhiyun			};
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun			spi2_pins_a: spi2@0 {
1115*4882a593Smuzhiyun				allwinner,pins = "PC20", "PC21", "PC22";
1116*4882a593Smuzhiyun				allwinner,function = "spi2";
1117*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1118*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1119*4882a593Smuzhiyun			};
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun			spi2_pins_b: spi2@1 {
1122*4882a593Smuzhiyun				allwinner,pins = "PB15", "PB16", "PB17";
1123*4882a593Smuzhiyun				allwinner,function = "spi2";
1124*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1125*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1126*4882a593Smuzhiyun			};
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun			spi2_cs0_pins_a: spi2_cs0@0 {
1129*4882a593Smuzhiyun				allwinner,pins = "PC19";
1130*4882a593Smuzhiyun				allwinner,function = "spi2";
1131*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1132*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1133*4882a593Smuzhiyun			};
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun			spi2_cs0_pins_b: spi2_cs0@1 {
1136*4882a593Smuzhiyun				allwinner,pins = "PB14";
1137*4882a593Smuzhiyun				allwinner,function = "spi2";
1138*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1139*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1140*4882a593Smuzhiyun			};
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun			uart0_pins_a: uart0@0 {
1143*4882a593Smuzhiyun				allwinner,pins = "PB22", "PB23";
1144*4882a593Smuzhiyun				allwinner,function = "uart0";
1145*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1146*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1147*4882a593Smuzhiyun			};
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun			uart0_pins_b: uart0@1 {
1150*4882a593Smuzhiyun				allwinner,pins = "PF2", "PF4";
1151*4882a593Smuzhiyun				allwinner,function = "uart0";
1152*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1153*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1154*4882a593Smuzhiyun			};
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun			uart1_pins_a: uart1@0 {
1157*4882a593Smuzhiyun				allwinner,pins = "PA10", "PA11";
1158*4882a593Smuzhiyun				allwinner,function = "uart1";
1159*4882a593Smuzhiyun				allwinner,drive = <SUN4I_PINCTRL_10_MA>;
1160*4882a593Smuzhiyun				allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
1161*4882a593Smuzhiyun			};
1162*4882a593Smuzhiyun		};
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun		timer@01c20c00 {
1165*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-timer";
1166*4882a593Smuzhiyun			reg = <0x01c20c00 0x90>;
1167*4882a593Smuzhiyun			interrupts = <22>;
1168*4882a593Smuzhiyun			clocks = <&osc24M>;
1169*4882a593Smuzhiyun		};
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun		wdt: watchdog@01c20c90 {
1172*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-wdt";
1173*4882a593Smuzhiyun			reg = <0x01c20c90 0x10>;
1174*4882a593Smuzhiyun		};
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun		rtc: rtc@01c20d00 {
1177*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-rtc";
1178*4882a593Smuzhiyun			reg = <0x01c20d00 0x20>;
1179*4882a593Smuzhiyun			interrupts = <24>;
1180*4882a593Smuzhiyun		};
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun		pwm: pwm@01c20e00 {
1183*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-pwm";
1184*4882a593Smuzhiyun			reg = <0x01c20e00 0xc>;
1185*4882a593Smuzhiyun			clocks = <&osc24M>;
1186*4882a593Smuzhiyun			#pwm-cells = <3>;
1187*4882a593Smuzhiyun			status = "disabled";
1188*4882a593Smuzhiyun		};
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun		spdif: spdif@01c21000 {
1191*4882a593Smuzhiyun			#sound-dai-cells = <0>;
1192*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-spdif";
1193*4882a593Smuzhiyun			reg = <0x01c21000 0x400>;
1194*4882a593Smuzhiyun			interrupts = <13>;
1195*4882a593Smuzhiyun			clocks = <&apb0_gates 1>, <&spdif_clk>;
1196*4882a593Smuzhiyun			clock-names = "apb", "spdif";
1197*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 2>,
1198*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 2>;
1199*4882a593Smuzhiyun			dma-names = "rx", "tx";
1200*4882a593Smuzhiyun			status = "disabled";
1201*4882a593Smuzhiyun		};
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun		ir0: ir@01c21800 {
1204*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ir";
1205*4882a593Smuzhiyun			clocks = <&apb0_gates 6>, <&ir0_clk>;
1206*4882a593Smuzhiyun			clock-names = "apb", "ir";
1207*4882a593Smuzhiyun			interrupts = <5>;
1208*4882a593Smuzhiyun			reg = <0x01c21800 0x40>;
1209*4882a593Smuzhiyun			status = "disabled";
1210*4882a593Smuzhiyun		};
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun		ir1: ir@01c21c00 {
1213*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ir";
1214*4882a593Smuzhiyun			clocks = <&apb0_gates 7>, <&ir1_clk>;
1215*4882a593Smuzhiyun			clock-names = "apb", "ir";
1216*4882a593Smuzhiyun			interrupts = <6>;
1217*4882a593Smuzhiyun			reg = <0x01c21c00 0x40>;
1218*4882a593Smuzhiyun			status = "disabled";
1219*4882a593Smuzhiyun		};
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun		lradc: lradc@01c22800 {
1222*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-lradc-keys";
1223*4882a593Smuzhiyun			reg = <0x01c22800 0x100>;
1224*4882a593Smuzhiyun			interrupts = <31>;
1225*4882a593Smuzhiyun			status = "disabled";
1226*4882a593Smuzhiyun		};
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun		codec: codec@01c22c00 {
1229*4882a593Smuzhiyun			#sound-dai-cells = <0>;
1230*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-codec";
1231*4882a593Smuzhiyun			reg = <0x01c22c00 0x40>;
1232*4882a593Smuzhiyun			interrupts = <30>;
1233*4882a593Smuzhiyun			clocks = <&apb0_gates 0>, <&codec_clk>;
1234*4882a593Smuzhiyun			clock-names = "apb", "codec";
1235*4882a593Smuzhiyun			dmas = <&dma SUN4I_DMA_NORMAL 19>,
1236*4882a593Smuzhiyun			       <&dma SUN4I_DMA_NORMAL 19>;
1237*4882a593Smuzhiyun			dma-names = "rx", "tx";
1238*4882a593Smuzhiyun			status = "disabled";
1239*4882a593Smuzhiyun		};
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun		sid: eeprom@01c23800 {
1242*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-sid";
1243*4882a593Smuzhiyun			reg = <0x01c23800 0x10>;
1244*4882a593Smuzhiyun		};
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun		rtp: rtp@01c25000 {
1247*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ts";
1248*4882a593Smuzhiyun			reg = <0x01c25000 0x100>;
1249*4882a593Smuzhiyun			interrupts = <29>;
1250*4882a593Smuzhiyun			#thermal-sensor-cells = <0>;
1251*4882a593Smuzhiyun		};
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun		uart0: serial@01c28000 {
1254*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1255*4882a593Smuzhiyun			reg = <0x01c28000 0x400>;
1256*4882a593Smuzhiyun			interrupts = <1>;
1257*4882a593Smuzhiyun			reg-shift = <2>;
1258*4882a593Smuzhiyun			reg-io-width = <4>;
1259*4882a593Smuzhiyun			clocks = <&apb1_gates 16>;
1260*4882a593Smuzhiyun			status = "disabled";
1261*4882a593Smuzhiyun		};
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun		uart1: serial@01c28400 {
1264*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1265*4882a593Smuzhiyun			reg = <0x01c28400 0x400>;
1266*4882a593Smuzhiyun			interrupts = <2>;
1267*4882a593Smuzhiyun			reg-shift = <2>;
1268*4882a593Smuzhiyun			reg-io-width = <4>;
1269*4882a593Smuzhiyun			clocks = <&apb1_gates 17>;
1270*4882a593Smuzhiyun			status = "disabled";
1271*4882a593Smuzhiyun		};
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun		uart2: serial@01c28800 {
1274*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1275*4882a593Smuzhiyun			reg = <0x01c28800 0x400>;
1276*4882a593Smuzhiyun			interrupts = <3>;
1277*4882a593Smuzhiyun			reg-shift = <2>;
1278*4882a593Smuzhiyun			reg-io-width = <4>;
1279*4882a593Smuzhiyun			clocks = <&apb1_gates 18>;
1280*4882a593Smuzhiyun			status = "disabled";
1281*4882a593Smuzhiyun		};
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun		uart3: serial@01c28c00 {
1284*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1285*4882a593Smuzhiyun			reg = <0x01c28c00 0x400>;
1286*4882a593Smuzhiyun			interrupts = <4>;
1287*4882a593Smuzhiyun			reg-shift = <2>;
1288*4882a593Smuzhiyun			reg-io-width = <4>;
1289*4882a593Smuzhiyun			clocks = <&apb1_gates 19>;
1290*4882a593Smuzhiyun			status = "disabled";
1291*4882a593Smuzhiyun		};
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun		uart4: serial@01c29000 {
1294*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1295*4882a593Smuzhiyun			reg = <0x01c29000 0x400>;
1296*4882a593Smuzhiyun			interrupts = <17>;
1297*4882a593Smuzhiyun			reg-shift = <2>;
1298*4882a593Smuzhiyun			reg-io-width = <4>;
1299*4882a593Smuzhiyun			clocks = <&apb1_gates 20>;
1300*4882a593Smuzhiyun			status = "disabled";
1301*4882a593Smuzhiyun		};
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun		uart5: serial@01c29400 {
1304*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1305*4882a593Smuzhiyun			reg = <0x01c29400 0x400>;
1306*4882a593Smuzhiyun			interrupts = <18>;
1307*4882a593Smuzhiyun			reg-shift = <2>;
1308*4882a593Smuzhiyun			reg-io-width = <4>;
1309*4882a593Smuzhiyun			clocks = <&apb1_gates 21>;
1310*4882a593Smuzhiyun			status = "disabled";
1311*4882a593Smuzhiyun		};
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun		uart6: serial@01c29800 {
1314*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1315*4882a593Smuzhiyun			reg = <0x01c29800 0x400>;
1316*4882a593Smuzhiyun			interrupts = <19>;
1317*4882a593Smuzhiyun			reg-shift = <2>;
1318*4882a593Smuzhiyun			reg-io-width = <4>;
1319*4882a593Smuzhiyun			clocks = <&apb1_gates 22>;
1320*4882a593Smuzhiyun			status = "disabled";
1321*4882a593Smuzhiyun		};
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun		uart7: serial@01c29c00 {
1324*4882a593Smuzhiyun			compatible = "snps,dw-apb-uart";
1325*4882a593Smuzhiyun			reg = <0x01c29c00 0x400>;
1326*4882a593Smuzhiyun			interrupts = <20>;
1327*4882a593Smuzhiyun			reg-shift = <2>;
1328*4882a593Smuzhiyun			reg-io-width = <4>;
1329*4882a593Smuzhiyun			clocks = <&apb1_gates 23>;
1330*4882a593Smuzhiyun			status = "disabled";
1331*4882a593Smuzhiyun		};
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun		i2c0: i2c@01c2ac00 {
1334*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2c";
1335*4882a593Smuzhiyun			reg = <0x01c2ac00 0x400>;
1336*4882a593Smuzhiyun			interrupts = <7>;
1337*4882a593Smuzhiyun			clocks = <&apb1_gates 0>;
1338*4882a593Smuzhiyun			status = "disabled";
1339*4882a593Smuzhiyun			#address-cells = <1>;
1340*4882a593Smuzhiyun			#size-cells = <0>;
1341*4882a593Smuzhiyun		};
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun		i2c1: i2c@01c2b000 {
1344*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2c";
1345*4882a593Smuzhiyun			reg = <0x01c2b000 0x400>;
1346*4882a593Smuzhiyun			interrupts = <8>;
1347*4882a593Smuzhiyun			clocks = <&apb1_gates 1>;
1348*4882a593Smuzhiyun			status = "disabled";
1349*4882a593Smuzhiyun			#address-cells = <1>;
1350*4882a593Smuzhiyun			#size-cells = <0>;
1351*4882a593Smuzhiyun		};
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun		i2c2: i2c@01c2b400 {
1354*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-i2c";
1355*4882a593Smuzhiyun			reg = <0x01c2b400 0x400>;
1356*4882a593Smuzhiyun			interrupts = <9>;
1357*4882a593Smuzhiyun			clocks = <&apb1_gates 2>;
1358*4882a593Smuzhiyun			status = "disabled";
1359*4882a593Smuzhiyun			#address-cells = <1>;
1360*4882a593Smuzhiyun			#size-cells = <0>;
1361*4882a593Smuzhiyun		};
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun		ps20: ps2@01c2a000 {
1364*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ps2";
1365*4882a593Smuzhiyun			reg = <0x01c2a000 0x400>;
1366*4882a593Smuzhiyun			interrupts = <62>;
1367*4882a593Smuzhiyun			clocks = <&apb1_gates 6>;
1368*4882a593Smuzhiyun			status = "disabled";
1369*4882a593Smuzhiyun		};
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun		ps21: ps2@01c2a400 {
1372*4882a593Smuzhiyun			compatible = "allwinner,sun4i-a10-ps2";
1373*4882a593Smuzhiyun			reg = <0x01c2a400 0x400>;
1374*4882a593Smuzhiyun			interrupts = <63>;
1375*4882a593Smuzhiyun			clocks = <&apb1_gates 7>;
1376*4882a593Smuzhiyun			status = "disabled";
1377*4882a593Smuzhiyun		};
1378*4882a593Smuzhiyun	};
1379*4882a593Smuzhiyun};
1380