xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/stm32f746-disco.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright 2016 - Michael Kurz <michi.kurz@gmail.com>
3*4882a593Smuzhiyun * Copyright 2016 - Vikas MANOCHA <vikas.manocha@st.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on:
6*4882a593Smuzhiyun * stm32f469-disco.dts from Linux
7*4882a593Smuzhiyun * Copyright 2016 - Lee Jones <lee.jones@linaro.org>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
10*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
11*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
12*4882a593Smuzhiyun * whole.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
15*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
16*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
17*4882a593Smuzhiyun *     License, or (at your option) any later version.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful,
20*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
21*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
22*4882a593Smuzhiyun *     GNU General Public License for more details.
23*4882a593Smuzhiyun *
24*4882a593Smuzhiyun * Or, alternatively,
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
27*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
28*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
29*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
30*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
31*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
32*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
33*4882a593Smuzhiyun *     conditions:
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
36*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
39*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
40*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
41*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
42*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
43*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
44*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
45*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun/dts-v1/;
49*4882a593Smuzhiyun#include "stm32f746.dtsi"
50*4882a593Smuzhiyun#include <dt-bindings/memory/stm32-sdram.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun/ {
53*4882a593Smuzhiyun	model = "STMicroelectronics STM32F746-DISCO board";
54*4882a593Smuzhiyun	compatible = "st,stm32f746-disco", "st,stm32f746";
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	chosen {
57*4882a593Smuzhiyun		bootargs = "root=/dev/ram rdinit=/linuxrc";
58*4882a593Smuzhiyun		stdout-path = "serial0:115200n8";
59*4882a593Smuzhiyun	};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun	memory {
62*4882a593Smuzhiyun		reg = <0xC0000000 0x800000>;
63*4882a593Smuzhiyun	};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun	aliases {
66*4882a593Smuzhiyun		serial0 = &usart1;
67*4882a593Smuzhiyun		spi0 = &qspi;
68*4882a593Smuzhiyun		/* Aliases for gpios so as to use sequence */
69*4882a593Smuzhiyun		gpio0 = &gpioa;
70*4882a593Smuzhiyun		gpio1 = &gpiob;
71*4882a593Smuzhiyun		gpio2 = &gpioc;
72*4882a593Smuzhiyun		gpio3 = &gpiod;
73*4882a593Smuzhiyun		gpio4 = &gpioe;
74*4882a593Smuzhiyun		gpio5 = &gpiof;
75*4882a593Smuzhiyun		gpio6 = &gpiog;
76*4882a593Smuzhiyun		gpio7 = &gpioh;
77*4882a593Smuzhiyun		gpio8 = &gpioi;
78*4882a593Smuzhiyun		gpio9 = &gpioj;
79*4882a593Smuzhiyun		gpio10 = &gpiok;
80*4882a593Smuzhiyun	};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun	led1 {
83*4882a593Smuzhiyun		compatible = "st,led1";
84*4882a593Smuzhiyun		led-gpio = <&gpioi 1 0>;
85*4882a593Smuzhiyun	};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun	button1 {
88*4882a593Smuzhiyun		compatible = "st,button1";
89*4882a593Smuzhiyun		button-gpio = <&gpioi 11 0>;
90*4882a593Smuzhiyun	};
91*4882a593Smuzhiyun};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun&clk_hse {
94*4882a593Smuzhiyun	clock-frequency = <25000000>;
95*4882a593Smuzhiyun};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun&pinctrl {
98*4882a593Smuzhiyun	usart1_pins_a: usart1@0	{
99*4882a593Smuzhiyun		pins1 {
100*4882a593Smuzhiyun		       pinmux = <STM32F746_PA9_FUNC_USART1_TX>;
101*4882a593Smuzhiyun				bias-disable;
102*4882a593Smuzhiyun				drive-push-pull;
103*4882a593Smuzhiyun				slew-rate = <2>;
104*4882a593Smuzhiyun		};
105*4882a593Smuzhiyun		pins2 {
106*4882a593Smuzhiyun			pinmux = <STM32F746_PB7_FUNC_USART1_RX>;
107*4882a593Smuzhiyun			bias-disable;
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun	};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun	ethernet_mii: mii@0 {
112*4882a593Smuzhiyun	      pins {
113*4882a593Smuzhiyun		      pinmux = <STM32F746_PG13_FUNC_ETH_MII_TXD0_ETH_RMII_TXD0>,
114*4882a593Smuzhiyun			     <STM32F746_PG14_FUNC_ETH_MII_TXD1_ETH_RMII_TXD1>,
115*4882a593Smuzhiyun			     <STM32F746_PG11_FUNC_ETH_MII_TX_EN_ETH_RMII_TX_EN>,
116*4882a593Smuzhiyun			     <STM32F746_PA2_FUNC_ETH_MDIO>,
117*4882a593Smuzhiyun			     <STM32F746_PC1_FUNC_ETH_MDC>,
118*4882a593Smuzhiyun			     <STM32F746_PA1_FUNC_ETH_MII_RX_CLK_ETH_RMII_REF_CLK>,
119*4882a593Smuzhiyun			     <STM32F746_PA7_FUNC_ETH_MII_RX_DV_ETH_RMII_CRS_DV>,
120*4882a593Smuzhiyun			     <STM32F746_PC4_FUNC_ETH_MII_RXD0_ETH_RMII_RXD0>,
121*4882a593Smuzhiyun			     <STM32F746_PC5_FUNC_ETH_MII_RXD1_ETH_RMII_RXD1>;
122*4882a593Smuzhiyun		      slew-rate = <2>;
123*4882a593Smuzhiyun	      };
124*4882a593Smuzhiyun	};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun	qspi_pins: qspi@0 {
127*4882a593Smuzhiyun		pins {
128*4882a593Smuzhiyun			pinmux = <STM32F746_PB2_FUNC_QUADSPI_CLK>,
129*4882a593Smuzhiyun			       <STM32F746_PB6_FUNC_QUADSPI_BK1_NCS>,
130*4882a593Smuzhiyun			       <STM32F746_PD11_FUNC_QUADSPI_BK1_IO0>,
131*4882a593Smuzhiyun			       <STM32F746_PD12_FUNC_QUADSPI_BK1_IO1>,
132*4882a593Smuzhiyun			       <STM32F746_PD13_FUNC_QUADSPI_BK1_IO3>,
133*4882a593Smuzhiyun			       <STM32F746_PE2_FUNC_QUADSPI_BK1_IO2>;
134*4882a593Smuzhiyun			slew-rate = <2>;
135*4882a593Smuzhiyun		};
136*4882a593Smuzhiyun	};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun	fmc_pins: fmc@0 {
139*4882a593Smuzhiyun		pins {
140*4882a593Smuzhiyun			pinmux = <STM32F746_PD10_FUNC_FMC_D15>,
141*4882a593Smuzhiyun				 <STM32F746_PD9_FUNC_FMC_D14>,
142*4882a593Smuzhiyun				 <STM32F746_PD8_FUNC_FMC_D13>,
143*4882a593Smuzhiyun				 <STM32F746_PE15_FUNC_FMC_D12>,
144*4882a593Smuzhiyun				 <STM32F746_PE14_FUNC_FMC_D11>,
145*4882a593Smuzhiyun				 <STM32F746_PE13_FUNC_FMC_D10>,
146*4882a593Smuzhiyun				 <STM32F746_PE12_FUNC_FMC_D9>,
147*4882a593Smuzhiyun				 <STM32F746_PE11_FUNC_FMC_D8>,
148*4882a593Smuzhiyun				 <STM32F746_PE10_FUNC_FMC_D7>,
149*4882a593Smuzhiyun				 <STM32F746_PE9_FUNC_FMC_D6>,
150*4882a593Smuzhiyun				 <STM32F746_PE8_FUNC_FMC_D5>,
151*4882a593Smuzhiyun				 <STM32F746_PE7_FUNC_FMC_D4>,
152*4882a593Smuzhiyun				 <STM32F746_PD1_FUNC_FMC_D3>,
153*4882a593Smuzhiyun				 <STM32F746_PD0_FUNC_FMC_D2>,
154*4882a593Smuzhiyun				 <STM32F746_PD15_FUNC_FMC_D1>,
155*4882a593Smuzhiyun				 <STM32F746_PD14_FUNC_FMC_D0>,
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun				 <STM32F746_PE1_FUNC_FMC_NBL1>,
158*4882a593Smuzhiyun				 <STM32F746_PE0_FUNC_FMC_NBL0>,
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun				 <STM32F746_PG5_FUNC_FMC_A15_FMC_BA1>,
161*4882a593Smuzhiyun				 <STM32F746_PG4_FUNC_FMC_A14_FMC_BA0>,
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun				 <STM32F746_PG1_FUNC_FMC_A11>,
164*4882a593Smuzhiyun				 <STM32F746_PG0_FUNC_FMC_A10>,
165*4882a593Smuzhiyun				 <STM32F746_PF15_FUNC_FMC_A9>,
166*4882a593Smuzhiyun				 <STM32F746_PF14_FUNC_FMC_A8>,
167*4882a593Smuzhiyun				 <STM32F746_PF13_FUNC_FMC_A7>,
168*4882a593Smuzhiyun				 <STM32F746_PF12_FUNC_FMC_A6>,
169*4882a593Smuzhiyun				 <STM32F746_PF5_FUNC_FMC_A5>,
170*4882a593Smuzhiyun				 <STM32F746_PF4_FUNC_FMC_A4>,
171*4882a593Smuzhiyun				 <STM32F746_PF3_FUNC_FMC_A3>,
172*4882a593Smuzhiyun				 <STM32F746_PF2_FUNC_FMC_A2>,
173*4882a593Smuzhiyun				 <STM32F746_PF1_FUNC_FMC_A1>,
174*4882a593Smuzhiyun				 <STM32F746_PF0_FUNC_FMC_A0>,
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun				 <STM32F746_PH3_FUNC_FMC_SDNE0>,
177*4882a593Smuzhiyun				 <STM32F746_PH5_FUNC_FMC_SDNWE>,
178*4882a593Smuzhiyun				 <STM32F746_PF11_FUNC_FMC_SDNRAS>,
179*4882a593Smuzhiyun				 <STM32F746_PG15_FUNC_FMC_SDNCAS>,
180*4882a593Smuzhiyun				 <STM32F746_PC3_FUNC_FMC_SDCKE0>,
181*4882a593Smuzhiyun				 <STM32F746_PG8_FUNC_FMC_SDCLK>;
182*4882a593Smuzhiyun			  slew-rate = <2>;
183*4882a593Smuzhiyun		};
184*4882a593Smuzhiyun	};
185*4882a593Smuzhiyun};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun&usart1 {
188*4882a593Smuzhiyun	pinctrl-0 = <&usart1_pins_a>;
189*4882a593Smuzhiyun	pinctrl-names = "default";
190*4882a593Smuzhiyun	status = "okay";
191*4882a593Smuzhiyun};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun&fmc {
194*4882a593Smuzhiyun	pinctrl-0 = <&fmc_pins>;
195*4882a593Smuzhiyun	pinctrl-names = "default";
196*4882a593Smuzhiyun	status = "okay";
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun	/* Memory configuration from sdram datasheet MT48LC_4M32_B2B5-6A */
199*4882a593Smuzhiyun	bank1: bank@0 {
200*4882a593Smuzhiyun	       st,sdram-control = /bits/ 8 <NO_COL_8 NO_ROW_12 MWIDTH_16 BANKS_4
201*4882a593Smuzhiyun	       				    CAS_3 SDCLK_2 RD_BURST_EN
202*4882a593Smuzhiyun					    RD_PIPE_DL_0>;
203*4882a593Smuzhiyun	       st,sdram-timing = /bits/ 8 <TMRD_2 TXSR_6 TRAS_4 TRC_6 TWR_2
204*4882a593Smuzhiyun	       				   TRP_2 TRCD_2>;
205*4882a593Smuzhiyun		/* refcount = (64msec/total_row_sdram)*freq - 20 */
206*4882a593Smuzhiyun	       st,sdram-refcount = < 1542 >;
207*4882a593Smuzhiyun       };
208*4882a593Smuzhiyun};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun&mac {
211*4882a593Smuzhiyun	status = "okay";
212*4882a593Smuzhiyun	pinctrl-0 = <&ethernet_mii>;
213*4882a593Smuzhiyun	phy-mode = "rmii";
214*4882a593Smuzhiyun	phy-handle = <&phy0>;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun	mdio0 {
217*4882a593Smuzhiyun		#address-cells = <1>;
218*4882a593Smuzhiyun		#size-cells = <0>;
219*4882a593Smuzhiyun		compatible = "snps,dwmac-mdio";
220*4882a593Smuzhiyun		phy0: ethernet-phy@0 {
221*4882a593Smuzhiyun			reg = <0>;
222*4882a593Smuzhiyun		};
223*4882a593Smuzhiyun	};
224*4882a593Smuzhiyun};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun&qspi {
227*4882a593Smuzhiyun	pinctrl-0 = <&qspi_pins>;
228*4882a593Smuzhiyun	status = "okay";
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun	qflash0: n25q128a {
231*4882a593Smuzhiyun			#address-cells = <1>;
232*4882a593Smuzhiyun			#size-cells = <1>;
233*4882a593Smuzhiyun			compatible = "micron,n25q128a13", "spi-flash";
234*4882a593Smuzhiyun			spi-max-frequency = <108000000>;
235*4882a593Smuzhiyun			spi-tx-bus-width = <1>;
236*4882a593Smuzhiyun			spi-rx-bus-width = <1>;
237*4882a593Smuzhiyun			memory-map = <0x90000000 0x1000000>;
238*4882a593Smuzhiyun			reg = <0>;
239*4882a593Smuzhiyun	};
240*4882a593Smuzhiyun};
241