xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/stih410-clock.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2014 STMicroelectronics R&D Limited
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
5*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as
6*4882a593Smuzhiyun * published by the Free Software Foundation.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun#include <dt-bindings/clock/stih410-clks.h>
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	clocks {
11*4882a593Smuzhiyun		#address-cells = <1>;
12*4882a593Smuzhiyun		#size-cells = <1>;
13*4882a593Smuzhiyun		ranges;
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun		compatible = "st,stih410-clk", "simple-bus";
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun		/*
18*4882a593Smuzhiyun		 * Fixed 30MHz oscillator inputs to SoC
19*4882a593Smuzhiyun		 */
20*4882a593Smuzhiyun		clk_sysin: clk-sysin {
21*4882a593Smuzhiyun			#clock-cells = <0>;
22*4882a593Smuzhiyun			compatible = "fixed-clock";
23*4882a593Smuzhiyun			clock-frequency = <30000000>;
24*4882a593Smuzhiyun			clock-output-names = "CLK_SYSIN";
25*4882a593Smuzhiyun		};
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun		/*
28*4882a593Smuzhiyun		 * ARM Peripheral clock for timers
29*4882a593Smuzhiyun		 */
30*4882a593Smuzhiyun		arm_periph_clk: clk-m-a9-periphs {
31*4882a593Smuzhiyun			#clock-cells = <0>;
32*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
33*4882a593Smuzhiyun			clocks = <&clk_m_a9>;
34*4882a593Smuzhiyun			clock-div = <2>;
35*4882a593Smuzhiyun			clock-mult = <1>;
36*4882a593Smuzhiyun		};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun		/*
39*4882a593Smuzhiyun		 * A9 PLL.
40*4882a593Smuzhiyun		 */
41*4882a593Smuzhiyun		clockgen-a9@92b0000 {
42*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
43*4882a593Smuzhiyun			reg = <0x92b0000 0xffff>;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun			clockgen_a9_pll: clockgen-a9-pll {
46*4882a593Smuzhiyun				#clock-cells = <1>;
47*4882a593Smuzhiyun				compatible = "st,stih407-clkgen-plla9";
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun				clocks = <&clk_sysin>;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun				clock-output-names = "clockgen-a9-pll-odf";
52*4882a593Smuzhiyun			};
53*4882a593Smuzhiyun		};
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun		/*
56*4882a593Smuzhiyun		 * ARM CPU related clocks.
57*4882a593Smuzhiyun		 */
58*4882a593Smuzhiyun		clk_m_a9: clk-m-a9@92b0000 {
59*4882a593Smuzhiyun			#clock-cells = <0>;
60*4882a593Smuzhiyun			compatible = "st,stih407-clkgen-a9-mux", "st,clkgen-mux";
61*4882a593Smuzhiyun			reg = <0x92b0000 0x10000>;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun			clocks = <&clockgen_a9_pll 0>,
64*4882a593Smuzhiyun				 <&clockgen_a9_pll 0>,
65*4882a593Smuzhiyun				 <&clk_s_c0_flexgen 13>,
66*4882a593Smuzhiyun				 <&clk_m_a9_ext2f_div2>;
67*4882a593Smuzhiyun		};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun		/*
70*4882a593Smuzhiyun		 * ARM Peripheral clock for timers
71*4882a593Smuzhiyun		 */
72*4882a593Smuzhiyun		clk_m_a9_ext2f_div2: clk-m-a9-ext2f-div2s {
73*4882a593Smuzhiyun			#clock-cells = <0>;
74*4882a593Smuzhiyun			compatible = "fixed-factor-clock";
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen 13>;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun			clock-output-names = "clk-m-a9-ext2f-div2";
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun			clock-div = <2>;
81*4882a593Smuzhiyun			clock-mult = <1>;
82*4882a593Smuzhiyun		};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun		/*
85*4882a593Smuzhiyun		 * Bootloader initialized system infrastructure clock for
86*4882a593Smuzhiyun		 * serial devices.
87*4882a593Smuzhiyun		 */
88*4882a593Smuzhiyun		clk_ext2f_a9: clockgen-c0@13 {
89*4882a593Smuzhiyun			#clock-cells = <0>;
90*4882a593Smuzhiyun			compatible = "fixed-clock";
91*4882a593Smuzhiyun			clock-frequency = <200000000>;
92*4882a593Smuzhiyun			clock-output-names = "clk-s-icn-reg-0";
93*4882a593Smuzhiyun		};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun		clockgen-a@090ff000 {
96*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
97*4882a593Smuzhiyun			reg = <0x90ff000 0x1000>;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun			clk_s_a0_pll: clk-s-a0-pll {
100*4882a593Smuzhiyun				#clock-cells = <1>;
101*4882a593Smuzhiyun				compatible = "st,clkgen-pll0";
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun				clocks = <&clk_sysin>;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun				clock-output-names = "clk-s-a0-pll-ofd-0";
106*4882a593Smuzhiyun				clock-critical = <0>; /* clk-s-a0-pll-ofd-0 */
107*4882a593Smuzhiyun			};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun			clk_s_a0_flexgen: clk-s-a0-flexgen {
110*4882a593Smuzhiyun				compatible = "st,flexgen";
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun				#clock-cells = <1>;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun				clocks = <&clk_s_a0_pll 0>,
115*4882a593Smuzhiyun					 <&clk_sysin>;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun				clock-output-names = "clk-ic-lmi0",
118*4882a593Smuzhiyun						     "clk-ic-lmi1";
119*4882a593Smuzhiyun				clock-critical = <CLK_IC_LMI0>;
120*4882a593Smuzhiyun			};
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun		clk_s_c0_quadfs: clk-s-c0-quadfs@9103000 {
124*4882a593Smuzhiyun			#clock-cells = <1>;
125*4882a593Smuzhiyun			compatible = "st,quadfs-pll";
126*4882a593Smuzhiyun			reg = <0x9103000 0x1000>;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun			clocks = <&clk_sysin>;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun			clock-output-names = "clk-s-c0-fs0-ch0",
131*4882a593Smuzhiyun					     "clk-s-c0-fs0-ch1",
132*4882a593Smuzhiyun					     "clk-s-c0-fs0-ch2",
133*4882a593Smuzhiyun					     "clk-s-c0-fs0-ch3";
134*4882a593Smuzhiyun			clock-critical = <0>; /* clk-s-c0-fs0-ch0 */
135*4882a593Smuzhiyun		};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun		clk_s_c0: clockgen-c@09103000 {
138*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
139*4882a593Smuzhiyun			reg = <0x9103000 0x1000>;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun			clk_s_c0_pll0: clk-s-c0-pll0 {
142*4882a593Smuzhiyun				#clock-cells = <1>;
143*4882a593Smuzhiyun				compatible = "st,clkgen-pll0";
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun				clocks = <&clk_sysin>;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun				clock-output-names = "clk-s-c0-pll0-odf-0";
148*4882a593Smuzhiyun				clock-critical = <0>; /* clk-s-c0-pll0-odf-0 */
149*4882a593Smuzhiyun			};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun			clk_s_c0_pll1: clk-s-c0-pll1 {
152*4882a593Smuzhiyun				#clock-cells = <1>;
153*4882a593Smuzhiyun				compatible = "st,clkgen-pll1";
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun				clocks = <&clk_sysin>;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun				clock-output-names = "clk-s-c0-pll1-odf-0";
158*4882a593Smuzhiyun			};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun			clk_s_c0_flexgen: clk-s-c0-flexgen {
161*4882a593Smuzhiyun				#clock-cells = <1>;
162*4882a593Smuzhiyun				compatible = "st,flexgen";
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun				clocks = <&clk_s_c0_pll0 0>,
165*4882a593Smuzhiyun					 <&clk_s_c0_pll1 0>,
166*4882a593Smuzhiyun					 <&clk_s_c0_quadfs 0>,
167*4882a593Smuzhiyun					 <&clk_s_c0_quadfs 1>,
168*4882a593Smuzhiyun					 <&clk_s_c0_quadfs 2>,
169*4882a593Smuzhiyun					 <&clk_s_c0_quadfs 3>,
170*4882a593Smuzhiyun					 <&clk_sysin>;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun				clock-output-names = "clk-icn-gpu",
173*4882a593Smuzhiyun						     "clk-fdma",
174*4882a593Smuzhiyun						     "clk-nand",
175*4882a593Smuzhiyun						     "clk-hva",
176*4882a593Smuzhiyun						     "clk-proc-stfe",
177*4882a593Smuzhiyun						     "clk-proc-tp",
178*4882a593Smuzhiyun						     "clk-rx-icn-dmu",
179*4882a593Smuzhiyun						     "clk-rx-icn-hva",
180*4882a593Smuzhiyun						     "clk-icn-cpu",
181*4882a593Smuzhiyun						     "clk-tx-icn-dmu",
182*4882a593Smuzhiyun						     "clk-mmc-0",
183*4882a593Smuzhiyun						     "clk-mmc-1",
184*4882a593Smuzhiyun						     "clk-jpegdec",
185*4882a593Smuzhiyun						     "clk-ext2fa9",
186*4882a593Smuzhiyun						     "clk-ic-bdisp-0",
187*4882a593Smuzhiyun						     "clk-ic-bdisp-1",
188*4882a593Smuzhiyun						     "clk-pp-dmu",
189*4882a593Smuzhiyun						     "clk-vid-dmu",
190*4882a593Smuzhiyun						     "clk-dss-lpc",
191*4882a593Smuzhiyun						     "clk-st231-aud-0",
192*4882a593Smuzhiyun						     "clk-st231-gp-1",
193*4882a593Smuzhiyun						     "clk-st231-dmu",
194*4882a593Smuzhiyun						     "clk-icn-lmi",
195*4882a593Smuzhiyun						     "clk-tx-icn-disp-1",
196*4882a593Smuzhiyun						     "clk-icn-sbc",
197*4882a593Smuzhiyun						     "clk-stfe-frc2",
198*4882a593Smuzhiyun						     "clk-eth-phy",
199*4882a593Smuzhiyun						     "clk-eth-ref-phyclk",
200*4882a593Smuzhiyun						     "clk-flash-promip",
201*4882a593Smuzhiyun						     "clk-main-disp",
202*4882a593Smuzhiyun						     "clk-aux-disp",
203*4882a593Smuzhiyun						     "clk-compo-dvp",
204*4882a593Smuzhiyun						     "clk-tx-icn-hades",
205*4882a593Smuzhiyun						     "clk-rx-icn-hades",
206*4882a593Smuzhiyun						     "clk-icn-reg-16",
207*4882a593Smuzhiyun						     "clk-pp-hades",
208*4882a593Smuzhiyun						     "clk-clust-hades",
209*4882a593Smuzhiyun						     "clk-hwpe-hades",
210*4882a593Smuzhiyun						     "clk-fc-hades";
211*4882a593Smuzhiyun				clock-critical = <CLK_ICN_CPU>,
212*4882a593Smuzhiyun						 <CLK_TX_ICN_DMU>,
213*4882a593Smuzhiyun						 <CLK_EXT2F_A9>,
214*4882a593Smuzhiyun						 <CLK_ICN_LMI>,
215*4882a593Smuzhiyun						 <CLK_ICN_SBC>;
216*4882a593Smuzhiyun			};
217*4882a593Smuzhiyun		};
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun		clk_s_d0_quadfs: clk-s-d0-quadfs@9104000 {
220*4882a593Smuzhiyun			#clock-cells = <1>;
221*4882a593Smuzhiyun			compatible = "st,quadfs";
222*4882a593Smuzhiyun			reg = <0x9104000 0x1000>;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun			clocks = <&clk_sysin>;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun			clock-output-names = "clk-s-d0-fs0-ch0",
227*4882a593Smuzhiyun					     "clk-s-d0-fs0-ch1",
228*4882a593Smuzhiyun					     "clk-s-d0-fs0-ch2",
229*4882a593Smuzhiyun					     "clk-s-d0-fs0-ch3";
230*4882a593Smuzhiyun		};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun		clockgen-d0@09104000 {
233*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
234*4882a593Smuzhiyun			reg = <0x9104000 0x1000>;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun			clk_s_d0_flexgen: clk-s-d0-flexgen {
237*4882a593Smuzhiyun				#clock-cells = <1>;
238*4882a593Smuzhiyun				compatible = "st,flexgen-audio", "st,flexgen";
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun				clocks = <&clk_s_d0_quadfs 0>,
241*4882a593Smuzhiyun					 <&clk_s_d0_quadfs 1>,
242*4882a593Smuzhiyun					 <&clk_s_d0_quadfs 2>,
243*4882a593Smuzhiyun					 <&clk_s_d0_quadfs 3>,
244*4882a593Smuzhiyun					 <&clk_sysin>;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun				clock-output-names = "clk-pcm-0",
247*4882a593Smuzhiyun						     "clk-pcm-1",
248*4882a593Smuzhiyun						     "clk-pcm-2",
249*4882a593Smuzhiyun						     "clk-spdiff",
250*4882a593Smuzhiyun						     "clk-pcmr10-master",
251*4882a593Smuzhiyun						     "clk-usb2-phy";
252*4882a593Smuzhiyun			};
253*4882a593Smuzhiyun		};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun		clk_s_d2_quadfs: clk-s-d2-quadfs@9106000 {
256*4882a593Smuzhiyun			#clock-cells = <1>;
257*4882a593Smuzhiyun			compatible = "st,quadfs";
258*4882a593Smuzhiyun			reg = <0x9106000 0x1000>;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun			clocks = <&clk_sysin>;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun			clock-output-names = "clk-s-d2-fs0-ch0",
263*4882a593Smuzhiyun					     "clk-s-d2-fs0-ch1",
264*4882a593Smuzhiyun					     "clk-s-d2-fs0-ch2",
265*4882a593Smuzhiyun					     "clk-s-d2-fs0-ch3";
266*4882a593Smuzhiyun		};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun		clk_tmdsout_hdmi: clk-tmdsout-hdmi {
269*4882a593Smuzhiyun			#clock-cells = <0>;
270*4882a593Smuzhiyun			compatible = "fixed-clock";
271*4882a593Smuzhiyun			clock-frequency = <0>;
272*4882a593Smuzhiyun		};
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun		clockgen-d2@x9106000 {
275*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
276*4882a593Smuzhiyun			reg = <0x9106000 0x1000>;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun			clk_s_d2_flexgen: clk-s-d2-flexgen {
279*4882a593Smuzhiyun				#clock-cells = <1>;
280*4882a593Smuzhiyun				compatible = "st,flexgen-video", "st,flexgen";
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun				clocks = <&clk_s_d2_quadfs 0>,
283*4882a593Smuzhiyun					 <&clk_s_d2_quadfs 1>,
284*4882a593Smuzhiyun					 <&clk_s_d2_quadfs 2>,
285*4882a593Smuzhiyun					 <&clk_s_d2_quadfs 3>,
286*4882a593Smuzhiyun					 <&clk_sysin>,
287*4882a593Smuzhiyun					 <&clk_sysin>,
288*4882a593Smuzhiyun					 <&clk_tmdsout_hdmi>;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun				clock-output-names = "clk-pix-main-disp",
291*4882a593Smuzhiyun						     "clk-pix-pip",
292*4882a593Smuzhiyun						     "clk-pix-gdp1",
293*4882a593Smuzhiyun						     "clk-pix-gdp2",
294*4882a593Smuzhiyun						     "clk-pix-gdp3",
295*4882a593Smuzhiyun						     "clk-pix-gdp4",
296*4882a593Smuzhiyun						     "clk-pix-aux-disp",
297*4882a593Smuzhiyun						     "clk-denc",
298*4882a593Smuzhiyun						     "clk-pix-hddac",
299*4882a593Smuzhiyun						     "clk-hddac",
300*4882a593Smuzhiyun						     "clk-sddac",
301*4882a593Smuzhiyun						     "clk-pix-dvo",
302*4882a593Smuzhiyun						     "clk-dvo",
303*4882a593Smuzhiyun						     "clk-pix-hdmi",
304*4882a593Smuzhiyun						     "clk-tmds-hdmi",
305*4882a593Smuzhiyun						     "clk-ref-hdmiphy";
306*4882a593Smuzhiyun						     };
307*4882a593Smuzhiyun		};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun		clk_s_d3_quadfs: clk-s-d3-quadfs@9107000 {
310*4882a593Smuzhiyun			#clock-cells = <1>;
311*4882a593Smuzhiyun			compatible = "st,quadfs";
312*4882a593Smuzhiyun			reg = <0x9107000 0x1000>;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun			clocks = <&clk_sysin>;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun			clock-output-names = "clk-s-d3-fs0-ch0",
317*4882a593Smuzhiyun					     "clk-s-d3-fs0-ch1",
318*4882a593Smuzhiyun					     "clk-s-d3-fs0-ch2",
319*4882a593Smuzhiyun					     "clk-s-d3-fs0-ch3";
320*4882a593Smuzhiyun		};
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun		clockgen-d3@9107000 {
323*4882a593Smuzhiyun			compatible = "st,clkgen-c32";
324*4882a593Smuzhiyun			reg = <0x9107000 0x1000>;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun			clk_s_d3_flexgen: clk-s-d3-flexgen {
327*4882a593Smuzhiyun				#clock-cells = <1>;
328*4882a593Smuzhiyun				compatible = "st,flexgen";
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun				clocks = <&clk_s_d3_quadfs 0>,
331*4882a593Smuzhiyun					 <&clk_s_d3_quadfs 1>,
332*4882a593Smuzhiyun					 <&clk_s_d3_quadfs 2>,
333*4882a593Smuzhiyun					 <&clk_s_d3_quadfs 3>,
334*4882a593Smuzhiyun					 <&clk_sysin>;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun				clock-output-names = "clk-stfe-frc1",
337*4882a593Smuzhiyun						     "clk-tsout-0",
338*4882a593Smuzhiyun						     "clk-tsout-1",
339*4882a593Smuzhiyun						     "clk-mchi",
340*4882a593Smuzhiyun						     "clk-vsens-compo",
341*4882a593Smuzhiyun						     "clk-frc1-remote",
342*4882a593Smuzhiyun						     "clk-lpc-0",
343*4882a593Smuzhiyun						     "clk-lpc-1";
344*4882a593Smuzhiyun			};
345*4882a593Smuzhiyun		};
346*4882a593Smuzhiyun	};
347*4882a593Smuzhiyun};
348