xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/stih407-family.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2014 STMicroelectronics Limited.
3*4882a593Smuzhiyun * Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
6*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as
7*4882a593Smuzhiyun * publishhed by the Free Software Foundation.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun#include "stih407-pinctrl.dtsi"
10*4882a593Smuzhiyun#include <dt-bindings/mfd/st-lpc.h>
11*4882a593Smuzhiyun#include <dt-bindings/phy/phy.h>
12*4882a593Smuzhiyun#include <dt-bindings/reset/stih407-resets.h>
13*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq-st.h>
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	#address-cells = <1>;
16*4882a593Smuzhiyun	#size-cells = <1>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	reserved-memory {
19*4882a593Smuzhiyun		#address-cells = <1>;
20*4882a593Smuzhiyun		#size-cells = <1>;
21*4882a593Smuzhiyun		ranges;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun		dmu_reserved: rproc@44000000 {
24*4882a593Smuzhiyun			compatible = "shared-dma-pool";
25*4882a593Smuzhiyun			reg = <0x44000000 0x01000000>;
26*4882a593Smuzhiyun			no-map;
27*4882a593Smuzhiyun		};
28*4882a593Smuzhiyun	};
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun	cpus {
31*4882a593Smuzhiyun		#address-cells = <1>;
32*4882a593Smuzhiyun		#size-cells = <0>;
33*4882a593Smuzhiyun		cpu@0 {
34*4882a593Smuzhiyun			device_type = "cpu";
35*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
36*4882a593Smuzhiyun			reg = <0>;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun			/* u-boot puts hpen in SBC dmem at 0xa4 offset */
39*4882a593Smuzhiyun			cpu-release-addr = <0x94100A4>;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun					 /* kHz     uV   */
42*4882a593Smuzhiyun			operating-points = <1500000 0
43*4882a593Smuzhiyun					    1200000 0
44*4882a593Smuzhiyun					    800000  0
45*4882a593Smuzhiyun					    500000  0>;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun			clocks = <&clk_m_a9>;
48*4882a593Smuzhiyun			clock-names = "cpu";
49*4882a593Smuzhiyun			clock-latency = <100000>;
50*4882a593Smuzhiyun			st,syscfg = <&syscfg_core 0x8e0>;
51*4882a593Smuzhiyun		};
52*4882a593Smuzhiyun		cpu@1 {
53*4882a593Smuzhiyun			device_type = "cpu";
54*4882a593Smuzhiyun			compatible = "arm,cortex-a9";
55*4882a593Smuzhiyun			reg = <1>;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun			/* u-boot puts hpen in SBC dmem at 0xa4 offset */
58*4882a593Smuzhiyun			cpu-release-addr = <0x94100A4>;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun					 /* kHz     uV   */
61*4882a593Smuzhiyun			operating-points = <1500000 0
62*4882a593Smuzhiyun					    1200000 0
63*4882a593Smuzhiyun					    800000  0
64*4882a593Smuzhiyun					    500000  0>;
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun	};
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun	intc: interrupt-controller@08761000 {
69*4882a593Smuzhiyun		compatible = "arm,cortex-a9-gic";
70*4882a593Smuzhiyun		#interrupt-cells = <3>;
71*4882a593Smuzhiyun		interrupt-controller;
72*4882a593Smuzhiyun		reg = <0x08761000 0x1000>, <0x08760100 0x100>;
73*4882a593Smuzhiyun	};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun	scu@08760000 {
76*4882a593Smuzhiyun		compatible = "arm,cortex-a9-scu";
77*4882a593Smuzhiyun		reg = <0x08760000 0x1000>;
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	timer@08760200 {
81*4882a593Smuzhiyun		interrupt-parent = <&intc>;
82*4882a593Smuzhiyun		compatible = "arm,cortex-a9-global-timer";
83*4882a593Smuzhiyun		reg = <0x08760200 0x100>;
84*4882a593Smuzhiyun		interrupts = <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>;
85*4882a593Smuzhiyun		clocks = <&arm_periph_clk>;
86*4882a593Smuzhiyun	};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	l2: cache-controller {
89*4882a593Smuzhiyun		compatible = "arm,pl310-cache";
90*4882a593Smuzhiyun		reg = <0x08762000 0x1000>;
91*4882a593Smuzhiyun		arm,data-latency = <3 3 3>;
92*4882a593Smuzhiyun		arm,tag-latency = <2 2 2>;
93*4882a593Smuzhiyun		cache-unified;
94*4882a593Smuzhiyun		cache-level = <2>;
95*4882a593Smuzhiyun	};
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun	arm-pmu {
98*4882a593Smuzhiyun		interrupt-parent = <&intc>;
99*4882a593Smuzhiyun		compatible = "arm,cortex-a9-pmu";
100*4882a593Smuzhiyun		interrupts = <GIC_PPI 15 IRQ_TYPE_LEVEL_HIGH>;
101*4882a593Smuzhiyun	};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun	pwm_regulator: pwm-regulator {
104*4882a593Smuzhiyun		compatible = "pwm-regulator";
105*4882a593Smuzhiyun		pwms = <&pwm1 3 8448>;
106*4882a593Smuzhiyun		regulator-name = "CPU_1V0_AVS";
107*4882a593Smuzhiyun		regulator-min-microvolt = <784000>;
108*4882a593Smuzhiyun		regulator-max-microvolt = <1299000>;
109*4882a593Smuzhiyun		regulator-always-on;
110*4882a593Smuzhiyun		max-duty-cycle = <255>;
111*4882a593Smuzhiyun		status = "okay";
112*4882a593Smuzhiyun	};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun	soc {
115*4882a593Smuzhiyun		#address-cells = <1>;
116*4882a593Smuzhiyun		#size-cells = <1>;
117*4882a593Smuzhiyun		interrupt-parent = <&intc>;
118*4882a593Smuzhiyun		ranges;
119*4882a593Smuzhiyun		compatible = "simple-bus";
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun		restart {
122*4882a593Smuzhiyun			compatible = "st,stih407-restart";
123*4882a593Smuzhiyun			st,syscfg = <&syscfg_sbc_reg>;
124*4882a593Smuzhiyun			status = "okay";
125*4882a593Smuzhiyun		};
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun		powerdown: powerdown-controller {
128*4882a593Smuzhiyun			compatible = "st,stih407-powerdown";
129*4882a593Smuzhiyun			#reset-cells = <1>;
130*4882a593Smuzhiyun		};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun		softreset: softreset-controller {
133*4882a593Smuzhiyun			compatible = "st,stih407-softreset";
134*4882a593Smuzhiyun			#reset-cells = <1>;
135*4882a593Smuzhiyun		};
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun		picophyreset: picophyreset-controller {
138*4882a593Smuzhiyun			compatible = "st,stih407-picophyreset";
139*4882a593Smuzhiyun			#reset-cells = <1>;
140*4882a593Smuzhiyun		};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun		syscfg_sbc: sbc-syscfg@9620000 {
143*4882a593Smuzhiyun			compatible = "st,stih407-sbc-syscfg", "syscon";
144*4882a593Smuzhiyun			reg = <0x9620000 0x1000>;
145*4882a593Smuzhiyun		};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun		syscfg_front: front-syscfg@9280000 {
148*4882a593Smuzhiyun			compatible = "st,stih407-front-syscfg", "syscon";
149*4882a593Smuzhiyun			reg = <0x9280000 0x1000>;
150*4882a593Smuzhiyun		};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun		syscfg_rear: rear-syscfg@9290000 {
153*4882a593Smuzhiyun			compatible = "st,stih407-rear-syscfg", "syscon";
154*4882a593Smuzhiyun			reg = <0x9290000 0x1000>;
155*4882a593Smuzhiyun		};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun		syscfg_flash: flash-syscfg@92a0000 {
158*4882a593Smuzhiyun			compatible = "st,stih407-flash-syscfg", "syscon";
159*4882a593Smuzhiyun			reg = <0x92a0000 0x1000>;
160*4882a593Smuzhiyun		};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun		syscfg_sbc_reg: fvdp-lite-syscfg@9600000 {
163*4882a593Smuzhiyun			compatible = "st,stih407-sbc-reg-syscfg", "syscon";
164*4882a593Smuzhiyun			reg = <0x9600000 0x1000>;
165*4882a593Smuzhiyun		};
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun		syscfg_core: core-syscfg@92b0000 {
168*4882a593Smuzhiyun			compatible = "st,stih407-core-syscfg", "syscon";
169*4882a593Smuzhiyun			reg = <0x92b0000 0x1000>;
170*4882a593Smuzhiyun		};
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun		syscfg_lpm: lpm-syscfg@94b5100 {
173*4882a593Smuzhiyun			compatible = "st,stih407-lpm-syscfg", "syscon";
174*4882a593Smuzhiyun			reg = <0x94b5100 0x1000>;
175*4882a593Smuzhiyun		};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun		irq-syscfg {
178*4882a593Smuzhiyun			compatible    = "st,stih407-irq-syscfg";
179*4882a593Smuzhiyun			st,syscfg     = <&syscfg_core>;
180*4882a593Smuzhiyun			st,irq-device = <ST_IRQ_SYSCFG_PMU_0>,
181*4882a593Smuzhiyun					<ST_IRQ_SYSCFG_PMU_1>;
182*4882a593Smuzhiyun			st,fiq-device = <ST_IRQ_SYSCFG_DISABLED>,
183*4882a593Smuzhiyun					<ST_IRQ_SYSCFG_DISABLED>;
184*4882a593Smuzhiyun		};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun		/* Display */
187*4882a593Smuzhiyun		vtg_main: sti-vtg-main@8d02800 {
188*4882a593Smuzhiyun			compatible = "st,vtg";
189*4882a593Smuzhiyun			reg = <0x8d02800 0x200>;
190*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_NONE>;
191*4882a593Smuzhiyun		};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun		vtg_aux: sti-vtg-aux@8d00200 {
194*4882a593Smuzhiyun			compatible = "st,vtg";
195*4882a593Smuzhiyun			reg = <0x8d00200 0x100>;
196*4882a593Smuzhiyun			interrupts = <GIC_SPI 109 IRQ_TYPE_NONE>;
197*4882a593Smuzhiyun		};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun		serial@9830000 {
200*4882a593Smuzhiyun			compatible = "st,asc";
201*4882a593Smuzhiyun			reg = <0x9830000 0x2c>;
202*4882a593Smuzhiyun			interrupts = <GIC_SPI 122 IRQ_TYPE_NONE>;
203*4882a593Smuzhiyun			pinctrl-names = "default";
204*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_serial0>;
205*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun			status = "disabled";
208*4882a593Smuzhiyun		};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun		serial@9831000 {
211*4882a593Smuzhiyun			compatible = "st,asc";
212*4882a593Smuzhiyun			reg = <0x9831000 0x2c>;
213*4882a593Smuzhiyun			interrupts = <GIC_SPI 123 IRQ_TYPE_NONE>;
214*4882a593Smuzhiyun			pinctrl-names = "default";
215*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_serial1>;
216*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun			status = "disabled";
219*4882a593Smuzhiyun		};
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun		serial@9832000 {
222*4882a593Smuzhiyun			compatible = "st,asc";
223*4882a593Smuzhiyun			reg = <0x9832000 0x2c>;
224*4882a593Smuzhiyun			interrupts = <GIC_SPI 124 IRQ_TYPE_NONE>;
225*4882a593Smuzhiyun			pinctrl-names = "default";
226*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_serial2>;
227*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun			status = "disabled";
230*4882a593Smuzhiyun		};
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun		/* SBC_ASC0 - UART10 */
233*4882a593Smuzhiyun		sbc_serial0: serial@9530000 {
234*4882a593Smuzhiyun			compatible = "st,asc";
235*4882a593Smuzhiyun			reg = <0x9530000 0x2c>;
236*4882a593Smuzhiyun			interrupts = <GIC_SPI 138 IRQ_TYPE_NONE>;
237*4882a593Smuzhiyun			pinctrl-names = "default";
238*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_sbc_serial0>;
239*4882a593Smuzhiyun			clocks = <&clk_sysin>;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun			status = "disabled";
242*4882a593Smuzhiyun		};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun		serial@9531000 {
245*4882a593Smuzhiyun			compatible = "st,asc";
246*4882a593Smuzhiyun			reg = <0x9531000 0x2c>;
247*4882a593Smuzhiyun			interrupts = <GIC_SPI 139 IRQ_TYPE_NONE>;
248*4882a593Smuzhiyun			pinctrl-names = "default";
249*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_sbc_serial1>;
250*4882a593Smuzhiyun			clocks = <&clk_sysin>;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun			status = "disabled";
253*4882a593Smuzhiyun		};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun		i2c@9840000 {
256*4882a593Smuzhiyun			compatible = "st,comms-ssc4-i2c";
257*4882a593Smuzhiyun			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
258*4882a593Smuzhiyun			reg = <0x9840000 0x110>;
259*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
260*4882a593Smuzhiyun			clock-names = "ssc";
261*4882a593Smuzhiyun			clock-frequency = <400000>;
262*4882a593Smuzhiyun			pinctrl-names = "default";
263*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c0_default>;
264*4882a593Smuzhiyun			#address-cells = <1>;
265*4882a593Smuzhiyun			#size-cells = <0>;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun			status = "disabled";
268*4882a593Smuzhiyun		};
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun		i2c@9841000 {
271*4882a593Smuzhiyun			compatible = "st,comms-ssc4-i2c";
272*4882a593Smuzhiyun			reg = <0x9841000 0x110>;
273*4882a593Smuzhiyun			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
274*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
275*4882a593Smuzhiyun			clock-names = "ssc";
276*4882a593Smuzhiyun			clock-frequency = <400000>;
277*4882a593Smuzhiyun			pinctrl-names = "default";
278*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c1_default>;
279*4882a593Smuzhiyun			#address-cells = <1>;
280*4882a593Smuzhiyun			#size-cells = <0>;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun			status = "disabled";
283*4882a593Smuzhiyun		};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun		i2c@9842000 {
286*4882a593Smuzhiyun			compatible = "st,comms-ssc4-i2c";
287*4882a593Smuzhiyun			reg = <0x9842000 0x110>;
288*4882a593Smuzhiyun			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
289*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
290*4882a593Smuzhiyun			clock-names = "ssc";
291*4882a593Smuzhiyun			clock-frequency = <400000>;
292*4882a593Smuzhiyun			pinctrl-names = "default";
293*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c2_default>;
294*4882a593Smuzhiyun			#address-cells = <1>;
295*4882a593Smuzhiyun			#size-cells = <0>;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun			status = "disabled";
298*4882a593Smuzhiyun		};
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun		i2c@9843000 {
301*4882a593Smuzhiyun			compatible = "st,comms-ssc4-i2c";
302*4882a593Smuzhiyun			reg = <0x9843000 0x110>;
303*4882a593Smuzhiyun			interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
304*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
305*4882a593Smuzhiyun			clock-names = "ssc";
306*4882a593Smuzhiyun			clock-frequency = <400000>;
307*4882a593Smuzhiyun			pinctrl-names = "default";
308*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c3_default>;
309*4882a593Smuzhiyun			#address-cells = <1>;
310*4882a593Smuzhiyun			#size-cells = <0>;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun			status = "disabled";
313*4882a593Smuzhiyun		};
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun		i2c@9844000 {
316*4882a593Smuzhiyun			compatible = "st,comms-ssc4-i2c";
317*4882a593Smuzhiyun			reg = <0x9844000 0x110>;
318*4882a593Smuzhiyun			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
319*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
320*4882a593Smuzhiyun			clock-names = "ssc";
321*4882a593Smuzhiyun			clock-frequency = <400000>;
322*4882a593Smuzhiyun			pinctrl-names = "default";
323*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c4_default>;
324*4882a593Smuzhiyun			#address-cells = <1>;
325*4882a593Smuzhiyun			#size-cells = <0>;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun			status = "disabled";
328*4882a593Smuzhiyun		};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun		i2c@9845000 {
331*4882a593Smuzhiyun			compatible = "st,comms-ssc4-i2c";
332*4882a593Smuzhiyun			reg = <0x9845000 0x110>;
333*4882a593Smuzhiyun			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
334*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
335*4882a593Smuzhiyun			clock-names = "ssc";
336*4882a593Smuzhiyun			clock-frequency = <400000>;
337*4882a593Smuzhiyun			pinctrl-names = "default";
338*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c5_default>;
339*4882a593Smuzhiyun			#address-cells = <1>;
340*4882a593Smuzhiyun			#size-cells = <0>;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun			status = "disabled";
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun		/* SSCs on SBC */
347*4882a593Smuzhiyun		i2c@9540000 {
348*4882a593Smuzhiyun			compatible = "st,comms-ssc4-i2c";
349*4882a593Smuzhiyun			reg = <0x9540000 0x110>;
350*4882a593Smuzhiyun			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
351*4882a593Smuzhiyun			clocks = <&clk_sysin>;
352*4882a593Smuzhiyun			clock-names = "ssc";
353*4882a593Smuzhiyun			clock-frequency = <400000>;
354*4882a593Smuzhiyun			pinctrl-names = "default";
355*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c10_default>;
356*4882a593Smuzhiyun			#address-cells = <1>;
357*4882a593Smuzhiyun			#size-cells = <0>;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun			status = "disabled";
360*4882a593Smuzhiyun		};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun		i2c@9541000 {
363*4882a593Smuzhiyun			compatible = "st,comms-ssc4-i2c";
364*4882a593Smuzhiyun			reg = <0x9541000 0x110>;
365*4882a593Smuzhiyun			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
366*4882a593Smuzhiyun			clocks = <&clk_sysin>;
367*4882a593Smuzhiyun			clock-names = "ssc";
368*4882a593Smuzhiyun			clock-frequency = <400000>;
369*4882a593Smuzhiyun			pinctrl-names = "default";
370*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c11_default>;
371*4882a593Smuzhiyun			#address-cells = <1>;
372*4882a593Smuzhiyun			#size-cells = <0>;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun			status = "disabled";
375*4882a593Smuzhiyun		};
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun		usb2_picophy0: phy1 {
378*4882a593Smuzhiyun			compatible = "st,stih407-usb2-phy";
379*4882a593Smuzhiyun			#phy-cells = <0>;
380*4882a593Smuzhiyun			st,syscfg = <&syscfg_core 0x100 0xf4>;
381*4882a593Smuzhiyun			resets = <&softreset STIH407_PICOPHY_SOFTRESET>,
382*4882a593Smuzhiyun				 <&picophyreset STIH407_PICOPHY2_RESET>;
383*4882a593Smuzhiyun			reset-names = "global", "port";
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun		miphy28lp_phy: miphy28lp@9b22000 {
387*4882a593Smuzhiyun			compatible = "st,miphy28lp-phy";
388*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
389*4882a593Smuzhiyun			#address-cells	= <1>;
390*4882a593Smuzhiyun			#size-cells	= <1>;
391*4882a593Smuzhiyun			ranges;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun			phy_port0: port@9b22000 {
394*4882a593Smuzhiyun				reg = <0x9b22000 0xff>,
395*4882a593Smuzhiyun				      <0x9b09000 0xff>,
396*4882a593Smuzhiyun				      <0x9b04000 0xff>;
397*4882a593Smuzhiyun				reg-names = "sata-up",
398*4882a593Smuzhiyun					    "pcie-up",
399*4882a593Smuzhiyun					    "pipew";
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun				st,syscfg = <0x114 0x818 0xe0 0xec>;
402*4882a593Smuzhiyun				#phy-cells = <1>;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun				reset-names = "miphy-sw-rst";
405*4882a593Smuzhiyun				resets = <&softreset STIH407_MIPHY0_SOFTRESET>;
406*4882a593Smuzhiyun			};
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun			phy_port1: port@9b2a000 {
409*4882a593Smuzhiyun				reg = <0x9b2a000 0xff>,
410*4882a593Smuzhiyun				      <0x9b19000 0xff>,
411*4882a593Smuzhiyun				      <0x9b14000 0xff>;
412*4882a593Smuzhiyun				reg-names = "sata-up",
413*4882a593Smuzhiyun					    "pcie-up",
414*4882a593Smuzhiyun					    "pipew";
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun				st,syscfg = <0x118 0x81c 0xe4 0xf0>;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun				#phy-cells = <1>;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun				reset-names = "miphy-sw-rst";
421*4882a593Smuzhiyun				resets = <&softreset STIH407_MIPHY1_SOFTRESET>;
422*4882a593Smuzhiyun			};
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun			phy_port2: port@8f95000 {
425*4882a593Smuzhiyun				reg = <0x8f95000 0xff>,
426*4882a593Smuzhiyun				      <0x8f90000 0xff>;
427*4882a593Smuzhiyun				reg-names = "pipew",
428*4882a593Smuzhiyun					    "usb3-up";
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun				st,syscfg = <0x11c 0x820>;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun				#phy-cells = <1>;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun				reset-names = "miphy-sw-rst";
435*4882a593Smuzhiyun				resets = <&softreset STIH407_MIPHY2_SOFTRESET>;
436*4882a593Smuzhiyun			};
437*4882a593Smuzhiyun		};
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun		spi@9840000 {
440*4882a593Smuzhiyun			compatible = "st,comms-ssc4-spi";
441*4882a593Smuzhiyun			reg = <0x9840000 0x110>;
442*4882a593Smuzhiyun			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
443*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
444*4882a593Smuzhiyun			clock-names = "ssc";
445*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi0_default>;
446*4882a593Smuzhiyun			pinctrl-names = "default";
447*4882a593Smuzhiyun			#address-cells = <1>;
448*4882a593Smuzhiyun			#size-cells = <0>;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun			status = "disabled";
451*4882a593Smuzhiyun		};
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun		spi@9841000 {
454*4882a593Smuzhiyun			compatible = "st,comms-ssc4-spi";
455*4882a593Smuzhiyun			reg = <0x9841000 0x110>;
456*4882a593Smuzhiyun			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
457*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
458*4882a593Smuzhiyun			clock-names = "ssc";
459*4882a593Smuzhiyun			pinctrl-names = "default";
460*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi1_default>;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun			status = "disabled";
463*4882a593Smuzhiyun		};
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun		spi@9842000 {
466*4882a593Smuzhiyun			compatible = "st,comms-ssc4-spi";
467*4882a593Smuzhiyun			reg = <0x9842000 0x110>;
468*4882a593Smuzhiyun			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
469*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
470*4882a593Smuzhiyun			clock-names = "ssc";
471*4882a593Smuzhiyun			pinctrl-names = "default";
472*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi2_default>;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun			status = "disabled";
475*4882a593Smuzhiyun		};
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun		spi@9843000 {
478*4882a593Smuzhiyun			compatible = "st,comms-ssc4-spi";
479*4882a593Smuzhiyun			reg = <0x9843000 0x110>;
480*4882a593Smuzhiyun			interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
481*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
482*4882a593Smuzhiyun			clock-names = "ssc";
483*4882a593Smuzhiyun			pinctrl-names = "default";
484*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi3_default>;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun			status = "disabled";
487*4882a593Smuzhiyun		};
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun		spi@9844000 {
490*4882a593Smuzhiyun			compatible = "st,comms-ssc4-spi";
491*4882a593Smuzhiyun			reg = <0x9844000 0x110>;
492*4882a593Smuzhiyun			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
493*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>;
494*4882a593Smuzhiyun			clock-names = "ssc";
495*4882a593Smuzhiyun			pinctrl-names = "default";
496*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi4_default>;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun			status = "disabled";
499*4882a593Smuzhiyun		};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun		/* SBC SSC */
502*4882a593Smuzhiyun		spi@9540000 {
503*4882a593Smuzhiyun			compatible = "st,comms-ssc4-spi";
504*4882a593Smuzhiyun			reg = <0x9540000 0x110>;
505*4882a593Smuzhiyun			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
506*4882a593Smuzhiyun			clocks = <&clk_sysin>;
507*4882a593Smuzhiyun			clock-names = "ssc";
508*4882a593Smuzhiyun			pinctrl-names = "default";
509*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi10_default>;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun			status = "disabled";
512*4882a593Smuzhiyun		};
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun		spi@9541000 {
515*4882a593Smuzhiyun			compatible = "st,comms-ssc4-spi";
516*4882a593Smuzhiyun			reg = <0x9541000 0x110>;
517*4882a593Smuzhiyun			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
518*4882a593Smuzhiyun			clocks = <&clk_sysin>;
519*4882a593Smuzhiyun			clock-names = "ssc";
520*4882a593Smuzhiyun			pinctrl-names = "default";
521*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi11_default>;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun			status = "disabled";
524*4882a593Smuzhiyun		};
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun		spi@9542000 {
527*4882a593Smuzhiyun			compatible = "st,comms-ssc4-spi";
528*4882a593Smuzhiyun			reg = <0x9542000 0x110>;
529*4882a593Smuzhiyun			interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
530*4882a593Smuzhiyun			clocks = <&clk_sysin>;
531*4882a593Smuzhiyun			clock-names = "ssc";
532*4882a593Smuzhiyun			pinctrl-names = "default";
533*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi12_default>;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun			status = "disabled";
536*4882a593Smuzhiyun		};
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun		mmc0: sdhci@09060000 {
539*4882a593Smuzhiyun			compatible = "st,sdhci-stih407", "st,sdhci";
540*4882a593Smuzhiyun			status = "disabled";
541*4882a593Smuzhiyun			reg = <0x09060000 0x7ff>, <0x9061008 0x20>;
542*4882a593Smuzhiyun			reg-names = "mmc", "top-mmc-delay";
543*4882a593Smuzhiyun			interrupts = <GIC_SPI 92 IRQ_TYPE_NONE>;
544*4882a593Smuzhiyun			interrupt-names = "mmcirq";
545*4882a593Smuzhiyun			pinctrl-names = "default";
546*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_mmc0>;
547*4882a593Smuzhiyun			clock-names = "mmc", "icn";
548*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_MMC_0>,
549*4882a593Smuzhiyun				 <&clk_s_c0_flexgen CLK_RX_ICN_HVA>;
550*4882a593Smuzhiyun			bus-width = <8>;
551*4882a593Smuzhiyun		};
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun		mmc1: sdhci@09080000 {
554*4882a593Smuzhiyun			compatible = "st,sdhci-stih407", "st,sdhci";
555*4882a593Smuzhiyun			status = "disabled";
556*4882a593Smuzhiyun			reg = <0x09080000 0x7ff>;
557*4882a593Smuzhiyun			reg-names = "mmc";
558*4882a593Smuzhiyun			interrupts = <GIC_SPI 90 IRQ_TYPE_NONE>;
559*4882a593Smuzhiyun			interrupt-names = "mmcirq";
560*4882a593Smuzhiyun			pinctrl-names = "default";
561*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_sd1>;
562*4882a593Smuzhiyun			clock-names = "mmc", "icn";
563*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_MMC_1>,
564*4882a593Smuzhiyun				 <&clk_s_c0_flexgen CLK_RX_ICN_HVA>;
565*4882a593Smuzhiyun			resets = <&softreset STIH407_MMC1_SOFTRESET>;
566*4882a593Smuzhiyun			bus-width = <4>;
567*4882a593Smuzhiyun		};
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun		/* Watchdog and Real-Time Clock */
570*4882a593Smuzhiyun		lpc@8787000 {
571*4882a593Smuzhiyun			compatible = "st,stih407-lpc";
572*4882a593Smuzhiyun			reg = <0x8787000 0x1000>;
573*4882a593Smuzhiyun			interrupts = <GIC_SPI 129 IRQ_TYPE_EDGE_RISING>;
574*4882a593Smuzhiyun			clocks = <&clk_s_d3_flexgen CLK_LPC_0>;
575*4882a593Smuzhiyun			timeout-sec = <120>;
576*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
577*4882a593Smuzhiyun			st,lpc-mode = <ST_LPC_MODE_WDT>;
578*4882a593Smuzhiyun		};
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun		lpc@8788000 {
581*4882a593Smuzhiyun			compatible = "st,stih407-lpc";
582*4882a593Smuzhiyun			reg = <0x8788000 0x1000>;
583*4882a593Smuzhiyun			interrupts = <GIC_SPI 130 IRQ_TYPE_EDGE_RISING>;
584*4882a593Smuzhiyun			clocks = <&clk_s_d3_flexgen CLK_LPC_1>;
585*4882a593Smuzhiyun			st,lpc-mode = <ST_LPC_MODE_CLKSRC>;
586*4882a593Smuzhiyun		};
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun		sata0: sata@9b20000 {
589*4882a593Smuzhiyun			compatible = "st,ahci";
590*4882a593Smuzhiyun			reg = <0x9b20000 0x1000>;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun			interrupts = <GIC_SPI 159 IRQ_TYPE_NONE>;
593*4882a593Smuzhiyun			interrupt-names = "hostc";
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun			phys = <&phy_port0 PHY_TYPE_SATA>;
596*4882a593Smuzhiyun			phy-names = "ahci_phy";
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun			resets = <&powerdown STIH407_SATA0_POWERDOWN>,
599*4882a593Smuzhiyun				 <&softreset STIH407_SATA0_SOFTRESET>,
600*4882a593Smuzhiyun				 <&softreset STIH407_SATA0_PWR_SOFTRESET>;
601*4882a593Smuzhiyun			reset-names = "pwr-dwn", "sw-rst", "pwr-rst";
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun			clock-names = "ahci_clk";
604*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_ICN_REG>;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun			ports-implemented = <0x1>;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun			status = "disabled";
609*4882a593Smuzhiyun		};
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun		sata1: sata@9b28000 {
612*4882a593Smuzhiyun			compatible = "st,ahci";
613*4882a593Smuzhiyun			reg = <0x9b28000 0x1000>;
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun			interrupts = <GIC_SPI 170 IRQ_TYPE_NONE>;
616*4882a593Smuzhiyun			interrupt-names = "hostc";
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun			phys = <&phy_port1 PHY_TYPE_SATA>;
619*4882a593Smuzhiyun			phy-names = "ahci_phy";
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun			resets = <&powerdown STIH407_SATA1_POWERDOWN>,
622*4882a593Smuzhiyun				 <&softreset STIH407_SATA1_SOFTRESET>,
623*4882a593Smuzhiyun				 <&softreset STIH407_SATA1_PWR_SOFTRESET>;
624*4882a593Smuzhiyun			reset-names = "pwr-dwn",
625*4882a593Smuzhiyun				      "sw-rst",
626*4882a593Smuzhiyun				      "pwr-rst";
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun			clock-names = "ahci_clk";
629*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_ICN_REG>;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun			ports-implemented = <0x1>;
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun			status = "disabled";
634*4882a593Smuzhiyun		};
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun		st_dwc3: dwc3@8f94000 {
638*4882a593Smuzhiyun			compatible	= "st,stih407-dwc3";
639*4882a593Smuzhiyun			reg		= <0x08f94000 0x1000>, <0x110 0x4>;
640*4882a593Smuzhiyun			reg-names	= "reg-glue", "syscfg-reg";
641*4882a593Smuzhiyun			st,syscfg	= <&syscfg_core>;
642*4882a593Smuzhiyun			resets		= <&powerdown STIH407_USB3_POWERDOWN>,
643*4882a593Smuzhiyun					  <&softreset STIH407_MIPHY2_SOFTRESET>;
644*4882a593Smuzhiyun			reset-names	= "powerdown", "softreset";
645*4882a593Smuzhiyun			#address-cells	= <1>;
646*4882a593Smuzhiyun			#size-cells	= <1>;
647*4882a593Smuzhiyun			pinctrl-names	= "default";
648*4882a593Smuzhiyun			pinctrl-0	= <&pinctrl_usb3>;
649*4882a593Smuzhiyun			ranges;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun			status = "disabled";
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun			dwc3: dwc3@9900000 {
654*4882a593Smuzhiyun				compatible	= "snps,dwc3";
655*4882a593Smuzhiyun				reg		= <0x09900000 0x100000>;
656*4882a593Smuzhiyun				interrupts	= <GIC_SPI 155 IRQ_TYPE_NONE>;
657*4882a593Smuzhiyun				dr_mode		= "host";
658*4882a593Smuzhiyun				phy-names	= "usb2-phy", "usb3-phy";
659*4882a593Smuzhiyun				phys		= <&usb2_picophy0>,
660*4882a593Smuzhiyun						  <&phy_port2 PHY_TYPE_USB3>;
661*4882a593Smuzhiyun			};
662*4882a593Smuzhiyun		};
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun		/* COMMS PWM Module */
665*4882a593Smuzhiyun		pwm0: pwm@9810000 {
666*4882a593Smuzhiyun			compatible	= "st,sti-pwm";
667*4882a593Smuzhiyun			#pwm-cells	= <2>;
668*4882a593Smuzhiyun			reg		= <0x9810000 0x68>;
669*4882a593Smuzhiyun			interrupts      = <GIC_SPI 128 IRQ_TYPE_NONE>;
670*4882a593Smuzhiyun			pinctrl-names	= "default";
671*4882a593Smuzhiyun			pinctrl-0	= <&pinctrl_pwm0_chan0_default>;
672*4882a593Smuzhiyun			clock-names	= "pwm";
673*4882a593Smuzhiyun			clocks		= <&clk_sysin>;
674*4882a593Smuzhiyun			st,pwm-num-chan = <1>;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun			status		= "disabled";
677*4882a593Smuzhiyun		};
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun		/* SBC PWM Module */
680*4882a593Smuzhiyun		pwm1: pwm@9510000 {
681*4882a593Smuzhiyun			compatible	= "st,sti-pwm";
682*4882a593Smuzhiyun			#pwm-cells	= <2>;
683*4882a593Smuzhiyun			reg		= <0x9510000 0x68>;
684*4882a593Smuzhiyun			pinctrl-names	= "default";
685*4882a593Smuzhiyun			pinctrl-0	= <&pinctrl_pwm1_chan0_default
686*4882a593Smuzhiyun					&pinctrl_pwm1_chan1_default
687*4882a593Smuzhiyun					&pinctrl_pwm1_chan2_default
688*4882a593Smuzhiyun					&pinctrl_pwm1_chan3_default>;
689*4882a593Smuzhiyun			clock-names	= "pwm";
690*4882a593Smuzhiyun			clocks		= <&clk_sysin>;
691*4882a593Smuzhiyun			st,pwm-num-chan = <4>;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun			status		= "disabled";
694*4882a593Smuzhiyun		};
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun		rng10: rng@08a89000 {
697*4882a593Smuzhiyun			compatible      = "st,rng";
698*4882a593Smuzhiyun			reg		= <0x08a89000 0x1000>;
699*4882a593Smuzhiyun			clocks          = <&clk_sysin>;
700*4882a593Smuzhiyun			status		= "okay";
701*4882a593Smuzhiyun		};
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun		rng11: rng@08a8a000 {
704*4882a593Smuzhiyun			compatible      = "st,rng";
705*4882a593Smuzhiyun			reg		= <0x08a8a000 0x1000>;
706*4882a593Smuzhiyun			clocks          = <&clk_sysin>;
707*4882a593Smuzhiyun			status		= "okay";
708*4882a593Smuzhiyun		};
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun		ethernet0: dwmac@9630000 {
711*4882a593Smuzhiyun			device_type = "network";
712*4882a593Smuzhiyun			status = "disabled";
713*4882a593Smuzhiyun			compatible = "st,stih407-dwmac", "snps,dwmac", "snps,dwmac-3.710";
714*4882a593Smuzhiyun			reg = <0x9630000 0x8000>, <0x80 0x4>;
715*4882a593Smuzhiyun			reg-names = "stmmaceth", "sti-ethconf";
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun			st,syscon = <&syscfg_sbc_reg 0x80>;
718*4882a593Smuzhiyun			st,gmac_en;
719*4882a593Smuzhiyun			resets = <&softreset STIH407_ETH1_SOFTRESET>;
720*4882a593Smuzhiyun			reset-names = "stmmaceth";
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun			interrupts = <GIC_SPI 98 IRQ_TYPE_NONE>,
723*4882a593Smuzhiyun				     <GIC_SPI 99 IRQ_TYPE_NONE>;
724*4882a593Smuzhiyun			interrupt-names = "macirq", "eth_wake_irq";
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun			/* DMA Bus Mode */
727*4882a593Smuzhiyun			snps,pbl = <8>;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun			pinctrl-names = "default";
730*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_rgmii1>;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun			clock-names = "stmmaceth", "sti-ethclk";
733*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_EXT2F_A9>,
734*4882a593Smuzhiyun				 <&clk_s_c0_flexgen CLK_ETH_PHY>;
735*4882a593Smuzhiyun		};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun		cec: sti-cec@094a087c {
738*4882a593Smuzhiyun			compatible = "st,stih-cec";
739*4882a593Smuzhiyun			reg = <0x94a087c 0x64>;
740*4882a593Smuzhiyun			clocks = <&clk_sysin>;
741*4882a593Smuzhiyun			clock-names = "cec-clk";
742*4882a593Smuzhiyun			interrupts = <GIC_SPI 140 IRQ_TYPE_NONE>;
743*4882a593Smuzhiyun			interrupt-names = "cec-irq";
744*4882a593Smuzhiyun			pinctrl-names = "default";
745*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_cec0_default>;
746*4882a593Smuzhiyun			resets = <&softreset STIH407_LPM_SOFTRESET>;
747*4882a593Smuzhiyun		};
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun		rng10: rng@08a89000 {
750*4882a593Smuzhiyun			compatible      = "st,rng";
751*4882a593Smuzhiyun			reg		= <0x08a89000 0x1000>;
752*4882a593Smuzhiyun			clocks          = <&clk_sysin>;
753*4882a593Smuzhiyun			status		= "okay";
754*4882a593Smuzhiyun		};
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun		rng11: rng@08a8a000 {
757*4882a593Smuzhiyun			compatible      = "st,rng";
758*4882a593Smuzhiyun			reg		= <0x08a8a000 0x1000>;
759*4882a593Smuzhiyun			clocks          = <&clk_sysin>;
760*4882a593Smuzhiyun			status		= "okay";
761*4882a593Smuzhiyun		};
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun		mailbox0: mailbox@8f00000  {
764*4882a593Smuzhiyun			compatible	= "st,stih407-mailbox";
765*4882a593Smuzhiyun			reg		= <0x8f00000 0x1000>;
766*4882a593Smuzhiyun			interrupts	= <GIC_SPI 1 IRQ_TYPE_NONE>;
767*4882a593Smuzhiyun			#mbox-cells	= <2>;
768*4882a593Smuzhiyun			mbox-name	= "a9";
769*4882a593Smuzhiyun			status		= "okay";
770*4882a593Smuzhiyun		};
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun		mailbox1: mailbox@8f01000 {
773*4882a593Smuzhiyun			compatible	= "st,stih407-mailbox";
774*4882a593Smuzhiyun			reg		= <0x8f01000 0x1000>;
775*4882a593Smuzhiyun			#mbox-cells	= <2>;
776*4882a593Smuzhiyun			mbox-name	= "st231_gp_1";
777*4882a593Smuzhiyun			status		= "okay";
778*4882a593Smuzhiyun		};
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun		mailbox2: mailbox@8f02000 {
781*4882a593Smuzhiyun			compatible	= "st,stih407-mailbox";
782*4882a593Smuzhiyun			reg		= <0x8f02000 0x1000>;
783*4882a593Smuzhiyun			#mbox-cells	= <2>;
784*4882a593Smuzhiyun			mbox-name	= "st231_gp_0";
785*4882a593Smuzhiyun			status		= "okay";
786*4882a593Smuzhiyun		};
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun		mailbox3: mailbox@8f03000 {
789*4882a593Smuzhiyun			compatible	= "st,stih407-mailbox";
790*4882a593Smuzhiyun			reg		= <0x8f03000 0x1000>;
791*4882a593Smuzhiyun			#mbox-cells	= <2>;
792*4882a593Smuzhiyun			mbox-name	= "st231_audio_video";
793*4882a593Smuzhiyun			status		= "okay";
794*4882a593Smuzhiyun		};
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun		st231_delta: st231-delta@44000000 {
797*4882a593Smuzhiyun			compatible	= "st,st231-rproc";
798*4882a593Smuzhiyun			memory-region	= <&dmu_reserved>;
799*4882a593Smuzhiyun			resets		= <&softreset STIH407_ST231_DMU_SOFTRESET>;
800*4882a593Smuzhiyun			reset-names	= "sw_reset";
801*4882a593Smuzhiyun			clocks		= <&clk_s_c0_flexgen CLK_ST231_DMU>;
802*4882a593Smuzhiyun			clock-frequency	= <600000000>;
803*4882a593Smuzhiyun			st,syscfg	= <&syscfg_core 0x224>;
804*4882a593Smuzhiyun			#mbox-cells = <1>;
805*4882a593Smuzhiyun			mbox-names = "vq0_rx", "vq0_tx", "vq1_rx", "vq1_tx";
806*4882a593Smuzhiyun			mboxes = <&mailbox0 0 0>, <&mailbox3 0 1>, <&mailbox0 0 1>, <&mailbox3 0 0>;
807*4882a593Smuzhiyun		};
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun		/* fdma audio */
810*4882a593Smuzhiyun		fdma0: dma-controller@8e20000 {
811*4882a593Smuzhiyun			compatible = "st,stih407-fdma-mpe31-11", "st,slim-rproc";
812*4882a593Smuzhiyun			reg = <0x8e20000 0x8000>,
813*4882a593Smuzhiyun			      <0x8e30000 0x3000>,
814*4882a593Smuzhiyun			      <0x8e37000 0x1000>,
815*4882a593Smuzhiyun			      <0x8e38000 0x8000>;
816*4882a593Smuzhiyun			reg-names = "slimcore", "dmem", "peripherals", "imem";
817*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_FDMA>,
818*4882a593Smuzhiyun				 <&clk_s_c0_flexgen CLK_EXT2F_A9>,
819*4882a593Smuzhiyun				 <&clk_s_c0_flexgen CLK_EXT2F_A9>,
820*4882a593Smuzhiyun				 <&clk_s_c0_flexgen CLK_EXT2F_A9>;
821*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_NONE>;
822*4882a593Smuzhiyun			dma-channels = <16>;
823*4882a593Smuzhiyun			#dma-cells = <3>;
824*4882a593Smuzhiyun		};
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun		/* fdma app */
827*4882a593Smuzhiyun		fdma1: dma-controller@8e40000 {
828*4882a593Smuzhiyun			compatible = "st,stih407-fdma-mpe31-12", "st,slim-rproc";
829*4882a593Smuzhiyun			reg = <0x8e40000 0x8000>,
830*4882a593Smuzhiyun			      <0x8e50000 0x3000>,
831*4882a593Smuzhiyun			      <0x8e57000 0x1000>,
832*4882a593Smuzhiyun			      <0x8e58000 0x8000>;
833*4882a593Smuzhiyun			reg-names = "slimcore", "dmem", "peripherals", "imem";
834*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_FDMA>,
835*4882a593Smuzhiyun				<&clk_s_c0_flexgen CLK_TX_ICN_DMU>,
836*4882a593Smuzhiyun				<&clk_s_c0_flexgen CLK_TX_ICN_DMU>,
837*4882a593Smuzhiyun				<&clk_s_c0_flexgen CLK_EXT2F_A9>;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_NONE>;
840*4882a593Smuzhiyun			dma-channels = <16>;
841*4882a593Smuzhiyun			#dma-cells = <3>;
842*4882a593Smuzhiyun		};
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun		/* fdma free running */
845*4882a593Smuzhiyun		fdma2: dma-controller@8e60000 {
846*4882a593Smuzhiyun			compatible = "st,stih407-fdma-mpe31-13", "st,slim-rproc";
847*4882a593Smuzhiyun			reg = <0x8e60000 0x8000>,
848*4882a593Smuzhiyun			      <0x8e70000 0x3000>,
849*4882a593Smuzhiyun			      <0x8e77000 0x1000>,
850*4882a593Smuzhiyun			      <0x8e78000 0x8000>;
851*4882a593Smuzhiyun			reg-names = "slimcore", "dmem", "peripherals", "imem";
852*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_NONE>;
853*4882a593Smuzhiyun			dma-channels = <16>;
854*4882a593Smuzhiyun			#dma-cells = <3>;
855*4882a593Smuzhiyun			clocks = <&clk_s_c0_flexgen CLK_FDMA>,
856*4882a593Smuzhiyun				<&clk_s_c0_flexgen CLK_EXT2F_A9>,
857*4882a593Smuzhiyun				<&clk_s_c0_flexgen CLK_TX_ICN_DISP_0>,
858*4882a593Smuzhiyun				<&clk_s_c0_flexgen CLK_EXT2F_A9>;
859*4882a593Smuzhiyun		};
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun		sti_sasg_codec: sti-sasg-codec {
862*4882a593Smuzhiyun			compatible = "st,stih407-sas-codec";
863*4882a593Smuzhiyun			#sound-dai-cells = <1>;
864*4882a593Smuzhiyun			status = "disabled";
865*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
866*4882a593Smuzhiyun		};
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun		sti_uni_player0: sti-uni-player@8d80000 {
869*4882a593Smuzhiyun			compatible = "st,stih407-uni-player-hdmi";
870*4882a593Smuzhiyun			#sound-dai-cells = <0>;
871*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
872*4882a593Smuzhiyun			clocks = <&clk_s_d0_flexgen CLK_PCM_0>;
873*4882a593Smuzhiyun			assigned-clocks = <&clk_s_d0_quadfs 0>, <&clk_s_d0_flexgen CLK_PCM_0>;
874*4882a593Smuzhiyun			assigned-clock-parents = <0>, <&clk_s_d0_quadfs 0>;
875*4882a593Smuzhiyun			assigned-clock-rates = <50000000>;
876*4882a593Smuzhiyun			reg = <0x8d80000 0x158>;
877*4882a593Smuzhiyun			interrupts = <GIC_SPI 84 IRQ_TYPE_NONE>;
878*4882a593Smuzhiyun			dmas = <&fdma0 2 0 1>;
879*4882a593Smuzhiyun			dma-names = "tx";
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun			status		= "disabled";
882*4882a593Smuzhiyun		};
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun		sti_uni_player1: sti-uni-player@8d81000 {
885*4882a593Smuzhiyun			compatible = "st,stih407-uni-player-pcm-out";
886*4882a593Smuzhiyun			#sound-dai-cells = <0>;
887*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
888*4882a593Smuzhiyun			clocks = <&clk_s_d0_flexgen CLK_PCM_1>;
889*4882a593Smuzhiyun			assigned-clocks = <&clk_s_d0_quadfs 1>, <&clk_s_d0_flexgen CLK_PCM_1>;
890*4882a593Smuzhiyun			assigned-clock-parents = <0>, <&clk_s_d0_quadfs 1>;
891*4882a593Smuzhiyun			assigned-clock-rates = <50000000>;
892*4882a593Smuzhiyun			reg = <0x8d81000 0x158>;
893*4882a593Smuzhiyun			interrupts = <GIC_SPI 85 IRQ_TYPE_NONE>;
894*4882a593Smuzhiyun			dmas = <&fdma0 3 0 1>;
895*4882a593Smuzhiyun			dma-names = "tx";
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun			status = "disabled";
898*4882a593Smuzhiyun		};
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun		sti_uni_player2: sti-uni-player@8d82000 {
901*4882a593Smuzhiyun			compatible = "st,stih407-uni-player-dac";
902*4882a593Smuzhiyun			#sound-dai-cells = <0>;
903*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
904*4882a593Smuzhiyun			clocks = <&clk_s_d0_flexgen CLK_PCM_2>;
905*4882a593Smuzhiyun			assigned-clocks = <&clk_s_d0_quadfs 2>, <&clk_s_d0_flexgen CLK_PCM_2>;
906*4882a593Smuzhiyun			assigned-clock-parents = <0>, <&clk_s_d0_quadfs 2>;
907*4882a593Smuzhiyun			assigned-clock-rates = <50000000>;
908*4882a593Smuzhiyun			reg = <0x8d82000 0x158>;
909*4882a593Smuzhiyun			interrupts = <GIC_SPI 86 IRQ_TYPE_NONE>;
910*4882a593Smuzhiyun			dmas = <&fdma0 4 0 1>;
911*4882a593Smuzhiyun			dma-names = "tx";
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun			status = "disabled";
914*4882a593Smuzhiyun		};
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun		sti_uni_player3: sti-uni-player@8d85000 {
917*4882a593Smuzhiyun			compatible = "st,stih407-uni-player-spdif";
918*4882a593Smuzhiyun			#sound-dai-cells = <0>;
919*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
920*4882a593Smuzhiyun			clocks = <&clk_s_d0_flexgen CLK_SPDIFF>;
921*4882a593Smuzhiyun			assigned-clocks = <&clk_s_d0_quadfs 3>, <&clk_s_d0_flexgen CLK_SPDIFF>;
922*4882a593Smuzhiyun			assigned-clock-parents = <0>, <&clk_s_d0_quadfs 3>;
923*4882a593Smuzhiyun			assigned-clock-rates = <50000000>;
924*4882a593Smuzhiyun			reg = <0x8d85000 0x158>;
925*4882a593Smuzhiyun			interrupts = <GIC_SPI 89 IRQ_TYPE_NONE>;
926*4882a593Smuzhiyun			dmas = <&fdma0 7 0 1>;
927*4882a593Smuzhiyun			dma-names = "tx";
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun			status = "disabled";
930*4882a593Smuzhiyun		};
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun		sti_uni_reader0: sti-uni-reader@8d83000 {
933*4882a593Smuzhiyun			compatible = "st,stih407-uni-reader-pcm_in";
934*4882a593Smuzhiyun			#sound-dai-cells = <0>;
935*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
936*4882a593Smuzhiyun			reg = <0x8d83000 0x158>;
937*4882a593Smuzhiyun			interrupts = <GIC_SPI 87 IRQ_TYPE_NONE>;
938*4882a593Smuzhiyun			dmas = <&fdma0 5 0 1>;
939*4882a593Smuzhiyun			dma-names = "rx";
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun			status = "disabled";
942*4882a593Smuzhiyun		};
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun		sti_uni_reader1: sti-uni-reader@8d84000 {
945*4882a593Smuzhiyun			compatible = "st,stih407-uni-reader-hdmi";
946*4882a593Smuzhiyun			#sound-dai-cells = <0>;
947*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
948*4882a593Smuzhiyun			reg = <0x8d84000 0x158>;
949*4882a593Smuzhiyun			interrupts = <GIC_SPI 88 IRQ_TYPE_NONE>;
950*4882a593Smuzhiyun			dmas = <&fdma0 6 0 1>;
951*4882a593Smuzhiyun			dma-names = "rx";
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun			status = "disabled";
954*4882a593Smuzhiyun		};
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun		rc: rc@09518000 {
957*4882a593Smuzhiyun			compatible = "st,comms-irb";
958*4882a593Smuzhiyun			reg = <0x09518000 0x234>;
959*4882a593Smuzhiyun			interrupts = <GIC_SPI 132 IRQ_TYPE_NONE>;
960*4882a593Smuzhiyun			rx-mode = "infrared";
961*4882a593Smuzhiyun			pinctrl-names = "default";
962*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_ir
963*4882a593Smuzhiyun				     &pinctrl_uhf
964*4882a593Smuzhiyun				     &pinctrl_tx
965*4882a593Smuzhiyun				     &pinctrl_tx_od>;
966*4882a593Smuzhiyun			clocks = <&clk_sysin>;
967*4882a593Smuzhiyun			resets = <&softreset STIH407_IRB_SOFTRESET>;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun			status = "disabled";
970*4882a593Smuzhiyun		};
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun		socinfo {
973*4882a593Smuzhiyun			compatible = "st,stih407-socinfo";
974*4882a593Smuzhiyun			st,syscfg = <&syscfg_core>;
975*4882a593Smuzhiyun		};
976*4882a593Smuzhiyun	};
977*4882a593Smuzhiyun};
978