1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2014 STMicroelectronics R&D Limited 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 5*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 6*4882a593Smuzhiyun * published by the Free Software Foundation. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun#include <dt-bindings/clock/stih407-clks.h> 9*4882a593Smuzhiyun/ { 10*4882a593Smuzhiyun clocks { 11*4882a593Smuzhiyun #address-cells = <1>; 12*4882a593Smuzhiyun #size-cells = <1>; 13*4882a593Smuzhiyun ranges; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * Fixed 30MHz oscillator inputs to SoC 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun clk_sysin: clk-sysin { 19*4882a593Smuzhiyun #clock-cells = <0>; 20*4882a593Smuzhiyun compatible = "fixed-clock"; 21*4882a593Smuzhiyun clock-frequency = <30000000>; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun /* 25*4882a593Smuzhiyun * ARM Peripheral clock for timers 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun arm_periph_clk: clk-m-a9-periphs { 28*4882a593Smuzhiyun #clock-cells = <0>; 29*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun clocks = <&clk_m_a9>; 32*4882a593Smuzhiyun clock-div = <2>; 33*4882a593Smuzhiyun clock-mult = <1>; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* 37*4882a593Smuzhiyun * A9 PLL. 38*4882a593Smuzhiyun */ 39*4882a593Smuzhiyun clockgen-a9@92b0000 { 40*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 41*4882a593Smuzhiyun reg = <0x92b0000 0xffff>; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun clockgen_a9_pll: clockgen-a9-pll { 44*4882a593Smuzhiyun #clock-cells = <1>; 45*4882a593Smuzhiyun compatible = "st,stih407-clkgen-plla9"; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun clocks = <&clk_sysin>; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun clock-output-names = "clockgen-a9-pll-odf"; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* 54*4882a593Smuzhiyun * ARM CPU related clocks. 55*4882a593Smuzhiyun */ 56*4882a593Smuzhiyun clk_m_a9: clk-m-a9@92b0000 { 57*4882a593Smuzhiyun #clock-cells = <0>; 58*4882a593Smuzhiyun compatible = "st,stih407-clkgen-a9-mux"; 59*4882a593Smuzhiyun reg = <0x92b0000 0x10000>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun clocks = <&clockgen_a9_pll 0>, 62*4882a593Smuzhiyun <&clockgen_a9_pll 0>, 63*4882a593Smuzhiyun <&clk_s_c0_flexgen 13>, 64*4882a593Smuzhiyun <&clk_m_a9_ext2f_div2>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* 68*4882a593Smuzhiyun * ARM Peripheral clock for timers 69*4882a593Smuzhiyun */ 70*4882a593Smuzhiyun clk_m_a9_ext2f_div2: clk-m-a9-ext2f-div2s { 71*4882a593Smuzhiyun #clock-cells = <0>; 72*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun clocks = <&clk_s_c0_flexgen 13>; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun clock-output-names = "clk-m-a9-ext2f-div2"; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun clock-div = <2>; 79*4882a593Smuzhiyun clock-mult = <1>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* 83*4882a593Smuzhiyun * Bootloader initialized system infrastructure clock for 84*4882a593Smuzhiyun * serial devices. 85*4882a593Smuzhiyun */ 86*4882a593Smuzhiyun clk_ext2f_a9: clockgen-c0@13 { 87*4882a593Smuzhiyun #clock-cells = <0>; 88*4882a593Smuzhiyun compatible = "fixed-clock"; 89*4882a593Smuzhiyun clock-frequency = <200000000>; 90*4882a593Smuzhiyun clock-output-names = "clk-s-icn-reg-0"; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun clockgen-a@090ff000 { 94*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 95*4882a593Smuzhiyun reg = <0x90ff000 0x1000>; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun clk_s_a0_pll: clk-s-a0-pll { 98*4882a593Smuzhiyun #clock-cells = <1>; 99*4882a593Smuzhiyun compatible = "st,clkgen-pll0"; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun clocks = <&clk_sysin>; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun clock-output-names = "clk-s-a0-pll-ofd-0"; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun clk_s_a0_flexgen: clk-s-a0-flexgen { 107*4882a593Smuzhiyun compatible = "st,flexgen"; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #clock-cells = <1>; 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun clocks = <&clk_s_a0_pll 0>, 112*4882a593Smuzhiyun <&clk_sysin>; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun clock-output-names = "clk-ic-lmi0"; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun clk_s_c0_quadfs: clk-s-c0-quadfs@9103000 { 119*4882a593Smuzhiyun #clock-cells = <1>; 120*4882a593Smuzhiyun compatible = "st,quadfs-pll"; 121*4882a593Smuzhiyun reg = <0x9103000 0x1000>; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun clocks = <&clk_sysin>; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun clock-output-names = "clk-s-c0-fs0-ch0", 126*4882a593Smuzhiyun "clk-s-c0-fs0-ch1", 127*4882a593Smuzhiyun "clk-s-c0-fs0-ch2", 128*4882a593Smuzhiyun "clk-s-c0-fs0-ch3"; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun clk_s_c0: clockgen-c@09103000 { 132*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 133*4882a593Smuzhiyun reg = <0x9103000 0x1000>; 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun clk_s_c0_pll0: clk-s-c0-pll0 { 136*4882a593Smuzhiyun #clock-cells = <1>; 137*4882a593Smuzhiyun compatible = "st,clkgen-pll0"; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun clocks = <&clk_sysin>; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun clock-output-names = "clk-s-c0-pll0-odf-0"; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun clk_s_c0_pll1: clk-s-c0-pll1 { 145*4882a593Smuzhiyun #clock-cells = <1>; 146*4882a593Smuzhiyun compatible = "st,clkgen-pll1"; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun clocks = <&clk_sysin>; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun clock-output-names = "clk-s-c0-pll1-odf-0"; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun clk_s_c0_flexgen: clk-s-c0-flexgen { 154*4882a593Smuzhiyun #clock-cells = <1>; 155*4882a593Smuzhiyun compatible = "st,flexgen"; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun clocks = <&clk_s_c0_pll0 0>, 158*4882a593Smuzhiyun <&clk_s_c0_pll1 0>, 159*4882a593Smuzhiyun <&clk_s_c0_quadfs 0>, 160*4882a593Smuzhiyun <&clk_s_c0_quadfs 1>, 161*4882a593Smuzhiyun <&clk_s_c0_quadfs 2>, 162*4882a593Smuzhiyun <&clk_s_c0_quadfs 3>, 163*4882a593Smuzhiyun <&clk_sysin>; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun clock-output-names = "clk-icn-gpu", 166*4882a593Smuzhiyun "clk-fdma", 167*4882a593Smuzhiyun "clk-nand", 168*4882a593Smuzhiyun "clk-hva", 169*4882a593Smuzhiyun "clk-proc-stfe", 170*4882a593Smuzhiyun "clk-proc-tp", 171*4882a593Smuzhiyun "clk-rx-icn-dmu", 172*4882a593Smuzhiyun "clk-rx-icn-hva", 173*4882a593Smuzhiyun "clk-icn-cpu", 174*4882a593Smuzhiyun "clk-tx-icn-dmu", 175*4882a593Smuzhiyun "clk-mmc-0", 176*4882a593Smuzhiyun "clk-mmc-1", 177*4882a593Smuzhiyun "clk-jpegdec", 178*4882a593Smuzhiyun "clk-ext2fa9", 179*4882a593Smuzhiyun "clk-ic-bdisp-0", 180*4882a593Smuzhiyun "clk-ic-bdisp-1", 181*4882a593Smuzhiyun "clk-pp-dmu", 182*4882a593Smuzhiyun "clk-vid-dmu", 183*4882a593Smuzhiyun "clk-dss-lpc", 184*4882a593Smuzhiyun "clk-st231-aud-0", 185*4882a593Smuzhiyun "clk-st231-gp-1", 186*4882a593Smuzhiyun "clk-st231-dmu", 187*4882a593Smuzhiyun "clk-icn-lmi", 188*4882a593Smuzhiyun "clk-tx-icn-disp-1", 189*4882a593Smuzhiyun "clk-icn-sbc", 190*4882a593Smuzhiyun "clk-stfe-frc2", 191*4882a593Smuzhiyun "clk-eth-phy", 192*4882a593Smuzhiyun "clk-eth-ref-phyclk", 193*4882a593Smuzhiyun "clk-flash-promip", 194*4882a593Smuzhiyun "clk-main-disp", 195*4882a593Smuzhiyun "clk-aux-disp", 196*4882a593Smuzhiyun "clk-compo-dvp"; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun clk_s_d0_quadfs: clk-s-d0-quadfs@9104000 { 201*4882a593Smuzhiyun #clock-cells = <1>; 202*4882a593Smuzhiyun compatible = "st,quadfs"; 203*4882a593Smuzhiyun reg = <0x9104000 0x1000>; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun clocks = <&clk_sysin>; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun clock-output-names = "clk-s-d0-fs0-ch0", 208*4882a593Smuzhiyun "clk-s-d0-fs0-ch1", 209*4882a593Smuzhiyun "clk-s-d0-fs0-ch2", 210*4882a593Smuzhiyun "clk-s-d0-fs0-ch3"; 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun clockgen-d0@09104000 { 214*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 215*4882a593Smuzhiyun reg = <0x9104000 0x1000>; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun clk_s_d0_flexgen: clk-s-d0-flexgen { 218*4882a593Smuzhiyun #clock-cells = <1>; 219*4882a593Smuzhiyun compatible = "st,flexgen-audio", "st,flexgen"; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun clocks = <&clk_s_d0_quadfs 0>, 222*4882a593Smuzhiyun <&clk_s_d0_quadfs 1>, 223*4882a593Smuzhiyun <&clk_s_d0_quadfs 2>, 224*4882a593Smuzhiyun <&clk_s_d0_quadfs 3>, 225*4882a593Smuzhiyun <&clk_sysin>; 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun clock-output-names = "clk-pcm-0", 228*4882a593Smuzhiyun "clk-pcm-1", 229*4882a593Smuzhiyun "clk-pcm-2", 230*4882a593Smuzhiyun "clk-spdiff"; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun clk_s_d2_quadfs: clk-s-d2-quadfs@9106000 { 235*4882a593Smuzhiyun #clock-cells = <1>; 236*4882a593Smuzhiyun compatible = "st,quadfs"; 237*4882a593Smuzhiyun reg = <0x9106000 0x1000>; 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun clocks = <&clk_sysin>; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun clock-output-names = "clk-s-d2-fs0-ch0", 242*4882a593Smuzhiyun "clk-s-d2-fs0-ch1", 243*4882a593Smuzhiyun "clk-s-d2-fs0-ch2", 244*4882a593Smuzhiyun "clk-s-d2-fs0-ch3"; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun clk_tmdsout_hdmi: clk-tmdsout-hdmi { 248*4882a593Smuzhiyun #clock-cells = <0>; 249*4882a593Smuzhiyun compatible = "fixed-clock"; 250*4882a593Smuzhiyun clock-frequency = <0>; 251*4882a593Smuzhiyun }; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun clockgen-d2@x9106000 { 254*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 255*4882a593Smuzhiyun reg = <0x9106000 0x1000>; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun clk_s_d2_flexgen: clk-s-d2-flexgen { 258*4882a593Smuzhiyun #clock-cells = <1>; 259*4882a593Smuzhiyun compatible = "st,flexgen-video", "st,flexgen"; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun clocks = <&clk_s_d2_quadfs 0>, 262*4882a593Smuzhiyun <&clk_s_d2_quadfs 1>, 263*4882a593Smuzhiyun <&clk_s_d2_quadfs 2>, 264*4882a593Smuzhiyun <&clk_s_d2_quadfs 3>, 265*4882a593Smuzhiyun <&clk_sysin>, 266*4882a593Smuzhiyun <&clk_sysin>, 267*4882a593Smuzhiyun <&clk_tmdsout_hdmi>; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun clock-output-names = "clk-pix-main-disp", 270*4882a593Smuzhiyun "clk-pix-pip", 271*4882a593Smuzhiyun "clk-pix-gdp1", 272*4882a593Smuzhiyun "clk-pix-gdp2", 273*4882a593Smuzhiyun "clk-pix-gdp3", 274*4882a593Smuzhiyun "clk-pix-gdp4", 275*4882a593Smuzhiyun "clk-pix-aux-disp", 276*4882a593Smuzhiyun "clk-denc", 277*4882a593Smuzhiyun "clk-pix-hddac", 278*4882a593Smuzhiyun "clk-hddac", 279*4882a593Smuzhiyun "clk-sddac", 280*4882a593Smuzhiyun "clk-pix-dvo", 281*4882a593Smuzhiyun "clk-dvo", 282*4882a593Smuzhiyun "clk-pix-hdmi", 283*4882a593Smuzhiyun "clk-tmds-hdmi", 284*4882a593Smuzhiyun "clk-ref-hdmiphy"; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun clk_s_d3_quadfs: clk-s-d3-quadfs@9107000 { 289*4882a593Smuzhiyun #clock-cells = <1>; 290*4882a593Smuzhiyun compatible = "st,quadfs"; 291*4882a593Smuzhiyun reg = <0x9107000 0x1000>; 292*4882a593Smuzhiyun 293*4882a593Smuzhiyun clocks = <&clk_sysin>; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun clock-output-names = "clk-s-d3-fs0-ch0", 296*4882a593Smuzhiyun "clk-s-d3-fs0-ch1", 297*4882a593Smuzhiyun "clk-s-d3-fs0-ch2", 298*4882a593Smuzhiyun "clk-s-d3-fs0-ch3"; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun clockgen-d3@9107000 { 302*4882a593Smuzhiyun compatible = "st,clkgen-c32"; 303*4882a593Smuzhiyun reg = <0x9107000 0x1000>; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun clk_s_d3_flexgen: clk-s-d3-flexgen { 306*4882a593Smuzhiyun #clock-cells = <1>; 307*4882a593Smuzhiyun compatible = "st,flexgen"; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun clocks = <&clk_s_d3_quadfs 0>, 310*4882a593Smuzhiyun <&clk_s_d3_quadfs 1>, 311*4882a593Smuzhiyun <&clk_s_d3_quadfs 2>, 312*4882a593Smuzhiyun <&clk_s_d3_quadfs 3>, 313*4882a593Smuzhiyun <&clk_sysin>; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun clock-output-names = "clk-stfe-frc1", 316*4882a593Smuzhiyun "clk-tsout-0", 317*4882a593Smuzhiyun "clk-tsout-1", 318*4882a593Smuzhiyun "clk-mchi", 319*4882a593Smuzhiyun "clk-vsens-compo", 320*4882a593Smuzhiyun "clk-frc1-remote", 321*4882a593Smuzhiyun "clk-lpc-0", 322*4882a593Smuzhiyun "clk-lpc-1"; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun}; 327