xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/socfpga_cyclone5_is1.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun *  Copyright (C) 2012 Altera Corporation <www.altera.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include "socfpga_cyclone5.dtsi"
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/ {
10*4882a593Smuzhiyun	model = "SoCFPGA Cyclone V IS1";
11*4882a593Smuzhiyun	compatible = "anonymous,socfpga-is1", "altr,socfpga-cyclone5", "altr,socfpga";
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun	chosen {
14*4882a593Smuzhiyun		bootargs = "console=ttyS0,115200";
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	memory {
18*4882a593Smuzhiyun		name = "memory";
19*4882a593Smuzhiyun		device_type = "memory";
20*4882a593Smuzhiyun		reg = <0x0 0x10000000>;
21*4882a593Smuzhiyun	};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	aliases {
24*4882a593Smuzhiyun		ethernet0 = &gmac1;
25*4882a593Smuzhiyun		udc0 = &usb1;
26*4882a593Smuzhiyun	};
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun	regulator_3_3v: 3-3-v-regulator {
29*4882a593Smuzhiyun		compatible = "regulator-fixed";
30*4882a593Smuzhiyun		regulator-name = "3.3V";
31*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
32*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
33*4882a593Smuzhiyun	};
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun	soc {
36*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
37*4882a593Smuzhiyun	};
38*4882a593Smuzhiyun};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun&gmac1 {
41*4882a593Smuzhiyun	status = "okay";
42*4882a593Smuzhiyun	phy-mode = "rgmii";
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun	rxd0-skew-ps = <0>;
45*4882a593Smuzhiyun	rxd1-skew-ps = <0>;
46*4882a593Smuzhiyun	rxd2-skew-ps = <0>;
47*4882a593Smuzhiyun	rxd3-skew-ps = <0>;
48*4882a593Smuzhiyun	txen-skew-ps = <0>;
49*4882a593Smuzhiyun	txc-skew-ps = <2600>;
50*4882a593Smuzhiyun	rxdv-skew-ps = <0>;
51*4882a593Smuzhiyun	rxc-skew-ps = <2000>;
52*4882a593Smuzhiyun};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun&gpio1 {
55*4882a593Smuzhiyun	status = "okay";
56*4882a593Smuzhiyun};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun&i2c0 {
59*4882a593Smuzhiyun	status = "okay";
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun	eeprom@51 {
62*4882a593Smuzhiyun		compatible = "atmel,24c32";
63*4882a593Smuzhiyun		reg = <0x51>;
64*4882a593Smuzhiyun		pagesize = <32>;
65*4882a593Smuzhiyun	};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun	rtc@68 {
68*4882a593Smuzhiyun		compatible = "dallas,ds1339";
69*4882a593Smuzhiyun		reg = <0x68>;
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun&mmc0 {
74*4882a593Smuzhiyun	status = "okay";
75*4882a593Smuzhiyun	u-boot,dm-pre-reloc;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun	cd-gpios = <&portb 18 0>;
78*4882a593Smuzhiyun	vmmc-supply = <&regulator_3_3v>;
79*4882a593Smuzhiyun	vqmmc-supply = <&regulator_3_3v>;
80*4882a593Smuzhiyun};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun&qspi {
83*4882a593Smuzhiyun	status = "okay";
84*4882a593Smuzhiyun	u-boot,dm-pre-reloc;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	flash0: n25q00@0 {
87*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
88*4882a593Smuzhiyun		#address-cells = <1>;
89*4882a593Smuzhiyun		#size-cells = <1>;
90*4882a593Smuzhiyun		compatible = "n25q00";
91*4882a593Smuzhiyun		reg = <0>;      /* chip select */
92*4882a593Smuzhiyun		spi-max-frequency = <100000000>;
93*4882a593Smuzhiyun		m25p,fast-read;
94*4882a593Smuzhiyun		page-size = <256>;
95*4882a593Smuzhiyun		block-size = <16>; /* 2^16, 64KB */
96*4882a593Smuzhiyun		read-delay = <4>;  /* delay value in read data capture register */
97*4882a593Smuzhiyun		tshsl-ns = <50>;
98*4882a593Smuzhiyun		tsd2d-ns = <50>;
99*4882a593Smuzhiyun		tchsh-ns = <4>;
100*4882a593Smuzhiyun		tslch-ns = <4>;
101*4882a593Smuzhiyun	};
102*4882a593Smuzhiyun};
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun&usb1 {
105*4882a593Smuzhiyun	status = "okay";
106*4882a593Smuzhiyun};
107