1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * sama5d4.dtsi - Device Tree Include file for SAMA5D4 family SoC 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2014 Atmel, 5*4882a593Smuzhiyun * 2014 Nicolas Ferre <nicolas.ferre@atmel.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 8*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 9*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 10*4882a593Smuzhiyun * whole. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 13*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 14*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 15*4882a593Smuzhiyun * License, or (at your option) any later version. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 18*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 19*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20*4882a593Smuzhiyun * GNU General Public License for more details. 21*4882a593Smuzhiyun * 22*4882a593Smuzhiyun * Or, alternatively, 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 25*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 26*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 27*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 28*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 29*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 30*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 31*4882a593Smuzhiyun * conditions: 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 34*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 35*4882a593Smuzhiyun * 36*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 37*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 38*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 39*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 40*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 41*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 42*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 43*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 44*4882a593Smuzhiyun */ 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun#include "skeleton.dtsi" 47*4882a593Smuzhiyun#include <dt-bindings/clock/at91.h> 48*4882a593Smuzhiyun#include <dt-bindings/dma/at91.h> 49*4882a593Smuzhiyun#include <dt-bindings/pinctrl/at91.h> 50*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 51*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun/ { 54*4882a593Smuzhiyun model = "Atmel SAMA5D4 family SoC"; 55*4882a593Smuzhiyun compatible = "atmel,sama5d4"; 56*4882a593Smuzhiyun interrupt-parent = <&aic>; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun aliases { 59*4882a593Smuzhiyun serial0 = &usart3; 60*4882a593Smuzhiyun serial1 = &usart4; 61*4882a593Smuzhiyun serial2 = &usart2; 62*4882a593Smuzhiyun serial3 = &usart0; 63*4882a593Smuzhiyun serial4 = &usart1; 64*4882a593Smuzhiyun serial5 = &uart0; 65*4882a593Smuzhiyun serial6 = &uart1; 66*4882a593Smuzhiyun gpio0 = &pioA; 67*4882a593Smuzhiyun gpio1 = &pioB; 68*4882a593Smuzhiyun gpio2 = &pioC; 69*4882a593Smuzhiyun gpio3 = &pioD; 70*4882a593Smuzhiyun gpio4 = &pioE; 71*4882a593Smuzhiyun pwm0 = &pwm0; 72*4882a593Smuzhiyun ssc0 = &ssc0; 73*4882a593Smuzhiyun ssc1 = &ssc1; 74*4882a593Smuzhiyun tcb0 = &tcb0; 75*4882a593Smuzhiyun tcb1 = &tcb1; 76*4882a593Smuzhiyun i2c0 = &i2c0; 77*4882a593Smuzhiyun i2c1 = &i2c1; 78*4882a593Smuzhiyun i2c2 = &i2c2; 79*4882a593Smuzhiyun }; 80*4882a593Smuzhiyun cpus { 81*4882a593Smuzhiyun #address-cells = <1>; 82*4882a593Smuzhiyun #size-cells = <0>; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun cpu@0 { 85*4882a593Smuzhiyun device_type = "cpu"; 86*4882a593Smuzhiyun compatible = "arm,cortex-a5"; 87*4882a593Smuzhiyun reg = <0>; 88*4882a593Smuzhiyun next-level-cache = <&L2>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun memory { 93*4882a593Smuzhiyun reg = <0x20000000 0x20000000>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun clocks { 97*4882a593Smuzhiyun slow_xtal: slow_xtal { 98*4882a593Smuzhiyun compatible = "fixed-clock"; 99*4882a593Smuzhiyun #clock-cells = <0>; 100*4882a593Smuzhiyun clock-frequency = <0>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun main_xtal: main_xtal { 104*4882a593Smuzhiyun compatible = "fixed-clock"; 105*4882a593Smuzhiyun #clock-cells = <0>; 106*4882a593Smuzhiyun clock-frequency = <0>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun adc_op_clk: adc_op_clk{ 110*4882a593Smuzhiyun compatible = "fixed-clock"; 111*4882a593Smuzhiyun #clock-cells = <0>; 112*4882a593Smuzhiyun clock-frequency = <1000000>; 113*4882a593Smuzhiyun }; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun ns_sram: sram@00210000 { 117*4882a593Smuzhiyun compatible = "mmio-sram"; 118*4882a593Smuzhiyun reg = <0x00210000 0x10000>; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun ahb { 122*4882a593Smuzhiyun compatible = "simple-bus"; 123*4882a593Smuzhiyun #address-cells = <1>; 124*4882a593Smuzhiyun #size-cells = <1>; 125*4882a593Smuzhiyun ranges; 126*4882a593Smuzhiyun u-boot,dm-pre-reloc; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun usb0: gadget@00400000 { 129*4882a593Smuzhiyun #address-cells = <1>; 130*4882a593Smuzhiyun #size-cells = <0>; 131*4882a593Smuzhiyun compatible = "atmel,sama5d3-udc"; 132*4882a593Smuzhiyun reg = <0x00400000 0x100000 133*4882a593Smuzhiyun 0xfc02c000 0x4000>; 134*4882a593Smuzhiyun interrupts = <47 IRQ_TYPE_LEVEL_HIGH 2>; 135*4882a593Smuzhiyun clocks = <&udphs_clk>, <&utmi>; 136*4882a593Smuzhiyun clock-names = "pclk", "hclk"; 137*4882a593Smuzhiyun status = "disabled"; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun ep0: endpoint@0 { 140*4882a593Smuzhiyun reg = <0>; 141*4882a593Smuzhiyun atmel,fifo-size = <64>; 142*4882a593Smuzhiyun atmel,nb-banks = <1>; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun ep1: endpoint@1 { 146*4882a593Smuzhiyun reg = <1>; 147*4882a593Smuzhiyun atmel,fifo-size = <1024>; 148*4882a593Smuzhiyun atmel,nb-banks = <3>; 149*4882a593Smuzhiyun atmel,can-dma; 150*4882a593Smuzhiyun atmel,can-isoc; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun ep2: endpoint@2 { 154*4882a593Smuzhiyun reg = <2>; 155*4882a593Smuzhiyun atmel,fifo-size = <1024>; 156*4882a593Smuzhiyun atmel,nb-banks = <3>; 157*4882a593Smuzhiyun atmel,can-dma; 158*4882a593Smuzhiyun atmel,can-isoc; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun ep3: endpoint@3 { 162*4882a593Smuzhiyun reg = <3>; 163*4882a593Smuzhiyun atmel,fifo-size = <1024>; 164*4882a593Smuzhiyun atmel,nb-banks = <2>; 165*4882a593Smuzhiyun atmel,can-dma; 166*4882a593Smuzhiyun atmel,can-isoc; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun ep4: endpoint@4 { 170*4882a593Smuzhiyun reg = <4>; 171*4882a593Smuzhiyun atmel,fifo-size = <1024>; 172*4882a593Smuzhiyun atmel,nb-banks = <2>; 173*4882a593Smuzhiyun atmel,can-dma; 174*4882a593Smuzhiyun atmel,can-isoc; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun ep5: endpoint@5 { 178*4882a593Smuzhiyun reg = <5>; 179*4882a593Smuzhiyun atmel,fifo-size = <1024>; 180*4882a593Smuzhiyun atmel,nb-banks = <2>; 181*4882a593Smuzhiyun atmel,can-dma; 182*4882a593Smuzhiyun atmel,can-isoc; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun ep6: endpoint@6 { 186*4882a593Smuzhiyun reg = <6>; 187*4882a593Smuzhiyun atmel,fifo-size = <1024>; 188*4882a593Smuzhiyun atmel,nb-banks = <2>; 189*4882a593Smuzhiyun atmel,can-dma; 190*4882a593Smuzhiyun atmel,can-isoc; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun ep7: endpoint@7 { 194*4882a593Smuzhiyun reg = <7>; 195*4882a593Smuzhiyun atmel,fifo-size = <1024>; 196*4882a593Smuzhiyun atmel,nb-banks = <2>; 197*4882a593Smuzhiyun atmel,can-dma; 198*4882a593Smuzhiyun atmel,can-isoc; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun ep8: endpoint@8 { 202*4882a593Smuzhiyun reg = <8>; 203*4882a593Smuzhiyun atmel,fifo-size = <1024>; 204*4882a593Smuzhiyun atmel,nb-banks = <2>; 205*4882a593Smuzhiyun atmel,can-isoc; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun 208*4882a593Smuzhiyun ep9: endpoint@9 { 209*4882a593Smuzhiyun reg = <9>; 210*4882a593Smuzhiyun atmel,fifo-size = <1024>; 211*4882a593Smuzhiyun atmel,nb-banks = <2>; 212*4882a593Smuzhiyun atmel,can-isoc; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun ep10: endpoint@10 { 216*4882a593Smuzhiyun reg = <10>; 217*4882a593Smuzhiyun atmel,fifo-size = <1024>; 218*4882a593Smuzhiyun atmel,nb-banks = <2>; 219*4882a593Smuzhiyun atmel,can-isoc; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun ep11: endpoint@11 { 223*4882a593Smuzhiyun reg = <11>; 224*4882a593Smuzhiyun atmel,fifo-size = <1024>; 225*4882a593Smuzhiyun atmel,nb-banks = <2>; 226*4882a593Smuzhiyun atmel,can-isoc; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun ep12: endpoint@12 { 230*4882a593Smuzhiyun reg = <12>; 231*4882a593Smuzhiyun atmel,fifo-size = <1024>; 232*4882a593Smuzhiyun atmel,nb-banks = <2>; 233*4882a593Smuzhiyun atmel,can-isoc; 234*4882a593Smuzhiyun }; 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun ep13: endpoint@13 { 237*4882a593Smuzhiyun reg = <13>; 238*4882a593Smuzhiyun atmel,fifo-size = <1024>; 239*4882a593Smuzhiyun atmel,nb-banks = <2>; 240*4882a593Smuzhiyun atmel,can-isoc; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun ep14: endpoint@14 { 244*4882a593Smuzhiyun reg = <14>; 245*4882a593Smuzhiyun atmel,fifo-size = <1024>; 246*4882a593Smuzhiyun atmel,nb-banks = <2>; 247*4882a593Smuzhiyun atmel,can-isoc; 248*4882a593Smuzhiyun }; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun ep15: endpoint@15 { 251*4882a593Smuzhiyun reg = <15>; 252*4882a593Smuzhiyun atmel,fifo-size = <1024>; 253*4882a593Smuzhiyun atmel,nb-banks = <2>; 254*4882a593Smuzhiyun atmel,can-isoc; 255*4882a593Smuzhiyun }; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun usb1: ohci@00500000 { 259*4882a593Smuzhiyun compatible = "atmel,at91rm9200-ohci", "usb-ohci"; 260*4882a593Smuzhiyun reg = <0x00500000 0x100000>; 261*4882a593Smuzhiyun interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>; 262*4882a593Smuzhiyun clocks = <&uhphs_clk>, <&uhphs_clk>, <&uhpck>; 263*4882a593Smuzhiyun clock-names = "ohci_clk", "hclk", "uhpck"; 264*4882a593Smuzhiyun status = "disabled"; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun usb2: ehci@00600000 { 268*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ehci", "usb-ehci"; 269*4882a593Smuzhiyun reg = <0x00600000 0x100000>; 270*4882a593Smuzhiyun interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>; 271*4882a593Smuzhiyun clocks = <&utmi>, <&uhphs_clk>; 272*4882a593Smuzhiyun clock-names = "usb_clk", "ehci_clk"; 273*4882a593Smuzhiyun status = "disabled"; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun L2: cache-controller@00a00000 { 277*4882a593Smuzhiyun compatible = "arm,pl310-cache"; 278*4882a593Smuzhiyun reg = <0x00a00000 0x1000>; 279*4882a593Smuzhiyun interrupts = <67 IRQ_TYPE_LEVEL_HIGH 4>; 280*4882a593Smuzhiyun cache-unified; 281*4882a593Smuzhiyun cache-level = <2>; 282*4882a593Smuzhiyun }; 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun nand0: nand@80000000 { 285*4882a593Smuzhiyun compatible = "atmel,sama5d4-nand", "atmel,at91rm9200-nand"; 286*4882a593Smuzhiyun #address-cells = <1>; 287*4882a593Smuzhiyun #size-cells = <1>; 288*4882a593Smuzhiyun ranges; 289*4882a593Smuzhiyun reg = < 0x80000000 0x08000000 /* EBI CS3 */ 290*4882a593Smuzhiyun 0xfc05c070 0x00000490 /* SMC PMECC regs */ 291*4882a593Smuzhiyun 0xfc05c500 0x00000100 /* SMC PMECC Error Location regs */ 292*4882a593Smuzhiyun >; 293*4882a593Smuzhiyun interrupts = <22 IRQ_TYPE_LEVEL_HIGH 6>; 294*4882a593Smuzhiyun atmel,nand-addr-offset = <21>; 295*4882a593Smuzhiyun atmel,nand-cmd-offset = <22>; 296*4882a593Smuzhiyun atmel,nand-has-dma; 297*4882a593Smuzhiyun pinctrl-names = "default"; 298*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_nand>; 299*4882a593Smuzhiyun status = "disabled"; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun nfc@90000000 { 302*4882a593Smuzhiyun compatible = "atmel,sama5d3-nfc"; 303*4882a593Smuzhiyun #address-cells = <1>; 304*4882a593Smuzhiyun #size-cells = <1>; 305*4882a593Smuzhiyun reg = < 306*4882a593Smuzhiyun 0x90000000 0x08000000 /* NFC Command Registers */ 307*4882a593Smuzhiyun 0xfc05c000 0x00000070 /* NFC HSMC regs */ 308*4882a593Smuzhiyun 0x00100000 0x00100000 /* NFC SRAM banks */ 309*4882a593Smuzhiyun >; 310*4882a593Smuzhiyun clocks = <&hsmc_clk>; 311*4882a593Smuzhiyun atmel,write-by-sram; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun }; 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun apb { 316*4882a593Smuzhiyun compatible = "simple-bus"; 317*4882a593Smuzhiyun #address-cells = <1>; 318*4882a593Smuzhiyun #size-cells = <1>; 319*4882a593Smuzhiyun ranges; 320*4882a593Smuzhiyun u-boot,dm-pre-reloc; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun hlcdc: hlcdc@f0000000 { 323*4882a593Smuzhiyun compatible = "atmel,sama5d4-hlcdc"; 324*4882a593Smuzhiyun reg = <0xf0000000 0x4000>; 325*4882a593Smuzhiyun interrupts = <51 IRQ_TYPE_LEVEL_HIGH 0>; 326*4882a593Smuzhiyun clocks = <&lcdc_clk>, <&lcdck>, <&clk32k>; 327*4882a593Smuzhiyun clock-names = "periph_clk","sys_clk", "slow_clk"; 328*4882a593Smuzhiyun status = "disabled"; 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun hlcdc-display-controller { 331*4882a593Smuzhiyun compatible = "atmel,hlcdc-display-controller"; 332*4882a593Smuzhiyun #address-cells = <1>; 333*4882a593Smuzhiyun #size-cells = <0>; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun port@0 { 336*4882a593Smuzhiyun #address-cells = <1>; 337*4882a593Smuzhiyun #size-cells = <0>; 338*4882a593Smuzhiyun reg = <0>; 339*4882a593Smuzhiyun }; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun hlcdc_pwm: hlcdc-pwm { 343*4882a593Smuzhiyun compatible = "atmel,hlcdc-pwm"; 344*4882a593Smuzhiyun pinctrl-names = "default"; 345*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_lcd_pwm>; 346*4882a593Smuzhiyun #pwm-cells = <3>; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun }; 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun dma1: dma-controller@f0004000 { 351*4882a593Smuzhiyun compatible = "atmel,sama5d4-dma"; 352*4882a593Smuzhiyun reg = <0xf0004000 0x200>; 353*4882a593Smuzhiyun interrupts = <50 IRQ_TYPE_LEVEL_HIGH 0>; 354*4882a593Smuzhiyun #dma-cells = <1>; 355*4882a593Smuzhiyun clocks = <&dma1_clk>; 356*4882a593Smuzhiyun clock-names = "dma_clk"; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun isi: isi@f0008000 { 360*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-isi"; 361*4882a593Smuzhiyun reg = <0xf0008000 0x4000>; 362*4882a593Smuzhiyun interrupts = <52 IRQ_TYPE_LEVEL_HIGH 5>; 363*4882a593Smuzhiyun pinctrl-names = "default"; 364*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_isi_data_0_7>; 365*4882a593Smuzhiyun clocks = <&isi_clk>; 366*4882a593Smuzhiyun clock-names = "isi_clk"; 367*4882a593Smuzhiyun status = "disabled"; 368*4882a593Smuzhiyun port { 369*4882a593Smuzhiyun #address-cells = <1>; 370*4882a593Smuzhiyun #size-cells = <0>; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun ramc0: ramc@f0010000 { 375*4882a593Smuzhiyun compatible = "atmel,sama5d3-ddramc"; 376*4882a593Smuzhiyun reg = <0xf0010000 0x200>; 377*4882a593Smuzhiyun clocks = <&ddrck>, <&mpddr_clk>; 378*4882a593Smuzhiyun clock-names = "ddrck", "mpddr"; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun dma0: dma-controller@f0014000 { 382*4882a593Smuzhiyun compatible = "atmel,sama5d4-dma"; 383*4882a593Smuzhiyun reg = <0xf0014000 0x200>; 384*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_LEVEL_HIGH 0>; 385*4882a593Smuzhiyun #dma-cells = <1>; 386*4882a593Smuzhiyun clocks = <&dma0_clk>; 387*4882a593Smuzhiyun clock-names = "dma_clk"; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun pmc: pmc@f0018000 { 391*4882a593Smuzhiyun compatible = "atmel,sama5d3-pmc", "syscon"; 392*4882a593Smuzhiyun reg = <0xf0018000 0x120>; 393*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 394*4882a593Smuzhiyun interrupt-controller; 395*4882a593Smuzhiyun #address-cells = <1>; 396*4882a593Smuzhiyun #size-cells = <0>; 397*4882a593Smuzhiyun #interrupt-cells = <1>; 398*4882a593Smuzhiyun u-boot,dm-pre-reloc; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun main_rc_osc: main_rc_osc { 401*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-main-rc-osc"; 402*4882a593Smuzhiyun #clock-cells = <0>; 403*4882a593Smuzhiyun interrupt-parent = <&pmc>; 404*4882a593Smuzhiyun interrupts = <AT91_PMC_MOSCRCS>; 405*4882a593Smuzhiyun clock-frequency = <12000000>; 406*4882a593Smuzhiyun clock-accuracy = <100000000>; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun main_osc: main_osc { 410*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-main-osc"; 411*4882a593Smuzhiyun #clock-cells = <0>; 412*4882a593Smuzhiyun interrupt-parent = <&pmc>; 413*4882a593Smuzhiyun interrupts = <AT91_PMC_MOSCS>; 414*4882a593Smuzhiyun clocks = <&main_xtal>; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun main: mainck { 418*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-main"; 419*4882a593Smuzhiyun #clock-cells = <0>; 420*4882a593Smuzhiyun interrupt-parent = <&pmc>; 421*4882a593Smuzhiyun interrupts = <AT91_PMC_MOSCSELS>; 422*4882a593Smuzhiyun clocks = <&main_rc_osc &main_osc>; 423*4882a593Smuzhiyun u-boot,dm-pre-reloc; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun plla: pllack@0 { 427*4882a593Smuzhiyun compatible = "atmel,sama5d3-clk-pll"; 428*4882a593Smuzhiyun #clock-cells = <0>; 429*4882a593Smuzhiyun interrupt-parent = <&pmc>; 430*4882a593Smuzhiyun interrupts = <AT91_PMC_LOCKA>; 431*4882a593Smuzhiyun clocks = <&main>; 432*4882a593Smuzhiyun reg = <0>; 433*4882a593Smuzhiyun atmel,clk-input-range = <12000000 12000000>; 434*4882a593Smuzhiyun #atmel,pll-clk-output-range-cells = <4>; 435*4882a593Smuzhiyun atmel,pll-clk-output-ranges = <600000000 1200000000 0 0>; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun plladiv: plladivck { 439*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-plldiv"; 440*4882a593Smuzhiyun #clock-cells = <0>; 441*4882a593Smuzhiyun clocks = <&plla>; 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun utmi: utmick { 445*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-utmi"; 446*4882a593Smuzhiyun #clock-cells = <0>; 447*4882a593Smuzhiyun interrupt-parent = <&pmc>; 448*4882a593Smuzhiyun interrupts = <AT91_PMC_LOCKU>; 449*4882a593Smuzhiyun clocks = <&main>; 450*4882a593Smuzhiyun u-boot,dm-pre-reloc; 451*4882a593Smuzhiyun }; 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun mck: masterck { 454*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-master"; 455*4882a593Smuzhiyun #clock-cells = <0>; 456*4882a593Smuzhiyun interrupt-parent = <&pmc>; 457*4882a593Smuzhiyun interrupts = <AT91_PMC_MCKRDY>; 458*4882a593Smuzhiyun clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>; 459*4882a593Smuzhiyun atmel,clk-output-range = <125000000 200000000>; 460*4882a593Smuzhiyun atmel,clk-divisors = <1 2 4 3>; 461*4882a593Smuzhiyun }; 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun h32ck: h32mxck { 464*4882a593Smuzhiyun #clock-cells = <0>; 465*4882a593Smuzhiyun compatible = "atmel,sama5d4-clk-h32mx"; 466*4882a593Smuzhiyun clocks = <&mck>; 467*4882a593Smuzhiyun u-boot,dm-pre-reloc; 468*4882a593Smuzhiyun }; 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun usb: usbck { 471*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-usb"; 472*4882a593Smuzhiyun #clock-cells = <0>; 473*4882a593Smuzhiyun clocks = <&plladiv>, <&utmi>; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun prog: progck { 477*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-programmable"; 478*4882a593Smuzhiyun #address-cells = <1>; 479*4882a593Smuzhiyun #size-cells = <0>; 480*4882a593Smuzhiyun interrupt-parent = <&pmc>; 481*4882a593Smuzhiyun clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun prog0: prog@0 { 484*4882a593Smuzhiyun #clock-cells = <0>; 485*4882a593Smuzhiyun reg = <0>; 486*4882a593Smuzhiyun interrupts = <AT91_PMC_PCKRDY(0)>; 487*4882a593Smuzhiyun }; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun prog1: prog@1 { 490*4882a593Smuzhiyun #clock-cells = <0>; 491*4882a593Smuzhiyun reg = <1>; 492*4882a593Smuzhiyun interrupts = <AT91_PMC_PCKRDY(1)>; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun prog2: prog@2 { 496*4882a593Smuzhiyun #clock-cells = <0>; 497*4882a593Smuzhiyun reg = <2>; 498*4882a593Smuzhiyun interrupts = <AT91_PMC_PCKRDY(2)>; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun }; 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun smd: smdclk { 503*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-smd"; 504*4882a593Smuzhiyun #clock-cells = <0>; 505*4882a593Smuzhiyun clocks = <&plladiv>, <&utmi>; 506*4882a593Smuzhiyun }; 507*4882a593Smuzhiyun 508*4882a593Smuzhiyun systemck { 509*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-system"; 510*4882a593Smuzhiyun #address-cells = <1>; 511*4882a593Smuzhiyun #size-cells = <0>; 512*4882a593Smuzhiyun u-boot,dm-pre-reloc; 513*4882a593Smuzhiyun 514*4882a593Smuzhiyun ddrck: ddrck@2 { 515*4882a593Smuzhiyun #clock-cells = <0>; 516*4882a593Smuzhiyun reg = <2>; 517*4882a593Smuzhiyun clocks = <&mck>; 518*4882a593Smuzhiyun }; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun lcdck: lcdck@3 { 521*4882a593Smuzhiyun #clock-cells = <0>; 522*4882a593Smuzhiyun reg = <3>; 523*4882a593Smuzhiyun clocks = <&mck>; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun smdck: smdck@4 { 527*4882a593Smuzhiyun #clock-cells = <0>; 528*4882a593Smuzhiyun reg = <4>; 529*4882a593Smuzhiyun clocks = <&smd>; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun uhpck: uhpcki@6 { 533*4882a593Smuzhiyun #clock-cells = <0>; 534*4882a593Smuzhiyun reg = <6>; 535*4882a593Smuzhiyun clocks = <&usb>; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun udpck: udpck@7 { 539*4882a593Smuzhiyun #clock-cells = <0>; 540*4882a593Smuzhiyun reg = <7>; 541*4882a593Smuzhiyun clocks = <&usb>; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun pck0: pck0@8 { 545*4882a593Smuzhiyun #clock-cells = <0>; 546*4882a593Smuzhiyun reg = <8>; 547*4882a593Smuzhiyun clocks = <&prog0>; 548*4882a593Smuzhiyun }; 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun pck1: pck1@9 { 551*4882a593Smuzhiyun #clock-cells = <0>; 552*4882a593Smuzhiyun reg = <9>; 553*4882a593Smuzhiyun clocks = <&prog1>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun pck2: pck2@10 { 557*4882a593Smuzhiyun #clock-cells = <0>; 558*4882a593Smuzhiyun reg = <10>; 559*4882a593Smuzhiyun clocks = <&prog2>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun periph32ck { 564*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-peripheral"; 565*4882a593Smuzhiyun #address-cells = <1>; 566*4882a593Smuzhiyun #size-cells = <0>; 567*4882a593Smuzhiyun clocks = <&h32ck>; 568*4882a593Smuzhiyun u-boot,dm-pre-reloc; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun pioD_clk: pioD_clk@5 { 571*4882a593Smuzhiyun u-boot,dm-pre-reloc; 572*4882a593Smuzhiyun #clock-cells = <0>; 573*4882a593Smuzhiyun reg = <5>; 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun usart0_clk: usart0_clk@6 { 577*4882a593Smuzhiyun #clock-cells = <0>; 578*4882a593Smuzhiyun reg = <6>; 579*4882a593Smuzhiyun }; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun usart1_clk: usart1_clk@7 { 582*4882a593Smuzhiyun #clock-cells = <0>; 583*4882a593Smuzhiyun reg = <7>; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun icm_clk: icm_clk@9 { 587*4882a593Smuzhiyun #clock-cells = <0>; 588*4882a593Smuzhiyun reg = <9>; 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun 591*4882a593Smuzhiyun aes_clk: aes_clk@12 { 592*4882a593Smuzhiyun #clock-cells = <0>; 593*4882a593Smuzhiyun reg = <12>; 594*4882a593Smuzhiyun }; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun tdes_clk: tdes_clk@14 { 597*4882a593Smuzhiyun #clock-cells = <0>; 598*4882a593Smuzhiyun reg = <14>; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun sha_clk: sha_clk@15 { 602*4882a593Smuzhiyun #clock-cells = <0>; 603*4882a593Smuzhiyun reg = <15>; 604*4882a593Smuzhiyun }; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun matrix1_clk: matrix1_clk@17 { 607*4882a593Smuzhiyun #clock-cells = <0>; 608*4882a593Smuzhiyun reg = <17>; 609*4882a593Smuzhiyun }; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun hsmc_clk: hsmc_clk@22 { 612*4882a593Smuzhiyun #clock-cells = <0>; 613*4882a593Smuzhiyun reg = <22>; 614*4882a593Smuzhiyun }; 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun pioA_clk: pioA_clk@23 { 617*4882a593Smuzhiyun u-boot,dm-pre-reloc; 618*4882a593Smuzhiyun #clock-cells = <0>; 619*4882a593Smuzhiyun reg = <23>; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun pioB_clk: pioB_clk@24 { 623*4882a593Smuzhiyun u-boot,dm-pre-reloc; 624*4882a593Smuzhiyun #clock-cells = <0>; 625*4882a593Smuzhiyun reg = <24>; 626*4882a593Smuzhiyun }; 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun pioC_clk: pioC_clk@25 { 629*4882a593Smuzhiyun u-boot,dm-pre-reloc; 630*4882a593Smuzhiyun #clock-cells = <0>; 631*4882a593Smuzhiyun reg = <25>; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun pioE_clk: pioE_clk@26 { 635*4882a593Smuzhiyun u-boot,dm-pre-reloc; 636*4882a593Smuzhiyun #clock-cells = <0>; 637*4882a593Smuzhiyun reg = <26>; 638*4882a593Smuzhiyun }; 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun uart0_clk: uart0_clk@27 { 641*4882a593Smuzhiyun #clock-cells = <0>; 642*4882a593Smuzhiyun reg = <27>; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun uart1_clk: uart1_clk@28 { 646*4882a593Smuzhiyun #clock-cells = <0>; 647*4882a593Smuzhiyun reg = <28>; 648*4882a593Smuzhiyun }; 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun usart2_clk: usart2_clk@29 { 651*4882a593Smuzhiyun #clock-cells = <0>; 652*4882a593Smuzhiyun reg = <29>; 653*4882a593Smuzhiyun }; 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun usart3_clk: usart3_clk@30 { 656*4882a593Smuzhiyun u-boot,dm-pre-reloc; 657*4882a593Smuzhiyun #clock-cells = <0>; 658*4882a593Smuzhiyun reg = <30>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun usart4_clk: usart4_clk@31 { 662*4882a593Smuzhiyun #clock-cells = <0>; 663*4882a593Smuzhiyun reg = <31>; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun twi0_clk: twi0_clk@32 { 667*4882a593Smuzhiyun reg = <32>; 668*4882a593Smuzhiyun #clock-cells = <0>; 669*4882a593Smuzhiyun }; 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun twi1_clk: twi1_clk@33 { 672*4882a593Smuzhiyun #clock-cells = <0>; 673*4882a593Smuzhiyun reg = <33>; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun twi2_clk: twi2_clk@34 { 677*4882a593Smuzhiyun #clock-cells = <0>; 678*4882a593Smuzhiyun reg = <34>; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun mci0_clk: mci0_clk@35 { 682*4882a593Smuzhiyun #clock-cells = <0>; 683*4882a593Smuzhiyun reg = <35>; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun mci1_clk: mci1_clk@36 { 687*4882a593Smuzhiyun u-boot,dm-pre-reloc; 688*4882a593Smuzhiyun #clock-cells = <0>; 689*4882a593Smuzhiyun reg = <36>; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun spi0_clk: spi0_clk@37 { 693*4882a593Smuzhiyun u-boot,dm-pre-reloc; 694*4882a593Smuzhiyun #clock-cells = <0>; 695*4882a593Smuzhiyun reg = <37>; 696*4882a593Smuzhiyun }; 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun spi1_clk: spi1_clk@38 { 699*4882a593Smuzhiyun #clock-cells = <0>; 700*4882a593Smuzhiyun reg = <38>; 701*4882a593Smuzhiyun }; 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun spi2_clk: spi2_clk@39 { 704*4882a593Smuzhiyun #clock-cells = <0>; 705*4882a593Smuzhiyun reg = <39>; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun tcb0_clk: tcb0_clk@40 { 709*4882a593Smuzhiyun #clock-cells = <0>; 710*4882a593Smuzhiyun reg = <40>; 711*4882a593Smuzhiyun }; 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun tcb1_clk: tcb1_clk@41 { 714*4882a593Smuzhiyun #clock-cells = <0>; 715*4882a593Smuzhiyun reg = <41>; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun tcb2_clk: tcb2_clk@42 { 719*4882a593Smuzhiyun #clock-cells = <0>; 720*4882a593Smuzhiyun reg = <42>; 721*4882a593Smuzhiyun }; 722*4882a593Smuzhiyun 723*4882a593Smuzhiyun pwm_clk: pwm_clk@43 { 724*4882a593Smuzhiyun #clock-cells = <0>; 725*4882a593Smuzhiyun reg = <43>; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun adc_clk: adc_clk@44 { 729*4882a593Smuzhiyun #clock-cells = <0>; 730*4882a593Smuzhiyun reg = <44>; 731*4882a593Smuzhiyun }; 732*4882a593Smuzhiyun 733*4882a593Smuzhiyun dbgu_clk: dbgu_clk@45 { 734*4882a593Smuzhiyun #clock-cells = <0>; 735*4882a593Smuzhiyun reg = <45>; 736*4882a593Smuzhiyun }; 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun uhphs_clk: uhphs_clk@46 { 739*4882a593Smuzhiyun #clock-cells = <0>; 740*4882a593Smuzhiyun reg = <46>; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun udphs_clk: udphs_clk@47 { 744*4882a593Smuzhiyun #clock-cells = <0>; 745*4882a593Smuzhiyun reg = <47>; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun ssc0_clk: ssc0_clki@48 { 749*4882a593Smuzhiyun #clock-cells = <0>; 750*4882a593Smuzhiyun reg = <48>; 751*4882a593Smuzhiyun }; 752*4882a593Smuzhiyun 753*4882a593Smuzhiyun ssc1_clk: ssc1_clk@49 { 754*4882a593Smuzhiyun #clock-cells = <0>; 755*4882a593Smuzhiyun reg = <49>; 756*4882a593Smuzhiyun }; 757*4882a593Smuzhiyun 758*4882a593Smuzhiyun trng_clk: trng_clk@53 { 759*4882a593Smuzhiyun #clock-cells = <0>; 760*4882a593Smuzhiyun reg = <53>; 761*4882a593Smuzhiyun }; 762*4882a593Smuzhiyun 763*4882a593Smuzhiyun macb0_clk: macb0_clk@54 { 764*4882a593Smuzhiyun #clock-cells = <0>; 765*4882a593Smuzhiyun reg = <54>; 766*4882a593Smuzhiyun }; 767*4882a593Smuzhiyun 768*4882a593Smuzhiyun macb1_clk: macb1_clk@55 { 769*4882a593Smuzhiyun #clock-cells = <0>; 770*4882a593Smuzhiyun reg = <55>; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun fuse_clk: fuse_clk@57 { 774*4882a593Smuzhiyun #clock-cells = <0>; 775*4882a593Smuzhiyun reg = <57>; 776*4882a593Smuzhiyun }; 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun securam_clk: securam_clk@59 { 779*4882a593Smuzhiyun #clock-cells = <0>; 780*4882a593Smuzhiyun reg = <59>; 781*4882a593Smuzhiyun }; 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun smd_clk: smd_clk@61 { 784*4882a593Smuzhiyun #clock-cells = <0>; 785*4882a593Smuzhiyun reg = <61>; 786*4882a593Smuzhiyun }; 787*4882a593Smuzhiyun 788*4882a593Smuzhiyun twi3_clk: twi3_clk@62 { 789*4882a593Smuzhiyun #clock-cells = <0>; 790*4882a593Smuzhiyun reg = <62>; 791*4882a593Smuzhiyun }; 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun catb_clk: catb_clk@63 { 794*4882a593Smuzhiyun #clock-cells = <0>; 795*4882a593Smuzhiyun reg = <63>; 796*4882a593Smuzhiyun }; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun periph64ck { 800*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-peripheral"; 801*4882a593Smuzhiyun #address-cells = <1>; 802*4882a593Smuzhiyun #size-cells = <0>; 803*4882a593Smuzhiyun clocks = <&mck>; 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun dma0_clk: dma0_clk@8 { 806*4882a593Smuzhiyun #clock-cells = <0>; 807*4882a593Smuzhiyun reg = <8>; 808*4882a593Smuzhiyun }; 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun cpkcc_clk: cpkcc_clk@10 { 811*4882a593Smuzhiyun #clock-cells = <0>; 812*4882a593Smuzhiyun reg = <10>; 813*4882a593Smuzhiyun }; 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun aesb_clk: aesb_clk@13 { 816*4882a593Smuzhiyun #clock-cells = <0>; 817*4882a593Smuzhiyun reg = <13>; 818*4882a593Smuzhiyun }; 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun mpddr_clk: mpddr_clk@16 { 821*4882a593Smuzhiyun #clock-cells = <0>; 822*4882a593Smuzhiyun reg = <16>; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun matrix0_clk: matrix0_clk@18 { 826*4882a593Smuzhiyun #clock-cells = <0>; 827*4882a593Smuzhiyun reg = <18>; 828*4882a593Smuzhiyun }; 829*4882a593Smuzhiyun 830*4882a593Smuzhiyun vdec_clk: vdec_clk@19 { 831*4882a593Smuzhiyun #clock-cells = <0>; 832*4882a593Smuzhiyun reg = <19>; 833*4882a593Smuzhiyun }; 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun dma1_clk: dma1_clk@50 { 836*4882a593Smuzhiyun #clock-cells = <0>; 837*4882a593Smuzhiyun reg = <50>; 838*4882a593Smuzhiyun }; 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun lcdc_clk: lcdc_clk@51 { 841*4882a593Smuzhiyun #clock-cells = <0>; 842*4882a593Smuzhiyun reg = <51>; 843*4882a593Smuzhiyun }; 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun isi_clk: isi_clk@52 { 846*4882a593Smuzhiyun #clock-cells = <0>; 847*4882a593Smuzhiyun reg = <52>; 848*4882a593Smuzhiyun }; 849*4882a593Smuzhiyun }; 850*4882a593Smuzhiyun }; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun mmc0: mmc@f8000000 { 853*4882a593Smuzhiyun compatible = "atmel,hsmci"; 854*4882a593Smuzhiyun reg = <0xf8000000 0x600>; 855*4882a593Smuzhiyun interrupts = <35 IRQ_TYPE_LEVEL_HIGH 0>; 856*4882a593Smuzhiyun dmas = <&dma1 857*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 858*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(0))>; 859*4882a593Smuzhiyun dma-names = "rxtx"; 860*4882a593Smuzhiyun pinctrl-names = "default"; 861*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3>; 862*4882a593Smuzhiyun status = "disabled"; 863*4882a593Smuzhiyun #address-cells = <1>; 864*4882a593Smuzhiyun #size-cells = <0>; 865*4882a593Smuzhiyun clocks = <&mci0_clk>; 866*4882a593Smuzhiyun clock-names = "mci_clk"; 867*4882a593Smuzhiyun }; 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun uart0: serial@f8004000 { 870*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 871*4882a593Smuzhiyun reg = <0xf8004000 0x100>; 872*4882a593Smuzhiyun interrupts = <27 IRQ_TYPE_LEVEL_HIGH 5>; 873*4882a593Smuzhiyun dmas = <&dma1 874*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 875*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(22))>, 876*4882a593Smuzhiyun <&dma1 877*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 878*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(23))>; 879*4882a593Smuzhiyun dma-names = "tx", "rx"; 880*4882a593Smuzhiyun pinctrl-names = "default"; 881*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart0>; 882*4882a593Smuzhiyun clocks = <&uart0_clk>; 883*4882a593Smuzhiyun clock-names = "usart"; 884*4882a593Smuzhiyun status = "disabled"; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun ssc0: ssc@f8008000 { 888*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ssc"; 889*4882a593Smuzhiyun reg = <0xf8008000 0x4000>; 890*4882a593Smuzhiyun interrupts = <48 IRQ_TYPE_LEVEL_HIGH 0>; 891*4882a593Smuzhiyun pinctrl-names = "default"; 892*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; 893*4882a593Smuzhiyun dmas = <&dma1 894*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 895*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(26))>, 896*4882a593Smuzhiyun <&dma1 897*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 898*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(27))>; 899*4882a593Smuzhiyun dma-names = "tx", "rx"; 900*4882a593Smuzhiyun clocks = <&ssc0_clk>; 901*4882a593Smuzhiyun clock-names = "pclk"; 902*4882a593Smuzhiyun status = "disabled"; 903*4882a593Smuzhiyun }; 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun pwm0: pwm@f800c000 { 906*4882a593Smuzhiyun compatible = "atmel,sama5d3-pwm"; 907*4882a593Smuzhiyun reg = <0xf800c000 0x300>; 908*4882a593Smuzhiyun interrupts = <43 IRQ_TYPE_LEVEL_HIGH 4>; 909*4882a593Smuzhiyun #pwm-cells = <3>; 910*4882a593Smuzhiyun clocks = <&pwm_clk>; 911*4882a593Smuzhiyun status = "disabled"; 912*4882a593Smuzhiyun }; 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun spi0: spi@f8010000 { 915*4882a593Smuzhiyun #address-cells = <1>; 916*4882a593Smuzhiyun #size-cells = <0>; 917*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 918*4882a593Smuzhiyun reg = <0xf8010000 0x100>; 919*4882a593Smuzhiyun interrupts = <37 IRQ_TYPE_LEVEL_HIGH 3>; 920*4882a593Smuzhiyun dmas = <&dma1 921*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 922*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(10))>, 923*4882a593Smuzhiyun <&dma1 924*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 925*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(11))>; 926*4882a593Smuzhiyun dma-names = "tx", "rx"; 927*4882a593Smuzhiyun pinctrl-names = "default"; 928*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi0>; 929*4882a593Smuzhiyun clocks = <&spi0_clk>; 930*4882a593Smuzhiyun clock-names = "spi_clk"; 931*4882a593Smuzhiyun status = "disabled"; 932*4882a593Smuzhiyun }; 933*4882a593Smuzhiyun 934*4882a593Smuzhiyun i2c0: i2c@f8014000 { 935*4882a593Smuzhiyun compatible = "atmel,sama5d4-i2c"; 936*4882a593Smuzhiyun reg = <0xf8014000 0x4000>; 937*4882a593Smuzhiyun interrupts = <32 IRQ_TYPE_LEVEL_HIGH 6>; 938*4882a593Smuzhiyun dmas = <&dma1 939*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 940*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(2))>, 941*4882a593Smuzhiyun <&dma1 942*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 943*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(3))>; 944*4882a593Smuzhiyun dma-names = "tx", "rx"; 945*4882a593Smuzhiyun pinctrl-names = "default"; 946*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c0>; 947*4882a593Smuzhiyun #address-cells = <1>; 948*4882a593Smuzhiyun #size-cells = <0>; 949*4882a593Smuzhiyun clocks = <&twi0_clk>; 950*4882a593Smuzhiyun status = "disabled"; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun i2c1: i2c@f8018000 { 954*4882a593Smuzhiyun compatible = "atmel,sama5d4-i2c"; 955*4882a593Smuzhiyun reg = <0xf8018000 0x4000>; 956*4882a593Smuzhiyun interrupts = <33 IRQ_TYPE_LEVEL_HIGH 6>; 957*4882a593Smuzhiyun dmas = <&dma1 958*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 959*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(4))>, 960*4882a593Smuzhiyun <&dma1 961*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 962*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(5))>; 963*4882a593Smuzhiyun dma-names = "tx", "rx"; 964*4882a593Smuzhiyun pinctrl-names = "default"; 965*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 966*4882a593Smuzhiyun #address-cells = <1>; 967*4882a593Smuzhiyun #size-cells = <0>; 968*4882a593Smuzhiyun clocks = <&twi1_clk>; 969*4882a593Smuzhiyun status = "disabled"; 970*4882a593Smuzhiyun }; 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun tcb0: timer@f801c000 { 973*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-tcb"; 974*4882a593Smuzhiyun reg = <0xf801c000 0x100>; 975*4882a593Smuzhiyun interrupts = <40 IRQ_TYPE_LEVEL_HIGH 0>; 976*4882a593Smuzhiyun clocks = <&tcb0_clk>, <&clk32k>; 977*4882a593Smuzhiyun clock-names = "t0_clk", "slow_clk"; 978*4882a593Smuzhiyun }; 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun macb0: ethernet@f8020000 { 981*4882a593Smuzhiyun compatible = "atmel,sama5d4-gem"; 982*4882a593Smuzhiyun reg = <0xf8020000 0x100>; 983*4882a593Smuzhiyun interrupts = <54 IRQ_TYPE_LEVEL_HIGH 3>; 984*4882a593Smuzhiyun pinctrl-names = "default"; 985*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_macb0_rmii>; 986*4882a593Smuzhiyun #address-cells = <1>; 987*4882a593Smuzhiyun #size-cells = <0>; 988*4882a593Smuzhiyun clocks = <&macb0_clk>, <&macb0_clk>; 989*4882a593Smuzhiyun clock-names = "hclk", "pclk"; 990*4882a593Smuzhiyun status = "disabled"; 991*4882a593Smuzhiyun }; 992*4882a593Smuzhiyun 993*4882a593Smuzhiyun i2c2: i2c@f8024000 { 994*4882a593Smuzhiyun compatible = "atmel,sama5d4-i2c"; 995*4882a593Smuzhiyun reg = <0xf8024000 0x4000>; 996*4882a593Smuzhiyun interrupts = <34 IRQ_TYPE_LEVEL_HIGH 6>; 997*4882a593Smuzhiyun dmas = <&dma1 998*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 999*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(6))>, 1000*4882a593Smuzhiyun <&dma1 1001*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1002*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(7))>; 1003*4882a593Smuzhiyun dma-names = "tx", "rx"; 1004*4882a593Smuzhiyun pinctrl-names = "default"; 1005*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 1006*4882a593Smuzhiyun #address-cells = <1>; 1007*4882a593Smuzhiyun #size-cells = <0>; 1008*4882a593Smuzhiyun clocks = <&twi2_clk>; 1009*4882a593Smuzhiyun status = "disabled"; 1010*4882a593Smuzhiyun }; 1011*4882a593Smuzhiyun 1012*4882a593Smuzhiyun sfr: sfr@f8028000 { 1013*4882a593Smuzhiyun compatible = "atmel,sama5d4-sfr", "syscon"; 1014*4882a593Smuzhiyun reg = <0xf8028000 0x60>; 1015*4882a593Smuzhiyun }; 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun usart0: serial@f802c000 { 1018*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 1019*4882a593Smuzhiyun reg = <0xf802c000 0x100>; 1020*4882a593Smuzhiyun interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>; 1021*4882a593Smuzhiyun dmas = <&dma0 1022*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1023*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(36))>, 1024*4882a593Smuzhiyun <&dma0 1025*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1026*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(37))>; 1027*4882a593Smuzhiyun dma-names = "tx", "rx"; 1028*4882a593Smuzhiyun pinctrl-names = "default"; 1029*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart0 &pinctrl_usart0_rts &pinctrl_usart0_cts>; 1030*4882a593Smuzhiyun clocks = <&usart0_clk>; 1031*4882a593Smuzhiyun clock-names = "usart"; 1032*4882a593Smuzhiyun status = "disabled"; 1033*4882a593Smuzhiyun }; 1034*4882a593Smuzhiyun 1035*4882a593Smuzhiyun usart1: serial@f8030000 { 1036*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 1037*4882a593Smuzhiyun reg = <0xf8030000 0x100>; 1038*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>; 1039*4882a593Smuzhiyun dmas = <&dma0 1040*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1041*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(38))>, 1042*4882a593Smuzhiyun <&dma0 1043*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1044*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(39))>; 1045*4882a593Smuzhiyun dma-names = "tx", "rx"; 1046*4882a593Smuzhiyun pinctrl-names = "default"; 1047*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart1 &pinctrl_usart1_rts &pinctrl_usart1_cts>; 1048*4882a593Smuzhiyun clocks = <&usart1_clk>; 1049*4882a593Smuzhiyun clock-names = "usart"; 1050*4882a593Smuzhiyun status = "disabled"; 1051*4882a593Smuzhiyun }; 1052*4882a593Smuzhiyun 1053*4882a593Smuzhiyun mmc1: mmc@fc000000 { 1054*4882a593Smuzhiyun compatible = "atmel,hsmci"; 1055*4882a593Smuzhiyun reg = <0xfc000000 0x600>; 1056*4882a593Smuzhiyun interrupts = <36 IRQ_TYPE_LEVEL_HIGH 0>; 1057*4882a593Smuzhiyun dmas = <&dma1 1058*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1059*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(1))>; 1060*4882a593Smuzhiyun dma-names = "rxtx"; 1061*4882a593Smuzhiyun pinctrl-names = "default"; 1062*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>; 1063*4882a593Smuzhiyun status = "disabled"; 1064*4882a593Smuzhiyun #address-cells = <1>; 1065*4882a593Smuzhiyun #size-cells = <0>; 1066*4882a593Smuzhiyun clocks = <&mci1_clk>; 1067*4882a593Smuzhiyun clock-names = "mci_clk"; 1068*4882a593Smuzhiyun }; 1069*4882a593Smuzhiyun 1070*4882a593Smuzhiyun uart1: serial@fc004000 { 1071*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 1072*4882a593Smuzhiyun reg = <0xfc004000 0x100>; 1073*4882a593Smuzhiyun interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>; 1074*4882a593Smuzhiyun dmas = <&dma1 1075*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1076*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(24))>, 1077*4882a593Smuzhiyun <&dma1 1078*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1079*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(25))>; 1080*4882a593Smuzhiyun dma-names = "tx", "rx"; 1081*4882a593Smuzhiyun pinctrl-names = "default"; 1082*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 1083*4882a593Smuzhiyun clocks = <&uart1_clk>; 1084*4882a593Smuzhiyun clock-names = "usart"; 1085*4882a593Smuzhiyun status = "disabled"; 1086*4882a593Smuzhiyun }; 1087*4882a593Smuzhiyun 1088*4882a593Smuzhiyun usart2: serial@fc008000 { 1089*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 1090*4882a593Smuzhiyun reg = <0xfc008000 0x100>; 1091*4882a593Smuzhiyun interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>; 1092*4882a593Smuzhiyun dmas = <&dma1 1093*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1094*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(16))>, 1095*4882a593Smuzhiyun <&dma1 1096*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1097*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(17))>; 1098*4882a593Smuzhiyun dma-names = "tx", "rx"; 1099*4882a593Smuzhiyun pinctrl-names = "default"; 1100*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart2 &pinctrl_usart2_rts &pinctrl_usart2_cts>; 1101*4882a593Smuzhiyun clocks = <&usart2_clk>; 1102*4882a593Smuzhiyun clock-names = "usart"; 1103*4882a593Smuzhiyun status = "disabled"; 1104*4882a593Smuzhiyun }; 1105*4882a593Smuzhiyun 1106*4882a593Smuzhiyun usart3: serial@fc00c000 { 1107*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 1108*4882a593Smuzhiyun reg = <0xfc00c000 0x100>; 1109*4882a593Smuzhiyun interrupts = <30 IRQ_TYPE_LEVEL_HIGH 5>; 1110*4882a593Smuzhiyun dmas = <&dma1 1111*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1112*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(18))>, 1113*4882a593Smuzhiyun <&dma1 1114*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1115*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(19))>; 1116*4882a593Smuzhiyun dma-names = "tx", "rx"; 1117*4882a593Smuzhiyun pinctrl-names = "default"; 1118*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart3>; 1119*4882a593Smuzhiyun clocks = <&usart3_clk>; 1120*4882a593Smuzhiyun clock-names = "usart"; 1121*4882a593Smuzhiyun status = "disabled"; 1122*4882a593Smuzhiyun }; 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun usart4: serial@fc010000 { 1125*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 1126*4882a593Smuzhiyun reg = <0xfc010000 0x100>; 1127*4882a593Smuzhiyun interrupts = <31 IRQ_TYPE_LEVEL_HIGH 5>; 1128*4882a593Smuzhiyun dmas = <&dma1 1129*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1130*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(20))>, 1131*4882a593Smuzhiyun <&dma1 1132*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1133*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(21))>; 1134*4882a593Smuzhiyun dma-names = "tx", "rx"; 1135*4882a593Smuzhiyun pinctrl-names = "default"; 1136*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart4>; 1137*4882a593Smuzhiyun clocks = <&usart4_clk>; 1138*4882a593Smuzhiyun clock-names = "usart"; 1139*4882a593Smuzhiyun status = "disabled"; 1140*4882a593Smuzhiyun }; 1141*4882a593Smuzhiyun 1142*4882a593Smuzhiyun ssc1: ssc@fc014000 { 1143*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ssc"; 1144*4882a593Smuzhiyun reg = <0xfc014000 0x4000>; 1145*4882a593Smuzhiyun interrupts = <49 IRQ_TYPE_LEVEL_HIGH 0>; 1146*4882a593Smuzhiyun pinctrl-names = "default"; 1147*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>; 1148*4882a593Smuzhiyun dmas = <&dma1 1149*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1150*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(28))>, 1151*4882a593Smuzhiyun <&dma1 1152*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1153*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(29))>; 1154*4882a593Smuzhiyun dma-names = "tx", "rx"; 1155*4882a593Smuzhiyun clocks = <&ssc1_clk>; 1156*4882a593Smuzhiyun clock-names = "pclk"; 1157*4882a593Smuzhiyun status = "disabled"; 1158*4882a593Smuzhiyun }; 1159*4882a593Smuzhiyun 1160*4882a593Smuzhiyun spi1: spi@fc018000 { 1161*4882a593Smuzhiyun #address-cells = <1>; 1162*4882a593Smuzhiyun #size-cells = <0>; 1163*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 1164*4882a593Smuzhiyun reg = <0xfc018000 0x100>; 1165*4882a593Smuzhiyun interrupts = <38 IRQ_TYPE_LEVEL_HIGH 3>; 1166*4882a593Smuzhiyun dmas = <&dma1 1167*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1168*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(12))>, 1169*4882a593Smuzhiyun <&dma1 1170*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1171*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(13))>; 1172*4882a593Smuzhiyun dma-names = "tx", "rx"; 1173*4882a593Smuzhiyun pinctrl-names = "default"; 1174*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi1>; 1175*4882a593Smuzhiyun clocks = <&spi1_clk>; 1176*4882a593Smuzhiyun clock-names = "spi_clk"; 1177*4882a593Smuzhiyun status = "disabled"; 1178*4882a593Smuzhiyun }; 1179*4882a593Smuzhiyun 1180*4882a593Smuzhiyun spi2: spi@fc01c000 { 1181*4882a593Smuzhiyun #address-cells = <1>; 1182*4882a593Smuzhiyun #size-cells = <0>; 1183*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 1184*4882a593Smuzhiyun reg = <0xfc01c000 0x100>; 1185*4882a593Smuzhiyun interrupts = <39 IRQ_TYPE_LEVEL_HIGH 3>; 1186*4882a593Smuzhiyun dmas = <&dma1 1187*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1188*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(14))>, 1189*4882a593Smuzhiyun <&dma1 1190*4882a593Smuzhiyun (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1191*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(15))>; 1192*4882a593Smuzhiyun dma-names = "tx", "rx"; 1193*4882a593Smuzhiyun pinctrl-names = "default"; 1194*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi2>; 1195*4882a593Smuzhiyun clocks = <&spi2_clk>; 1196*4882a593Smuzhiyun clock-names = "spi_clk"; 1197*4882a593Smuzhiyun status = "disabled"; 1198*4882a593Smuzhiyun }; 1199*4882a593Smuzhiyun 1200*4882a593Smuzhiyun tcb1: timer@fc020000 { 1201*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-tcb"; 1202*4882a593Smuzhiyun reg = <0xfc020000 0x100>; 1203*4882a593Smuzhiyun interrupts = <41 IRQ_TYPE_LEVEL_HIGH 0>; 1204*4882a593Smuzhiyun clocks = <&tcb1_clk>, <&clk32k>; 1205*4882a593Smuzhiyun clock-names = "t0_clk", "slow_clk"; 1206*4882a593Smuzhiyun }; 1207*4882a593Smuzhiyun 1208*4882a593Smuzhiyun macb1: ethernet@fc028000 { 1209*4882a593Smuzhiyun compatible = "atmel,sama5d4-gem"; 1210*4882a593Smuzhiyun reg = <0xfc028000 0x100>; 1211*4882a593Smuzhiyun interrupts = <55 IRQ_TYPE_LEVEL_HIGH 3>; 1212*4882a593Smuzhiyun pinctrl-names = "default"; 1213*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_macb1_rmii>; 1214*4882a593Smuzhiyun #address-cells = <1>; 1215*4882a593Smuzhiyun #size-cells = <0>; 1216*4882a593Smuzhiyun clocks = <&macb1_clk>, <&macb1_clk>; 1217*4882a593Smuzhiyun clock-names = "hclk", "pclk"; 1218*4882a593Smuzhiyun status = "disabled"; 1219*4882a593Smuzhiyun }; 1220*4882a593Smuzhiyun 1221*4882a593Smuzhiyun trng@fc030000 { 1222*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-trng"; 1223*4882a593Smuzhiyun reg = <0xfc030000 0x100>; 1224*4882a593Smuzhiyun interrupts = <53 IRQ_TYPE_LEVEL_HIGH 0>; 1225*4882a593Smuzhiyun clocks = <&trng_clk>; 1226*4882a593Smuzhiyun }; 1227*4882a593Smuzhiyun 1228*4882a593Smuzhiyun adc0: adc@fc034000 { 1229*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-adc"; 1230*4882a593Smuzhiyun reg = <0xfc034000 0x100>; 1231*4882a593Smuzhiyun interrupts = <44 IRQ_TYPE_LEVEL_HIGH 5>; 1232*4882a593Smuzhiyun clocks = <&adc_clk>, 1233*4882a593Smuzhiyun <&adc_op_clk>; 1234*4882a593Smuzhiyun clock-names = "adc_clk", "adc_op_clk"; 1235*4882a593Smuzhiyun atmel,adc-channels-used = <0x01f>; 1236*4882a593Smuzhiyun atmel,adc-startup-time = <40>; 1237*4882a593Smuzhiyun atmel,adc-use-external-triggers; 1238*4882a593Smuzhiyun atmel,adc-vref = <3000>; 1239*4882a593Smuzhiyun atmel,adc-res = <8 10>; 1240*4882a593Smuzhiyun atmel,adc-sample-hold-time = <11>; 1241*4882a593Smuzhiyun atmel,adc-res-names = "lowres", "highres"; 1242*4882a593Smuzhiyun atmel,adc-ts-pressure-threshold = <10000>; 1243*4882a593Smuzhiyun #address-cells = <1>; 1244*4882a593Smuzhiyun #size-cells = <0>; 1245*4882a593Smuzhiyun status = "disabled"; 1246*4882a593Smuzhiyun 1247*4882a593Smuzhiyun trigger@0 { 1248*4882a593Smuzhiyun trigger-name = "external-rising"; 1249*4882a593Smuzhiyun trigger-value = <0x1>; 1250*4882a593Smuzhiyun trigger-external; 1251*4882a593Smuzhiyun reg = <0>; 1252*4882a593Smuzhiyun }; 1253*4882a593Smuzhiyun trigger@1 { 1254*4882a593Smuzhiyun trigger-name = "external-falling"; 1255*4882a593Smuzhiyun trigger-value = <0x2>; 1256*4882a593Smuzhiyun trigger-external; 1257*4882a593Smuzhiyun reg = <1>; 1258*4882a593Smuzhiyun }; 1259*4882a593Smuzhiyun trigger@2 { 1260*4882a593Smuzhiyun trigger-name = "external-any"; 1261*4882a593Smuzhiyun trigger-value = <0x3>; 1262*4882a593Smuzhiyun trigger-external; 1263*4882a593Smuzhiyun reg = <2>; 1264*4882a593Smuzhiyun }; 1265*4882a593Smuzhiyun trigger@3 { 1266*4882a593Smuzhiyun trigger-name = "continuous"; 1267*4882a593Smuzhiyun trigger-value = <0x6>; 1268*4882a593Smuzhiyun reg = <3>; 1269*4882a593Smuzhiyun }; 1270*4882a593Smuzhiyun }; 1271*4882a593Smuzhiyun 1272*4882a593Smuzhiyun aes@fc044000 { 1273*4882a593Smuzhiyun compatible = "atmel,at91sam9g46-aes"; 1274*4882a593Smuzhiyun reg = <0xfc044000 0x100>; 1275*4882a593Smuzhiyun interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>; 1276*4882a593Smuzhiyun dmas = <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1277*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(41))>, 1278*4882a593Smuzhiyun <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1279*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(40))>; 1280*4882a593Smuzhiyun dma-names = "tx", "rx"; 1281*4882a593Smuzhiyun clocks = <&aes_clk>; 1282*4882a593Smuzhiyun clock-names = "aes_clk"; 1283*4882a593Smuzhiyun status = "okay"; 1284*4882a593Smuzhiyun }; 1285*4882a593Smuzhiyun 1286*4882a593Smuzhiyun tdes@fc04c000 { 1287*4882a593Smuzhiyun compatible = "atmel,at91sam9g46-tdes"; 1288*4882a593Smuzhiyun reg = <0xfc04c000 0x100>; 1289*4882a593Smuzhiyun interrupts = <14 IRQ_TYPE_LEVEL_HIGH 0>; 1290*4882a593Smuzhiyun dmas = <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1291*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(42))>, 1292*4882a593Smuzhiyun <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1293*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(43))>; 1294*4882a593Smuzhiyun dma-names = "tx", "rx"; 1295*4882a593Smuzhiyun clocks = <&tdes_clk>; 1296*4882a593Smuzhiyun clock-names = "tdes_clk"; 1297*4882a593Smuzhiyun status = "okay"; 1298*4882a593Smuzhiyun }; 1299*4882a593Smuzhiyun 1300*4882a593Smuzhiyun sha@fc050000 { 1301*4882a593Smuzhiyun compatible = "atmel,at91sam9g46-sha"; 1302*4882a593Smuzhiyun reg = <0xfc050000 0x100>; 1303*4882a593Smuzhiyun interrupts = <15 IRQ_TYPE_LEVEL_HIGH 0>; 1304*4882a593Smuzhiyun dmas = <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) 1305*4882a593Smuzhiyun | AT91_XDMAC_DT_PERID(44))>; 1306*4882a593Smuzhiyun dma-names = "tx"; 1307*4882a593Smuzhiyun clocks = <&sha_clk>; 1308*4882a593Smuzhiyun clock-names = "sha_clk"; 1309*4882a593Smuzhiyun status = "okay"; 1310*4882a593Smuzhiyun }; 1311*4882a593Smuzhiyun 1312*4882a593Smuzhiyun rstc@fc068600 { 1313*4882a593Smuzhiyun compatible = "atmel,sama5d3-rstc", "atmel,at91sam9g45-rstc"; 1314*4882a593Smuzhiyun reg = <0xfc068600 0x10>; 1315*4882a593Smuzhiyun clocks = <&clk32k>; 1316*4882a593Smuzhiyun }; 1317*4882a593Smuzhiyun 1318*4882a593Smuzhiyun shdwc@fc068610 { 1319*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-shdwc"; 1320*4882a593Smuzhiyun reg = <0xfc068610 0x10>; 1321*4882a593Smuzhiyun clocks = <&clk32k>; 1322*4882a593Smuzhiyun }; 1323*4882a593Smuzhiyun 1324*4882a593Smuzhiyun pit: timer@fc068630 { 1325*4882a593Smuzhiyun compatible = "atmel,at91sam9260-pit"; 1326*4882a593Smuzhiyun reg = <0xfc068630 0x10>; 1327*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>; 1328*4882a593Smuzhiyun clocks = <&h32ck>; 1329*4882a593Smuzhiyun }; 1330*4882a593Smuzhiyun 1331*4882a593Smuzhiyun watchdog@fc068640 { 1332*4882a593Smuzhiyun compatible = "atmel,sama5d4-wdt"; 1333*4882a593Smuzhiyun reg = <0xfc068640 0x10>; 1334*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH 7>; 1335*4882a593Smuzhiyun clocks = <&clk32k>; 1336*4882a593Smuzhiyun status = "disabled"; 1337*4882a593Smuzhiyun }; 1338*4882a593Smuzhiyun 1339*4882a593Smuzhiyun sckc@fc068650 { 1340*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-sckc"; 1341*4882a593Smuzhiyun reg = <0xfc068650 0x4>; 1342*4882a593Smuzhiyun 1343*4882a593Smuzhiyun slow_rc_osc: slow_rc_osc { 1344*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow-rc-osc"; 1345*4882a593Smuzhiyun #clock-cells = <0>; 1346*4882a593Smuzhiyun clock-frequency = <32768>; 1347*4882a593Smuzhiyun clock-accuracy = <250000000>; 1348*4882a593Smuzhiyun atmel,startup-time-usec = <75>; 1349*4882a593Smuzhiyun }; 1350*4882a593Smuzhiyun 1351*4882a593Smuzhiyun slow_osc: slow_osc { 1352*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow-osc"; 1353*4882a593Smuzhiyun #clock-cells = <0>; 1354*4882a593Smuzhiyun clocks = <&slow_xtal>; 1355*4882a593Smuzhiyun atmel,startup-time-usec = <1200000>; 1356*4882a593Smuzhiyun }; 1357*4882a593Smuzhiyun 1358*4882a593Smuzhiyun clk32k: slowck { 1359*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow"; 1360*4882a593Smuzhiyun #clock-cells = <0>; 1361*4882a593Smuzhiyun clocks = <&slow_rc_osc &slow_osc>; 1362*4882a593Smuzhiyun }; 1363*4882a593Smuzhiyun }; 1364*4882a593Smuzhiyun 1365*4882a593Smuzhiyun rtc@fc0686b0 { 1366*4882a593Smuzhiyun compatible = "atmel,at91rm9200-rtc"; 1367*4882a593Smuzhiyun reg = <0xfc0686b0 0x30>; 1368*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 1369*4882a593Smuzhiyun clocks = <&clk32k>; 1370*4882a593Smuzhiyun }; 1371*4882a593Smuzhiyun 1372*4882a593Smuzhiyun dbgu: serial@fc069000 { 1373*4882a593Smuzhiyun compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart"; 1374*4882a593Smuzhiyun reg = <0xfc069000 0x200>; 1375*4882a593Smuzhiyun interrupts = <45 IRQ_TYPE_LEVEL_HIGH 7>; 1376*4882a593Smuzhiyun pinctrl-names = "default"; 1377*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_dbgu>; 1378*4882a593Smuzhiyun clocks = <&dbgu_clk>; 1379*4882a593Smuzhiyun clock-names = "usart"; 1380*4882a593Smuzhiyun status = "disabled"; 1381*4882a593Smuzhiyun }; 1382*4882a593Smuzhiyun 1383*4882a593Smuzhiyun pioA: gpio@fc06a000 { 1384*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 1385*4882a593Smuzhiyun reg = <0xfc06a000 0x100>; 1386*4882a593Smuzhiyun interrupts = <23 IRQ_TYPE_LEVEL_HIGH 1>; 1387*4882a593Smuzhiyun #gpio-cells = <2>; 1388*4882a593Smuzhiyun gpio-controller; 1389*4882a593Smuzhiyun interrupt-controller; 1390*4882a593Smuzhiyun #interrupt-cells = <2>; 1391*4882a593Smuzhiyun clocks = <&pioA_clk>; 1392*4882a593Smuzhiyun }; 1393*4882a593Smuzhiyun 1394*4882a593Smuzhiyun pioB: gpio@fc06b000 { 1395*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 1396*4882a593Smuzhiyun reg = <0xfc06b000 0x100>; 1397*4882a593Smuzhiyun interrupts = <24 IRQ_TYPE_LEVEL_HIGH 1>; 1398*4882a593Smuzhiyun #gpio-cells = <2>; 1399*4882a593Smuzhiyun gpio-controller; 1400*4882a593Smuzhiyun interrupt-controller; 1401*4882a593Smuzhiyun #interrupt-cells = <2>; 1402*4882a593Smuzhiyun clocks = <&pioB_clk>; 1403*4882a593Smuzhiyun }; 1404*4882a593Smuzhiyun 1405*4882a593Smuzhiyun pioC: gpio@fc06c000 { 1406*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 1407*4882a593Smuzhiyun reg = <0xfc06c000 0x100>; 1408*4882a593Smuzhiyun interrupts = <25 IRQ_TYPE_LEVEL_HIGH 1>; 1409*4882a593Smuzhiyun #gpio-cells = <2>; 1410*4882a593Smuzhiyun gpio-controller; 1411*4882a593Smuzhiyun interrupt-controller; 1412*4882a593Smuzhiyun #interrupt-cells = <2>; 1413*4882a593Smuzhiyun clocks = <&pioC_clk>; 1414*4882a593Smuzhiyun u-boot,dm-pre-reloc; 1415*4882a593Smuzhiyun }; 1416*4882a593Smuzhiyun 1417*4882a593Smuzhiyun pioD: gpio@fc068000 { 1418*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 1419*4882a593Smuzhiyun reg = <0xfc068000 0x100>; 1420*4882a593Smuzhiyun interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>; 1421*4882a593Smuzhiyun #gpio-cells = <2>; 1422*4882a593Smuzhiyun gpio-controller; 1423*4882a593Smuzhiyun interrupt-controller; 1424*4882a593Smuzhiyun #interrupt-cells = <2>; 1425*4882a593Smuzhiyun clocks = <&pioD_clk>; 1426*4882a593Smuzhiyun }; 1427*4882a593Smuzhiyun 1428*4882a593Smuzhiyun pioE: gpio@fc06d000 { 1429*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 1430*4882a593Smuzhiyun reg = <0xfc06d000 0x100>; 1431*4882a593Smuzhiyun interrupts = <26 IRQ_TYPE_LEVEL_HIGH 1>; 1432*4882a593Smuzhiyun #gpio-cells = <2>; 1433*4882a593Smuzhiyun gpio-controller; 1434*4882a593Smuzhiyun interrupt-controller; 1435*4882a593Smuzhiyun #interrupt-cells = <2>; 1436*4882a593Smuzhiyun clocks = <&pioE_clk>; 1437*4882a593Smuzhiyun }; 1438*4882a593Smuzhiyun 1439*4882a593Smuzhiyun pinctrl@fc06a000 { 1440*4882a593Smuzhiyun u-boot,dm-pre-reloc; 1441*4882a593Smuzhiyun #address-cells = <1>; 1442*4882a593Smuzhiyun #size-cells = <1>; 1443*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus"; 1444*4882a593Smuzhiyun ranges = <0xfc068000 0xfc068000 0x100 1445*4882a593Smuzhiyun 0xfc06a000 0xfc06a000 0x4000>; 1446*4882a593Smuzhiyun /* WARNING: revisit as pin spec has changed */ 1447*4882a593Smuzhiyun atmel,mux-mask = < 1448*4882a593Smuzhiyun /* A B C */ 1449*4882a593Smuzhiyun 0xffffffff 0x3ffcfe7c 0x1c010101 /* pioA */ 1450*4882a593Smuzhiyun 0x7fffffff 0xfffccc3a 0x3f00cc3a /* pioB */ 1451*4882a593Smuzhiyun 0xffffffff 0x3ff83fff 0xff00ffff /* pioC */ 1452*4882a593Smuzhiyun 0x0003ff00 0x8002a800 0x00000000 /* pioD */ 1453*4882a593Smuzhiyun 0xffffffff 0x7fffffff 0x76fff1bf /* pioE */ 1454*4882a593Smuzhiyun >; 1455*4882a593Smuzhiyun reg = < 0xfc06a000 0x100 1456*4882a593Smuzhiyun 0xfc06b000 0x100 1457*4882a593Smuzhiyun 0xfc06c000 0x100 1458*4882a593Smuzhiyun 0xfc068000 0x100 1459*4882a593Smuzhiyun 0xfc06d000 0x100 1460*4882a593Smuzhiyun >; 1461*4882a593Smuzhiyun 1462*4882a593Smuzhiyun /* pinctrl pin settings */ 1463*4882a593Smuzhiyun adc0 { 1464*4882a593Smuzhiyun pinctrl_adc0_adtrg: adc0_adtrg { 1465*4882a593Smuzhiyun atmel,pins = 1466*4882a593Smuzhiyun <AT91_PIOE 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* conflicts with USBA_VBUS */ 1467*4882a593Smuzhiyun }; 1468*4882a593Smuzhiyun pinctrl_adc0_ad0: adc0_ad0 { 1469*4882a593Smuzhiyun atmel,pins = 1470*4882a593Smuzhiyun <AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1471*4882a593Smuzhiyun }; 1472*4882a593Smuzhiyun pinctrl_adc0_ad1: adc0_ad1 { 1473*4882a593Smuzhiyun atmel,pins = 1474*4882a593Smuzhiyun <AT91_PIOC 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1475*4882a593Smuzhiyun }; 1476*4882a593Smuzhiyun pinctrl_adc0_ad2: adc0_ad2 { 1477*4882a593Smuzhiyun atmel,pins = 1478*4882a593Smuzhiyun <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1479*4882a593Smuzhiyun }; 1480*4882a593Smuzhiyun pinctrl_adc0_ad3: adc0_ad3 { 1481*4882a593Smuzhiyun atmel,pins = 1482*4882a593Smuzhiyun <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1483*4882a593Smuzhiyun }; 1484*4882a593Smuzhiyun pinctrl_adc0_ad4: adc0_ad4 { 1485*4882a593Smuzhiyun atmel,pins = 1486*4882a593Smuzhiyun <AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1487*4882a593Smuzhiyun }; 1488*4882a593Smuzhiyun }; 1489*4882a593Smuzhiyun 1490*4882a593Smuzhiyun dbgu { 1491*4882a593Smuzhiyun pinctrl_dbgu: dbgu-0 { 1492*4882a593Smuzhiyun atmel,pins = 1493*4882a593Smuzhiyun <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE>, /* conflicts with D14 and TDI */ 1494*4882a593Smuzhiyun <AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* conflicts with D15 and TDO */ 1495*4882a593Smuzhiyun }; 1496*4882a593Smuzhiyun }; 1497*4882a593Smuzhiyun 1498*4882a593Smuzhiyun i2c0 { 1499*4882a593Smuzhiyun pinctrl_i2c0: i2c0-0 { 1500*4882a593Smuzhiyun atmel,pins = 1501*4882a593Smuzhiyun <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE 1502*4882a593Smuzhiyun AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1503*4882a593Smuzhiyun }; 1504*4882a593Smuzhiyun }; 1505*4882a593Smuzhiyun 1506*4882a593Smuzhiyun i2c1 { 1507*4882a593Smuzhiyun pinctrl_i2c1: i2c1-0 { 1508*4882a593Smuzhiyun atmel,pins = 1509*4882a593Smuzhiyun <AT91_PIOE 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* TWD1, conflicts with UART0 RX and DIBP */ 1510*4882a593Smuzhiyun AT91_PIOE 30 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* TWCK1, conflicts with UART0 TX and DIBN */ 1511*4882a593Smuzhiyun }; 1512*4882a593Smuzhiyun }; 1513*4882a593Smuzhiyun 1514*4882a593Smuzhiyun i2c2 { 1515*4882a593Smuzhiyun pinctrl_i2c2: i2c2-0 { 1516*4882a593Smuzhiyun atmel,pins = 1517*4882a593Smuzhiyun <AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* TWD2, conflicts with RD0 and PWML1 */ 1518*4882a593Smuzhiyun AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* TWCK2, conflicts with RF0 */ 1519*4882a593Smuzhiyun }; 1520*4882a593Smuzhiyun }; 1521*4882a593Smuzhiyun 1522*4882a593Smuzhiyun isi { 1523*4882a593Smuzhiyun pinctrl_isi_data_0_7: isi-0-data-0-7 { 1524*4882a593Smuzhiyun atmel,pins = 1525*4882a593Smuzhiyun <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D0 */ 1526*4882a593Smuzhiyun AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D1 */ 1527*4882a593Smuzhiyun AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D2 */ 1528*4882a593Smuzhiyun AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D3 */ 1529*4882a593Smuzhiyun AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D4 */ 1530*4882a593Smuzhiyun AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D5 */ 1531*4882a593Smuzhiyun AT91_PIOC 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D6 */ 1532*4882a593Smuzhiyun AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D7 */ 1533*4882a593Smuzhiyun AT91_PIOB 1 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_PCK, conflict with G0_RXCK */ 1534*4882a593Smuzhiyun AT91_PIOB 3 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_VSYNC */ 1535*4882a593Smuzhiyun AT91_PIOB 4 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* ISI_HSYNC */ 1536*4882a593Smuzhiyun }; 1537*4882a593Smuzhiyun pinctrl_isi_data_8_9: isi-0-data-8-9 { 1538*4882a593Smuzhiyun atmel,pins = 1539*4882a593Smuzhiyun <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_D8, conflicts with SPI0_MISO, PWMH2 */ 1540*4882a593Smuzhiyun AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* ISI_D9, conflicts with SPI0_MOSI, PWML2 */ 1541*4882a593Smuzhiyun }; 1542*4882a593Smuzhiyun pinctrl_isi_data_10_11: isi-0-data-10-11 { 1543*4882a593Smuzhiyun atmel,pins = 1544*4882a593Smuzhiyun <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_D10, conflicts with SPI0_SPCK, PWMH3 */ 1545*4882a593Smuzhiyun AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* ISI_D11, conflicts with SPI0_NPCS0, PWML3 */ 1546*4882a593Smuzhiyun }; 1547*4882a593Smuzhiyun }; 1548*4882a593Smuzhiyun 1549*4882a593Smuzhiyun lcd { 1550*4882a593Smuzhiyun pinctrl_lcd_base: lcd-base-0 { 1551*4882a593Smuzhiyun atmel,pins = 1552*4882a593Smuzhiyun <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDVSYNC */ 1553*4882a593Smuzhiyun AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDHSYNC */ 1554*4882a593Smuzhiyun AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDDEN */ 1555*4882a593Smuzhiyun AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPCK */ 1556*4882a593Smuzhiyun }; 1557*4882a593Smuzhiyun pinctrl_lcd_pwm: lcd-pwm-0 { 1558*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPWM */ 1559*4882a593Smuzhiyun }; 1560*4882a593Smuzhiyun pinctrl_lcd_rgb444: lcd-rgb-0 { 1561*4882a593Smuzhiyun atmel,pins = 1562*4882a593Smuzhiyun <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */ 1563*4882a593Smuzhiyun AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */ 1564*4882a593Smuzhiyun AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */ 1565*4882a593Smuzhiyun AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */ 1566*4882a593Smuzhiyun AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */ 1567*4882a593Smuzhiyun AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */ 1568*4882a593Smuzhiyun AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */ 1569*4882a593Smuzhiyun AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */ 1570*4882a593Smuzhiyun AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */ 1571*4882a593Smuzhiyun AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */ 1572*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */ 1573*4882a593Smuzhiyun AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD11 pin */ 1574*4882a593Smuzhiyun }; 1575*4882a593Smuzhiyun pinctrl_lcd_rgb565: lcd-rgb-1 { 1576*4882a593Smuzhiyun atmel,pins = 1577*4882a593Smuzhiyun <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */ 1578*4882a593Smuzhiyun AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */ 1579*4882a593Smuzhiyun AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */ 1580*4882a593Smuzhiyun AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */ 1581*4882a593Smuzhiyun AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */ 1582*4882a593Smuzhiyun AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */ 1583*4882a593Smuzhiyun AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */ 1584*4882a593Smuzhiyun AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */ 1585*4882a593Smuzhiyun AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */ 1586*4882a593Smuzhiyun AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */ 1587*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */ 1588*4882a593Smuzhiyun AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */ 1589*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */ 1590*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */ 1591*4882a593Smuzhiyun AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */ 1592*4882a593Smuzhiyun AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD15 pin */ 1593*4882a593Smuzhiyun }; 1594*4882a593Smuzhiyun pinctrl_lcd_rgb666: lcd-rgb-2 { 1595*4882a593Smuzhiyun atmel,pins = 1596*4882a593Smuzhiyun <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */ 1597*4882a593Smuzhiyun AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */ 1598*4882a593Smuzhiyun AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */ 1599*4882a593Smuzhiyun AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */ 1600*4882a593Smuzhiyun AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */ 1601*4882a593Smuzhiyun AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */ 1602*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */ 1603*4882a593Smuzhiyun AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */ 1604*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */ 1605*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */ 1606*4882a593Smuzhiyun AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */ 1607*4882a593Smuzhiyun AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */ 1608*4882a593Smuzhiyun AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */ 1609*4882a593Smuzhiyun AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */ 1610*4882a593Smuzhiyun AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */ 1611*4882a593Smuzhiyun AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */ 1612*4882a593Smuzhiyun AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */ 1613*4882a593Smuzhiyun AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */ 1614*4882a593Smuzhiyun }; 1615*4882a593Smuzhiyun pinctrl_lcd_rgb777: lcd-rgb-3 { 1616*4882a593Smuzhiyun atmel,pins = 1617*4882a593Smuzhiyun /* LCDDAT0 conflicts with TMS */ 1618*4882a593Smuzhiyun <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */ 1619*4882a593Smuzhiyun AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */ 1620*4882a593Smuzhiyun AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */ 1621*4882a593Smuzhiyun AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */ 1622*4882a593Smuzhiyun AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */ 1623*4882a593Smuzhiyun AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */ 1624*4882a593Smuzhiyun AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */ 1625*4882a593Smuzhiyun /* LCDDAT8 conflicts with TCK */ 1626*4882a593Smuzhiyun AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */ 1627*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */ 1628*4882a593Smuzhiyun AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */ 1629*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */ 1630*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */ 1631*4882a593Smuzhiyun AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */ 1632*4882a593Smuzhiyun AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */ 1633*4882a593Smuzhiyun /* LCDDAT16 conflicts with NTRST */ 1634*4882a593Smuzhiyun AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD17 pin */ 1635*4882a593Smuzhiyun AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */ 1636*4882a593Smuzhiyun AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */ 1637*4882a593Smuzhiyun AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */ 1638*4882a593Smuzhiyun AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */ 1639*4882a593Smuzhiyun AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */ 1640*4882a593Smuzhiyun AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */ 1641*4882a593Smuzhiyun }; 1642*4882a593Smuzhiyun pinctrl_lcd_rgb888: lcd-rgb-4 { 1643*4882a593Smuzhiyun atmel,pins = 1644*4882a593Smuzhiyun <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */ 1645*4882a593Smuzhiyun AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */ 1646*4882a593Smuzhiyun AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */ 1647*4882a593Smuzhiyun AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */ 1648*4882a593Smuzhiyun AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */ 1649*4882a593Smuzhiyun AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */ 1650*4882a593Smuzhiyun AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */ 1651*4882a593Smuzhiyun AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */ 1652*4882a593Smuzhiyun AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */ 1653*4882a593Smuzhiyun AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */ 1654*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */ 1655*4882a593Smuzhiyun AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */ 1656*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */ 1657*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */ 1658*4882a593Smuzhiyun AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */ 1659*4882a593Smuzhiyun AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */ 1660*4882a593Smuzhiyun AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD16 pin */ 1661*4882a593Smuzhiyun AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD17 pin */ 1662*4882a593Smuzhiyun AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */ 1663*4882a593Smuzhiyun AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */ 1664*4882a593Smuzhiyun AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */ 1665*4882a593Smuzhiyun AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */ 1666*4882a593Smuzhiyun AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */ 1667*4882a593Smuzhiyun AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */ 1668*4882a593Smuzhiyun }; 1669*4882a593Smuzhiyun }; 1670*4882a593Smuzhiyun 1671*4882a593Smuzhiyun macb0 { 1672*4882a593Smuzhiyun pinctrl_macb0_rmii: macb0_rmii-0 { 1673*4882a593Smuzhiyun atmel,pins = 1674*4882a593Smuzhiyun <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX0 */ 1675*4882a593Smuzhiyun AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX1 */ 1676*4882a593Smuzhiyun AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX0 */ 1677*4882a593Smuzhiyun AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX1 */ 1678*4882a593Smuzhiyun AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXDV */ 1679*4882a593Smuzhiyun AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXER */ 1680*4882a593Smuzhiyun AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXEN */ 1681*4882a593Smuzhiyun AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXCK */ 1682*4882a593Smuzhiyun AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDC */ 1683*4882a593Smuzhiyun AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDIO */ 1684*4882a593Smuzhiyun >; 1685*4882a593Smuzhiyun }; 1686*4882a593Smuzhiyun }; 1687*4882a593Smuzhiyun 1688*4882a593Smuzhiyun macb1 { 1689*4882a593Smuzhiyun pinctrl_macb1_rmii: macb1_rmii-0 { 1690*4882a593Smuzhiyun atmel,pins = 1691*4882a593Smuzhiyun <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TX0 */ 1692*4882a593Smuzhiyun AT91_PIOA 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TX1 */ 1693*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RX0 */ 1694*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RX1 */ 1695*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RXDV */ 1696*4882a593Smuzhiyun AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RXER */ 1697*4882a593Smuzhiyun AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TXEN */ 1698*4882a593Smuzhiyun AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TXCK */ 1699*4882a593Smuzhiyun AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_MDC */ 1700*4882a593Smuzhiyun AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_MDIO */ 1701*4882a593Smuzhiyun >; 1702*4882a593Smuzhiyun }; 1703*4882a593Smuzhiyun }; 1704*4882a593Smuzhiyun 1705*4882a593Smuzhiyun mmc0 { 1706*4882a593Smuzhiyun pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 { 1707*4882a593Smuzhiyun atmel,pins = 1708*4882a593Smuzhiyun <AT91_PIOC 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* MCI0_CK, conflict with PCK1(ISI_MCK) */ 1709*4882a593Smuzhiyun AT91_PIOC 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_CDA, conflict with NAND_D0 */ 1710*4882a593Smuzhiyun AT91_PIOC 6 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA0, conflict with NAND_D1 */ 1711*4882a593Smuzhiyun >; 1712*4882a593Smuzhiyun }; 1713*4882a593Smuzhiyun pinctrl_mmc0_dat1_3: mmc0_dat1_3 { 1714*4882a593Smuzhiyun atmel,pins = 1715*4882a593Smuzhiyun <AT91_PIOC 7 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA1, conflict with NAND_D2 */ 1716*4882a593Smuzhiyun AT91_PIOC 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA2, conflict with NAND_D3 */ 1717*4882a593Smuzhiyun AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA3, conflict with NAND_D4 */ 1718*4882a593Smuzhiyun >; 1719*4882a593Smuzhiyun }; 1720*4882a593Smuzhiyun pinctrl_mmc0_dat4_7: mmc0_dat4_7 { 1721*4882a593Smuzhiyun atmel,pins = 1722*4882a593Smuzhiyun <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA4, conflict with NAND_D5 */ 1723*4882a593Smuzhiyun AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA5, conflict with NAND_D6 */ 1724*4882a593Smuzhiyun AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA6, conflict with NAND_D7 */ 1725*4882a593Smuzhiyun AT91_PIOC 13 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA7, conflict with NAND_OE */ 1726*4882a593Smuzhiyun >; 1727*4882a593Smuzhiyun }; 1728*4882a593Smuzhiyun }; 1729*4882a593Smuzhiyun 1730*4882a593Smuzhiyun mmc1 { 1731*4882a593Smuzhiyun u-boot,dm-pre-reloc; 1732*4882a593Smuzhiyun pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 { 1733*4882a593Smuzhiyun u-boot,dm-pre-reloc; 1734*4882a593Smuzhiyun atmel,pins = 1735*4882a593Smuzhiyun <AT91_PIOE 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* MCI1_CK */ 1736*4882a593Smuzhiyun AT91_PIOE 19 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_CDA */ 1737*4882a593Smuzhiyun AT91_PIOE 20 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA0 */ 1738*4882a593Smuzhiyun >; 1739*4882a593Smuzhiyun }; 1740*4882a593Smuzhiyun pinctrl_mmc1_dat1_3: mmc1_dat1_3 { 1741*4882a593Smuzhiyun u-boot,dm-pre-reloc; 1742*4882a593Smuzhiyun atmel,pins = 1743*4882a593Smuzhiyun <AT91_PIOE 21 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA1 */ 1744*4882a593Smuzhiyun AT91_PIOE 22 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA2 */ 1745*4882a593Smuzhiyun AT91_PIOE 23 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA3 */ 1746*4882a593Smuzhiyun >; 1747*4882a593Smuzhiyun }; 1748*4882a593Smuzhiyun }; 1749*4882a593Smuzhiyun 1750*4882a593Smuzhiyun nand0 { 1751*4882a593Smuzhiyun pinctrl_nand: nand-0 { 1752*4882a593Smuzhiyun atmel,pins = 1753*4882a593Smuzhiyun <AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A Read Enable */ 1754*4882a593Smuzhiyun AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A Write Enable */ 1755*4882a593Smuzhiyun 1756*4882a593Smuzhiyun AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC17 ALE */ 1757*4882a593Smuzhiyun AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC18 CLE */ 1758*4882a593Smuzhiyun 1759*4882a593Smuzhiyun AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC15 NCS3/Chip Enable */ 1760*4882a593Smuzhiyun AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC16 NANDRDY */ 1761*4882a593Smuzhiyun AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 Data bit 0 */ 1762*4882a593Smuzhiyun AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 Data bit 1 */ 1763*4882a593Smuzhiyun AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 Data bit 2 */ 1764*4882a593Smuzhiyun AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 Data bit 3 */ 1765*4882a593Smuzhiyun AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 Data bit 4 */ 1766*4882a593Smuzhiyun AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 Data bit 5 */ 1767*4882a593Smuzhiyun AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A Data bit 6 */ 1768*4882a593Smuzhiyun AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC12 periph A Data bit 7 */ 1769*4882a593Smuzhiyun }; 1770*4882a593Smuzhiyun }; 1771*4882a593Smuzhiyun 1772*4882a593Smuzhiyun spi0 { 1773*4882a593Smuzhiyun u-boot,dm-pre-reloc; 1774*4882a593Smuzhiyun pinctrl_spi0: spi0-0 { 1775*4882a593Smuzhiyun u-boot,dm-pre-reloc; 1776*4882a593Smuzhiyun atmel,pins = 1777*4882a593Smuzhiyun <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MISO */ 1778*4882a593Smuzhiyun AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MOSI */ 1779*4882a593Smuzhiyun AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_SPCK */ 1780*4882a593Smuzhiyun >; 1781*4882a593Smuzhiyun }; 1782*4882a593Smuzhiyun }; 1783*4882a593Smuzhiyun 1784*4882a593Smuzhiyun ssc0 { 1785*4882a593Smuzhiyun pinctrl_ssc0_tx: ssc0_tx { 1786*4882a593Smuzhiyun atmel,pins = 1787*4882a593Smuzhiyun <AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* TK0 */ 1788*4882a593Smuzhiyun AT91_PIOB 31 AT91_PERIPH_B AT91_PINCTRL_NONE /* TF0 */ 1789*4882a593Smuzhiyun AT91_PIOB 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* TD0 */ 1790*4882a593Smuzhiyun }; 1791*4882a593Smuzhiyun 1792*4882a593Smuzhiyun pinctrl_ssc0_rx: ssc0_rx { 1793*4882a593Smuzhiyun atmel,pins = 1794*4882a593Smuzhiyun <AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* RK0 */ 1795*4882a593Smuzhiyun AT91_PIOB 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* RF0 */ 1796*4882a593Smuzhiyun AT91_PIOB 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* RD0 */ 1797*4882a593Smuzhiyun }; 1798*4882a593Smuzhiyun }; 1799*4882a593Smuzhiyun 1800*4882a593Smuzhiyun ssc1 { 1801*4882a593Smuzhiyun pinctrl_ssc1_tx: ssc1_tx { 1802*4882a593Smuzhiyun atmel,pins = 1803*4882a593Smuzhiyun <AT91_PIOC 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* TK1 */ 1804*4882a593Smuzhiyun AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* TF1 */ 1805*4882a593Smuzhiyun AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* TD1 */ 1806*4882a593Smuzhiyun }; 1807*4882a593Smuzhiyun 1808*4882a593Smuzhiyun pinctrl_ssc1_rx: ssc1_rx { 1809*4882a593Smuzhiyun atmel,pins = 1810*4882a593Smuzhiyun <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* RK1 */ 1811*4882a593Smuzhiyun AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* RF1 */ 1812*4882a593Smuzhiyun AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* RD1 */ 1813*4882a593Smuzhiyun }; 1814*4882a593Smuzhiyun }; 1815*4882a593Smuzhiyun 1816*4882a593Smuzhiyun spi1 { 1817*4882a593Smuzhiyun pinctrl_spi1: spi1-0 { 1818*4882a593Smuzhiyun atmel,pins = 1819*4882a593Smuzhiyun <AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI1_MISO */ 1820*4882a593Smuzhiyun AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI1_MOSI */ 1821*4882a593Smuzhiyun AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI1_SPCK */ 1822*4882a593Smuzhiyun >; 1823*4882a593Smuzhiyun }; 1824*4882a593Smuzhiyun }; 1825*4882a593Smuzhiyun 1826*4882a593Smuzhiyun spi2 { 1827*4882a593Smuzhiyun pinctrl_spi2: spi2-0 { 1828*4882a593Smuzhiyun atmel,pins = 1829*4882a593Smuzhiyun <AT91_PIOD 11 AT91_PERIPH_B AT91_PINCTRL_NONE /* SPI2_MISO conflicts with RTS0 */ 1830*4882a593Smuzhiyun AT91_PIOD 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* SPI2_MOSI conflicts with TXD0 */ 1831*4882a593Smuzhiyun AT91_PIOD 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* SPI2_SPCK conflicts with RTS1 */ 1832*4882a593Smuzhiyun >; 1833*4882a593Smuzhiyun }; 1834*4882a593Smuzhiyun }; 1835*4882a593Smuzhiyun 1836*4882a593Smuzhiyun uart0 { 1837*4882a593Smuzhiyun pinctrl_uart0: uart0-0 { 1838*4882a593Smuzhiyun atmel,pins = 1839*4882a593Smuzhiyun <AT91_PIOE 29 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD */ 1840*4882a593Smuzhiyun AT91_PIOE 30 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD */ 1841*4882a593Smuzhiyun >; 1842*4882a593Smuzhiyun }; 1843*4882a593Smuzhiyun }; 1844*4882a593Smuzhiyun 1845*4882a593Smuzhiyun uart1 { 1846*4882a593Smuzhiyun pinctrl_uart1: uart1-0 { 1847*4882a593Smuzhiyun atmel,pins = 1848*4882a593Smuzhiyun <AT91_PIOC 25 AT91_PERIPH_C AT91_PINCTRL_NONE /* RXD */ 1849*4882a593Smuzhiyun AT91_PIOC 26 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* TXD */ 1850*4882a593Smuzhiyun >; 1851*4882a593Smuzhiyun }; 1852*4882a593Smuzhiyun }; 1853*4882a593Smuzhiyun 1854*4882a593Smuzhiyun usart0 { 1855*4882a593Smuzhiyun pinctrl_usart0: usart0-0 { 1856*4882a593Smuzhiyun atmel,pins = 1857*4882a593Smuzhiyun <AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* RXD */ 1858*4882a593Smuzhiyun AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* TXD */ 1859*4882a593Smuzhiyun >; 1860*4882a593Smuzhiyun }; 1861*4882a593Smuzhiyun pinctrl_usart0_rts: usart0_rts-0 { 1862*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1863*4882a593Smuzhiyun }; 1864*4882a593Smuzhiyun pinctrl_usart0_cts: usart0_cts-0 { 1865*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1866*4882a593Smuzhiyun }; 1867*4882a593Smuzhiyun }; 1868*4882a593Smuzhiyun 1869*4882a593Smuzhiyun usart1 { 1870*4882a593Smuzhiyun pinctrl_usart1: usart1-0 { 1871*4882a593Smuzhiyun atmel,pins = 1872*4882a593Smuzhiyun <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* RXD */ 1873*4882a593Smuzhiyun AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* TXD */ 1874*4882a593Smuzhiyun >; 1875*4882a593Smuzhiyun }; 1876*4882a593Smuzhiyun pinctrl_usart1_rts: usart1_rts-0 { 1877*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1878*4882a593Smuzhiyun }; 1879*4882a593Smuzhiyun pinctrl_usart1_cts: usart1_cts-0 { 1880*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; 1881*4882a593Smuzhiyun }; 1882*4882a593Smuzhiyun }; 1883*4882a593Smuzhiyun 1884*4882a593Smuzhiyun usart2 { 1885*4882a593Smuzhiyun pinctrl_usart2: usart2-0 { 1886*4882a593Smuzhiyun atmel,pins = 1887*4882a593Smuzhiyun <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD - conflicts with G0_CRS, ISI_HSYNC */ 1888*4882a593Smuzhiyun AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD - conflicts with G0_COL, PCK2 */ 1889*4882a593Smuzhiyun >; 1890*4882a593Smuzhiyun }; 1891*4882a593Smuzhiyun pinctrl_usart2_rts: usart2_rts-0 { 1892*4882a593Smuzhiyun atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_RX3, PWMH1 */ 1893*4882a593Smuzhiyun }; 1894*4882a593Smuzhiyun pinctrl_usart2_cts: usart2_cts-0 { 1895*4882a593Smuzhiyun atmel,pins = <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_TXER, ISI_VSYNC */ 1896*4882a593Smuzhiyun }; 1897*4882a593Smuzhiyun }; 1898*4882a593Smuzhiyun 1899*4882a593Smuzhiyun usart3 { 1900*4882a593Smuzhiyun u-boot,dm-pre-reloc; 1901*4882a593Smuzhiyun pinctrl_usart3: usart3-0 { 1902*4882a593Smuzhiyun u-boot,dm-pre-reloc; 1903*4882a593Smuzhiyun atmel,pins = 1904*4882a593Smuzhiyun <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD */ 1905*4882a593Smuzhiyun AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD */ 1906*4882a593Smuzhiyun >; 1907*4882a593Smuzhiyun }; 1908*4882a593Smuzhiyun }; 1909*4882a593Smuzhiyun 1910*4882a593Smuzhiyun usart4 { 1911*4882a593Smuzhiyun pinctrl_usart4: usart4-0 { 1912*4882a593Smuzhiyun atmel,pins = 1913*4882a593Smuzhiyun <AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD */ 1914*4882a593Smuzhiyun AT91_PIOE 27 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD */ 1915*4882a593Smuzhiyun >; 1916*4882a593Smuzhiyun }; 1917*4882a593Smuzhiyun pinctrl_usart4_rts: usart4_rts-0 { 1918*4882a593Smuzhiyun atmel,pins = <AT91_PIOE 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with NWAIT, A19 */ 1919*4882a593Smuzhiyun }; 1920*4882a593Smuzhiyun pinctrl_usart4_cts: usart4_cts-0 { 1921*4882a593Smuzhiyun atmel,pins = <AT91_PIOE 0 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with A0/NBS0, MCI0_CDB */ 1922*4882a593Smuzhiyun }; 1923*4882a593Smuzhiyun }; 1924*4882a593Smuzhiyun }; 1925*4882a593Smuzhiyun 1926*4882a593Smuzhiyun aic: interrupt-controller@fc06e000 { 1927*4882a593Smuzhiyun #interrupt-cells = <3>; 1928*4882a593Smuzhiyun compatible = "atmel,sama5d4-aic"; 1929*4882a593Smuzhiyun interrupt-controller; 1930*4882a593Smuzhiyun reg = <0xfc06e000 0x200>; 1931*4882a593Smuzhiyun atmel,external-irqs = <56>; 1932*4882a593Smuzhiyun }; 1933*4882a593Smuzhiyun }; 1934*4882a593Smuzhiyun }; 1935*4882a593Smuzhiyun}; 1936