1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun#include <dt-bindings/clock/rv1106-cru.h> 6*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 10*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h> 11*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h> 12*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun #address-cells = <1>; 16*4882a593Smuzhiyun #size-cells = <1>; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun compatible = "rockchip,rv1106"; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun interrupt-parent = <&gic>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun aliases { 23*4882a593Smuzhiyun csi2dphy0 = &csi2_dphy0; 24*4882a593Smuzhiyun csi2dphy1 = &csi2_dphy1; 25*4882a593Smuzhiyun csi2dphy2 = &csi2_dphy2; 26*4882a593Smuzhiyun ethernet0 = &gmac; 27*4882a593Smuzhiyun gpio0 = &gpio0; 28*4882a593Smuzhiyun gpio1 = &gpio1; 29*4882a593Smuzhiyun gpio2 = &gpio2; 30*4882a593Smuzhiyun gpio3 = &gpio3; 31*4882a593Smuzhiyun gpio4 = &gpio4; 32*4882a593Smuzhiyun i2c0 = &i2c0; 33*4882a593Smuzhiyun i2c1 = &i2c1; 34*4882a593Smuzhiyun i2c2 = &i2c2; 35*4882a593Smuzhiyun i2c3 = &i2c3; 36*4882a593Smuzhiyun i2c4 = &i2c4; 37*4882a593Smuzhiyun mmc0 = &emmc; 38*4882a593Smuzhiyun mmc1 = &sdmmc; 39*4882a593Smuzhiyun mmc2 = &sdio; 40*4882a593Smuzhiyun rkcif_mipi_lvds0 = &rkcif_mipi_lvds; 41*4882a593Smuzhiyun rkcif_mipi_lvds1 = &rkcif_mipi_lvds1; 42*4882a593Smuzhiyun serial0 = &uart0; 43*4882a593Smuzhiyun serial1 = &uart1; 44*4882a593Smuzhiyun serial2 = &uart2; 45*4882a593Smuzhiyun serial3 = &uart3; 46*4882a593Smuzhiyun serial4 = &uart4; 47*4882a593Smuzhiyun serial5 = &uart5; 48*4882a593Smuzhiyun spi0 = &spi0; 49*4882a593Smuzhiyun spi1 = &spi1; 50*4882a593Smuzhiyun spi2 = &sfc; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun cpus { 54*4882a593Smuzhiyun #address-cells = <1>; 55*4882a593Smuzhiyun #size-cells = <0>; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun cpu0: cpu@f00 { 58*4882a593Smuzhiyun device_type = "cpu"; 59*4882a593Smuzhiyun compatible = "arm,cortex-a7"; 60*4882a593Smuzhiyun reg = <0xf00>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun arm-pmu { 65*4882a593Smuzhiyun compatible = "arm,cortex-a7-pmu"; 66*4882a593Smuzhiyun interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 67*4882a593Smuzhiyun interrupt-affinity = <&cpu0>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun cpuinfo { 71*4882a593Smuzhiyun compatible = "rockchip,cpuinfo"; 72*4882a593Smuzhiyun nvmem-cells = <&otp_id>, <&otp_cpu_version>, <&cpu_code>; 73*4882a593Smuzhiyun nvmem-cell-names = "id", "cpu-version", "cpu-code"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun /* dphy0 full mode */ 77*4882a593Smuzhiyun csi2_dphy0: csi2-dphy0 { 78*4882a593Smuzhiyun compatible = "rockchip,rv1106-csi2-dphy"; 79*4882a593Smuzhiyun rockchip,hw = <&csi2_dphy_hw>; 80*4882a593Smuzhiyun status = "disabled"; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun /* dphy1 split mode 01 */ 84*4882a593Smuzhiyun csi2_dphy1: csi2-dphy1 { 85*4882a593Smuzhiyun compatible = "rockchip,rv1106-csi2-dphy"; 86*4882a593Smuzhiyun rockchip,hw = <&csi2_dphy_hw>; 87*4882a593Smuzhiyun status = "disabled"; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun /* dphy2 split mode 23 */ 91*4882a593Smuzhiyun csi2_dphy2: csi2-dphy2 { 92*4882a593Smuzhiyun compatible = "rockchip,rv1106-csi2-dphy"; 93*4882a593Smuzhiyun rockchip,hw = <&csi2_dphy_hw>; 94*4882a593Smuzhiyun status = "disabled"; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun display_subsystem: display-subsystem { 98*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 99*4882a593Smuzhiyun ports = <&vop_out>; 100*4882a593Smuzhiyun status = "disabled"; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun fiq_debugger: fiq-debugger { 104*4882a593Smuzhiyun compatible = "rockchip,fiq-debugger"; 105*4882a593Smuzhiyun rockchip,serial-id = <2>; 106*4882a593Smuzhiyun rockchip,wake-irq = <0>; 107*4882a593Smuzhiyun rockchip,irq-mode-enable = <0>; 108*4882a593Smuzhiyun rockchip,baudrate = <1500000>; /* Only 115200 and 1500000 */ 109*4882a593Smuzhiyun interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 110*4882a593Smuzhiyun status = "disabled"; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun mpp_srv: mpp-srv { 114*4882a593Smuzhiyun compatible = "rockchip,mpp-service"; 115*4882a593Smuzhiyun rockchip,taskqueue-count = <2>; 116*4882a593Smuzhiyun status = "disabled"; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun mpp_vcodec: mpp-vcodec { 120*4882a593Smuzhiyun compatible = "rockchip,vcodec"; 121*4882a593Smuzhiyun status = "disabled"; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun reserved-memory { 125*4882a593Smuzhiyun #address-cells = <1>; 126*4882a593Smuzhiyun #size-cells = <1>; 127*4882a593Smuzhiyun ranges; 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun linux,cma { 130*4882a593Smuzhiyun compatible = "shared-dma-pool"; 131*4882a593Smuzhiyun inactive; 132*4882a593Smuzhiyun reusable; 133*4882a593Smuzhiyun size = <0x800000>; 134*4882a593Smuzhiyun linux,cma-default; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun rkcif_dvp: rkcif-dvp { 139*4882a593Smuzhiyun compatible = "rockchip,rkcif-dvp"; 140*4882a593Smuzhiyun rockchip,hw = <&rkcif>; 141*4882a593Smuzhiyun status = "disabled"; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun rkcif_dvp_sditf: rkcif-dvp-sditf { 145*4882a593Smuzhiyun compatible = "rockchip,rkcif-sditf"; 146*4882a593Smuzhiyun rockchip,cif = <&rkcif_dvp>; 147*4882a593Smuzhiyun status = "disabled"; 148*4882a593Smuzhiyun }; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun rkcif_mipi_lvds: rkcif-mipi-lvds { 151*4882a593Smuzhiyun compatible = "rockchip,rkcif-mipi-lvds"; 152*4882a593Smuzhiyun rockchip,hw = <&rkcif>; 153*4882a593Smuzhiyun status = "disabled"; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun rkcif_mipi_lvds_sditf: rkcif-mipi-lvds-sditf { 157*4882a593Smuzhiyun compatible = "rockchip,rkcif-sditf"; 158*4882a593Smuzhiyun rockchip,cif = <&rkcif_mipi_lvds>; 159*4882a593Smuzhiyun status = "disabled"; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun rkcif_mipi_lvds1: rkcif-mipi-lvds1 { 163*4882a593Smuzhiyun compatible = "rockchip,rkcif-mipi-lvds"; 164*4882a593Smuzhiyun rockchip,hw = <&rkcif>; 165*4882a593Smuzhiyun status = "disabled"; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun rkcif_mipi_lvds1_sditf: rkcif-mipi-lvds1-sditf { 169*4882a593Smuzhiyun compatible = "rockchip,rkcif-sditf"; 170*4882a593Smuzhiyun rockchip,cif = <&rkcif_mipi_lvds1>; 171*4882a593Smuzhiyun status = "disabled"; 172*4882a593Smuzhiyun }; 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun rkisp_vir0: rkisp-vir0 { 175*4882a593Smuzhiyun compatible = "rockchip,rkisp-vir"; 176*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 177*4882a593Smuzhiyun dvbm = <&rkdvbm>; 178*4882a593Smuzhiyun status = "disabled"; 179*4882a593Smuzhiyun }; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun rkisp_vir1: rkisp-vir1 { 182*4882a593Smuzhiyun compatible = "rockchip,rkisp-vir"; 183*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 184*4882a593Smuzhiyun status = "disabled"; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun rkisp_vir2: rkisp-vir2 { 188*4882a593Smuzhiyun compatible = "rockchip,rkisp-vir"; 189*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 190*4882a593Smuzhiyun status = "disabled"; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun rkisp_vir3: rkisp-vir3 { 194*4882a593Smuzhiyun compatible = "rockchip,rkisp-vir"; 195*4882a593Smuzhiyun rockchip,hw = <&rkisp>; 196*4882a593Smuzhiyun status = "disabled"; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun rockchip_system_monitor: rockchip-system-monitor { 200*4882a593Smuzhiyun compatible = "rockchip,system-monitor"; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun rockchip,thermal-zone = "soc-thermal"; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun thermal_zones: thermal-zones { 206*4882a593Smuzhiyun soc_thermal: soc-thermal { 207*4882a593Smuzhiyun polling-delay-passive = <20>; /* milliseconds */ 208*4882a593Smuzhiyun polling-delay = <1000>; /* milliseconds */ 209*4882a593Smuzhiyun sustainable-power = <2100>; /* milliwatts */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun thermal-sensors = <&tsadc 0>; 212*4882a593Smuzhiyun trips { 213*4882a593Smuzhiyun threshold: trip-point-0 { 214*4882a593Smuzhiyun temperature = <75000>; 215*4882a593Smuzhiyun hysteresis = <2000>; 216*4882a593Smuzhiyun type = "passive"; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun target: trip-point-1 { 219*4882a593Smuzhiyun temperature = <85000>; 220*4882a593Smuzhiyun hysteresis = <2000>; 221*4882a593Smuzhiyun type = "passive"; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun soc_crit: soc-crit { 224*4882a593Smuzhiyun /* millicelsius */ 225*4882a593Smuzhiyun temperature = <115000>; 226*4882a593Smuzhiyun /* millicelsius */ 227*4882a593Smuzhiyun hysteresis = <2000>; 228*4882a593Smuzhiyun type = "critical"; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun }; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun timer { 235*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 236*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>; 237*4882a593Smuzhiyun clock-frequency = <24000000>; 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun xin24m: oscillator { 241*4882a593Smuzhiyun compatible = "fixed-clock"; 242*4882a593Smuzhiyun clock-frequency = <24000000>; 243*4882a593Smuzhiyun clock-output-names = "xin24m"; 244*4882a593Smuzhiyun #clock-cells = <0>; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun grf: syscon@ff000000 { 248*4882a593Smuzhiyun compatible = "rockchip,rv1106-grf", "syscon", "simple-mfd"; 249*4882a593Smuzhiyun reg = <0xff000000 0x68000>; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun grf_cru: grf-clock-controller { 252*4882a593Smuzhiyun compatible = "rockchip,rv1106-grf-cru"; 253*4882a593Smuzhiyun #clock-cells = <1>; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun reboot_mode: reboot-mode { 257*4882a593Smuzhiyun compatible = "syscon-reboot-mode"; 258*4882a593Smuzhiyun offset = <0x20200>; 259*4882a593Smuzhiyun mode-bootloader = <BOOT_BL_DOWNLOAD>; 260*4882a593Smuzhiyun mode-charge = <BOOT_CHARGING>; 261*4882a593Smuzhiyun mode-fastboot = <BOOT_FASTBOOT>; 262*4882a593Smuzhiyun mode-loader = <BOOT_BL_DOWNLOAD>; 263*4882a593Smuzhiyun mode-normal = <BOOT_NORMAL>; 264*4882a593Smuzhiyun mode-recovery = <BOOT_RECOVERY>; 265*4882a593Smuzhiyun mode-ums = <BOOT_UMS>; 266*4882a593Smuzhiyun mode-panic = <BOOT_PANIC>; 267*4882a593Smuzhiyun mode-watchdog = <BOOT_WATCHDOG>; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun rgb: rgb { 271*4882a593Smuzhiyun compatible = "rockchip,rv1106-rgb"; 272*4882a593Smuzhiyun status = "disabled"; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun ports { 275*4882a593Smuzhiyun #address-cells = <1>; 276*4882a593Smuzhiyun #size-cells = <0>; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun port@0 { 279*4882a593Smuzhiyun reg = <0>; 280*4882a593Smuzhiyun #address-cells = <1>; 281*4882a593Smuzhiyun #size-cells = <0>; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun rgb_in_vop: endpoint@0 { 284*4882a593Smuzhiyun reg = <0>; 285*4882a593Smuzhiyun remote-endpoint = <&vop_out_rgb>; 286*4882a593Smuzhiyun }; 287*4882a593Smuzhiyun }; 288*4882a593Smuzhiyun }; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun rtc: rtc@ff1c0000 { 293*4882a593Smuzhiyun compatible = "rockchip,rtc-1.0"; 294*4882a593Smuzhiyun reg = <0xff1c0000 0x1000>; 295*4882a593Smuzhiyun rockchip,grf = <&grf>; 296*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 297*4882a593Smuzhiyun clocks = <&cru PCLK_VI_RTC_PHY>, <&cru PCLK_VI_RTC_TEST>; 298*4882a593Smuzhiyun clock-names = "pclk_phy", "pclk_test"; 299*4882a593Smuzhiyun assigned-clocks = <&cru PCLK_VI_RTC_PHY>; 300*4882a593Smuzhiyun assigned-clock-rates = <24000000>; 301*4882a593Smuzhiyun status = "disabled"; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun gic: interrupt-controller@ff1f0000 { 305*4882a593Smuzhiyun compatible = "arm,gic-400"; 306*4882a593Smuzhiyun interrupt-controller; 307*4882a593Smuzhiyun #interrupt-cells = <3>; 308*4882a593Smuzhiyun #address-cells = <0>; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun reg = <0xff1f1000 0x1000>, 311*4882a593Smuzhiyun <0xff1f2000 0x2000>, 312*4882a593Smuzhiyun <0xff1f4000 0x2000>, 313*4882a593Smuzhiyun <0xff1f6000 0x2000>; 314*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(1) | IRQ_TYPE_LEVEL_HIGH)>; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun arm-debug@ff200000 { 318*4882a593Smuzhiyun compatible = "rockchip,debug"; 319*4882a593Smuzhiyun reg = <0xff200000 0x1000>; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun i2c0: i2c@ff310000 { 323*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 324*4882a593Smuzhiyun reg = <0xff310000 0x1000>; 325*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 326*4882a593Smuzhiyun #address-cells = <1>; 327*4882a593Smuzhiyun #size-cells = <0>; 328*4882a593Smuzhiyun clocks = <&cru CLK_I2C0>, <&cru PCLK_I2C0>; 329*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 330*4882a593Smuzhiyun pinctrl-names = "default"; 331*4882a593Smuzhiyun pinctrl-0 = <&i2c0m0_xfer>; 332*4882a593Smuzhiyun status = "disabled"; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun i2c1: i2c@ff320000 { 336*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 337*4882a593Smuzhiyun reg = <0xff320000 0x1000>; 338*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 339*4882a593Smuzhiyun #address-cells = <1>; 340*4882a593Smuzhiyun #size-cells = <0>; 341*4882a593Smuzhiyun clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>; 342*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 343*4882a593Smuzhiyun pinctrl-names = "default"; 344*4882a593Smuzhiyun pinctrl-0 = <&i2c1m0_xfer>; 345*4882a593Smuzhiyun status = "disabled"; 346*4882a593Smuzhiyun }; 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun dsm: codec-digital@ff340000 { 349*4882a593Smuzhiyun compatible = "rockchip,rv1106-codec-digital", "rockchip,codec-digital-v1"; 350*4882a593Smuzhiyun reg = <0xff340000 0x1000>; 351*4882a593Smuzhiyun clocks = <&cru MCLK_DSM>, <&cru PCLK_DSM>; 352*4882a593Smuzhiyun clock-names = "dac", "pclk"; 353*4882a593Smuzhiyun resets = <&cru SRST_M_DSM>; 354*4882a593Smuzhiyun reset-names = "reset" ; 355*4882a593Smuzhiyun rockchip,grf = <&grf>; 356*4882a593Smuzhiyun rockchip,pwm-output-mode; 357*4882a593Smuzhiyun #sound-dai-cells = <0>; 358*4882a593Smuzhiyun pinctrl-names = "default"; 359*4882a593Smuzhiyun pinctrl-0 = <&dsmaudio_pins>; 360*4882a593Smuzhiyun status = "disabled"; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun pwm0: pwm@ff350000 { 364*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 365*4882a593Smuzhiyun reg = <0xff350000 0x10>; 366*4882a593Smuzhiyun #pwm-cells = <3>; 367*4882a593Smuzhiyun pinctrl-names = "active"; 368*4882a593Smuzhiyun pinctrl-0 = <&pwm0m0_pins>; 369*4882a593Smuzhiyun clocks = <&cru CLK_PWM0_PERI>, <&cru PCLK_PWM0_PERI>; 370*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 371*4882a593Smuzhiyun status = "disabled"; 372*4882a593Smuzhiyun }; 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun pwm1: pwm@ff350010 { 375*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 376*4882a593Smuzhiyun reg = <0xff350010 0x10>; 377*4882a593Smuzhiyun #pwm-cells = <3>; 378*4882a593Smuzhiyun pinctrl-names = "active"; 379*4882a593Smuzhiyun pinctrl-0 = <&pwm1m0_pins>; 380*4882a593Smuzhiyun clocks = <&cru CLK_PWM0_PERI>, <&cru PCLK_PWM0_PERI>; 381*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 382*4882a593Smuzhiyun status = "disabled"; 383*4882a593Smuzhiyun }; 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun pwm2: pwm@ff350020 { 386*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 387*4882a593Smuzhiyun reg = <0xff350020 0x10>; 388*4882a593Smuzhiyun #pwm-cells = <3>; 389*4882a593Smuzhiyun pinctrl-names = "active"; 390*4882a593Smuzhiyun pinctrl-0 = <&pwm2m0_pins>; 391*4882a593Smuzhiyun clocks = <&cru CLK_PWM0_PERI>, <&cru PCLK_PWM0_PERI>; 392*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 393*4882a593Smuzhiyun status = "disabled"; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun pwm3: pwm@ff350030 { 397*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 398*4882a593Smuzhiyun reg = <0xff350030 0x10>; 399*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>, 400*4882a593Smuzhiyun <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 401*4882a593Smuzhiyun #pwm-cells = <3>; 402*4882a593Smuzhiyun pinctrl-names = "active"; 403*4882a593Smuzhiyun pinctrl-0 = <&pwm3m0_pins>; 404*4882a593Smuzhiyun clocks = <&cru CLK_PWM0_PERI>, <&cru PCLK_PWM0_PERI>; 405*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 406*4882a593Smuzhiyun status = "disabled"; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun pwm4: pwm@ff360000 { 410*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 411*4882a593Smuzhiyun reg = <0xff360000 0x10>; 412*4882a593Smuzhiyun #pwm-cells = <3>; 413*4882a593Smuzhiyun pinctrl-names = "active"; 414*4882a593Smuzhiyun pinctrl-0 = <&pwm4m0_pins>; 415*4882a593Smuzhiyun clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>; 416*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 417*4882a593Smuzhiyun status = "disabled"; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun pwm5: pwm@ff360010 { 421*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 422*4882a593Smuzhiyun reg = <0xff360010 0x10>; 423*4882a593Smuzhiyun #pwm-cells = <3>; 424*4882a593Smuzhiyun pinctrl-names = "active"; 425*4882a593Smuzhiyun pinctrl-0 = <&pwm5m0_pins>; 426*4882a593Smuzhiyun clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>; 427*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 428*4882a593Smuzhiyun status = "disabled"; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun pwm6: pwm@ff360020 { 432*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 433*4882a593Smuzhiyun reg = <0xff360020 0x10>; 434*4882a593Smuzhiyun #pwm-cells = <3>; 435*4882a593Smuzhiyun pinctrl-names = "active"; 436*4882a593Smuzhiyun pinctrl-0 = <&pwm6m0_pins>; 437*4882a593Smuzhiyun clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>; 438*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 439*4882a593Smuzhiyun status = "disabled"; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun pwm7: pwm@ff360030 { 443*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 444*4882a593Smuzhiyun reg = <0xff360030 0x10>; 445*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 446*4882a593Smuzhiyun <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 447*4882a593Smuzhiyun #pwm-cells = <3>; 448*4882a593Smuzhiyun pinctrl-names = "active"; 449*4882a593Smuzhiyun pinctrl-0 = <&pwm7m0_pins>; 450*4882a593Smuzhiyun clocks = <&cru CLK_PWM1_PERI>, <&cru PCLK_PWM1_PERI>; 451*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 452*4882a593Smuzhiyun status = "disabled"; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun pmu_mailbox: mailbox@ff378000 { 456*4882a593Smuzhiyun compatible = "rockchip,rv1106-mailbox", 457*4882a593Smuzhiyun "rockchip,rk3368-mailbox"; 458*4882a593Smuzhiyun reg = <0xff378000 0x200>; 459*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 460*4882a593Smuzhiyun clocks = <&cru PCLK_PMU_MAILBOX>; 461*4882a593Smuzhiyun clock-names = "pclk_mailbox"; 462*4882a593Smuzhiyun #mbox-cells = <1>; 463*4882a593Smuzhiyun status = "disabled"; 464*4882a593Smuzhiyun }; 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun pmuioc: syscon@ff388000 { 467*4882a593Smuzhiyun compatible = "rockchip,rv1106-pmuioc", "syscon"; 468*4882a593Smuzhiyun reg = <0xff388000 0x1000>; 469*4882a593Smuzhiyun }; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun cru: clock-controller@ff3a0000 { 472*4882a593Smuzhiyun compatible = "rockchip,rv1106-cru"; 473*4882a593Smuzhiyun reg = <0xff3a0000 0x20000>; 474*4882a593Smuzhiyun rockchip,grf = <&grf>; 475*4882a593Smuzhiyun #clock-cells = <1>; 476*4882a593Smuzhiyun #reset-cells = <1>; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun assigned-clocks = 479*4882a593Smuzhiyun <&cru PLL_GPLL>, <&cru PLL_CPLL>, 480*4882a593Smuzhiyun <&cru ARMCLK>, 481*4882a593Smuzhiyun <&cru ACLK_PERI_ROOT>, <&cru HCLK_PERI_ROOT>, 482*4882a593Smuzhiyun <&cru PCLK_PERI_ROOT>, <&cru ACLK_BUS_ROOT>, 483*4882a593Smuzhiyun <&cru PCLK_TOP_ROOT>, <&cru PCLK_PMU_ROOT>, 484*4882a593Smuzhiyun <&cru HCLK_PMU_ROOT>; 485*4882a593Smuzhiyun assigned-clock-rates = 486*4882a593Smuzhiyun <1188000000>, <1000000000>, 487*4882a593Smuzhiyun <816000000>, 488*4882a593Smuzhiyun <400000000>, <200000000>, 489*4882a593Smuzhiyun <100000000>, <300000000>, 490*4882a593Smuzhiyun <100000000>, <100000000>, 491*4882a593Smuzhiyun <200000000>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun saradc: saradc@ff3c0000 { 495*4882a593Smuzhiyun compatible = "rockchip,rv1106-saradc"; 496*4882a593Smuzhiyun reg = <0xff3c0000 0x100>; 497*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 498*4882a593Smuzhiyun #io-channel-cells = <1>; 499*4882a593Smuzhiyun clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>; 500*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 501*4882a593Smuzhiyun resets = <&cru SRST_P_SARADC>; 502*4882a593Smuzhiyun reset-names = "saradc-apb"; 503*4882a593Smuzhiyun status = "disabled"; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun tsadc: tsadc@ff3c8000 { 507*4882a593Smuzhiyun compatible = "rockchip,rv1106-tsadc"; 508*4882a593Smuzhiyun reg = <0xff3c8000 0x1000>; 509*4882a593Smuzhiyun rockchip,grf = <&grf>; 510*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>; 511*4882a593Smuzhiyun clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>, <&cru CLK_TSADC_TSEN>; 512*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk", "tsen"; 513*4882a593Smuzhiyun assigned-clocks = <&cru CLK_TSADC>, <&cru CLK_TSADC_TSEN>; 514*4882a593Smuzhiyun assigned-clock-rates = <1000000>, <12000000>; 515*4882a593Smuzhiyun resets = <&cru SRST_TSADC>, <&cru SRST_P_TSADC>; 516*4882a593Smuzhiyun reset-names = "tsadc", "tsadc-apb"; 517*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 518*4882a593Smuzhiyun rockchip,hw-tshut-temp = <120000>; 519*4882a593Smuzhiyun rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */ 520*4882a593Smuzhiyun rockchip,hw-tshut-polarity = <0>; /* tshut polarity 0:LOW 1:HIGH */ 521*4882a593Smuzhiyun status = "disabled"; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun otp: otp@ff3d0000 { 525*4882a593Smuzhiyun compatible = "rockchip,rv1106-otp"; 526*4882a593Smuzhiyun reg = <0xff3d0000 0x4000>; 527*4882a593Smuzhiyun #address-cells = <1>; 528*4882a593Smuzhiyun #size-cells = <1>; 529*4882a593Smuzhiyun clocks = <&cru CLK_USER_OTPC_NS>, <&cru CLK_SBPI_OTPC_NS>, 530*4882a593Smuzhiyun <&cru PCLK_OTPC_NS>, <&cru PCLK_OTP_MASK>, 531*4882a593Smuzhiyun <&cru CLK_OTPC_ARB>, <&cru CLK_PMC_OTP>; 532*4882a593Smuzhiyun clock-names = "usr", "sbpi", "apb", "phy", "arb", "pmc"; 533*4882a593Smuzhiyun resets = <&cru SRST_USER_OTPC_NS>, <&cru SRST_SBPI_OTPC_NS>, 534*4882a593Smuzhiyun <&cru SRST_P_OTPC_NS>, <&cru SRST_P_OTP_MASK>, 535*4882a593Smuzhiyun <&cru SRST_OTPC_ARB>, <&cru SRST_PMC_OTP>; 536*4882a593Smuzhiyun reset-names = "usr", "sbpi", "apb", "phy", "arb", "pmc"; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun /* Data cells */ 539*4882a593Smuzhiyun cpu_code: cpu-code@2 { 540*4882a593Smuzhiyun reg = <0x02 0x2>; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun otp_cpu_version: cpu-version@8 { 543*4882a593Smuzhiyun reg = <0x08 0x1>; 544*4882a593Smuzhiyun bits = <3 3>; 545*4882a593Smuzhiyun }; 546*4882a593Smuzhiyun otp_id: id@a { 547*4882a593Smuzhiyun reg = <0x0a 0x10>; 548*4882a593Smuzhiyun }; 549*4882a593Smuzhiyun cpu_leakage: cpu-leakage@1a { 550*4882a593Smuzhiyun reg = <0x1a 0x1>; 551*4882a593Smuzhiyun }; 552*4882a593Smuzhiyun log_leakage: log-leakage@1b { 553*4882a593Smuzhiyun reg = <0x1b 0x1>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun macphy_bgs: macphy-bgs@2d { 556*4882a593Smuzhiyun reg = <0x2d 0x1>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun macphy_txlevel: macphy-txlevel@2e { 559*4882a593Smuzhiyun reg = <0x2e 0x2>; 560*4882a593Smuzhiyun }; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun u2phy: usb2-phy@ff3e0000 { 564*4882a593Smuzhiyun compatible = "rockchip,rv1106-usb2phy"; 565*4882a593Smuzhiyun reg = <0xff3e0000 0x8000>; 566*4882a593Smuzhiyun rockchip,usbgrf = <&grf>; 567*4882a593Smuzhiyun clocks = <&cru CLK_REF_USBPHY>, <&cru PCLK_USBPHY>; 568*4882a593Smuzhiyun clock-names = "phyclk", "pclk"; 569*4882a593Smuzhiyun resets = <&cru SRST_USBPHY_POR>, <&cru SRST_P_USBPHY>; 570*4882a593Smuzhiyun reset-names = "u2phy", "u2phy-apb"; 571*4882a593Smuzhiyun #clock-cells = <0>; 572*4882a593Smuzhiyun status = "disabled"; 573*4882a593Smuzhiyun 574*4882a593Smuzhiyun u2phy_otg: otg-port { 575*4882a593Smuzhiyun #phy-cells = <0>; 576*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 577*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 578*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 579*4882a593Smuzhiyun <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 580*4882a593Smuzhiyun interrupt-names = "otg-bvalid", "otg-id", 581*4882a593Smuzhiyun "linestate", "disconnect"; 582*4882a593Smuzhiyun status = "disabled"; 583*4882a593Smuzhiyun }; 584*4882a593Smuzhiyun }; 585*4882a593Smuzhiyun 586*4882a593Smuzhiyun csi2_dphy_hw: csi2-dphy-hw@ff3e8000 { 587*4882a593Smuzhiyun compatible = "rockchip,rv1106-csi2-dphy-hw"; 588*4882a593Smuzhiyun reg = <0xff3e8000 0x8000>; 589*4882a593Smuzhiyun clocks = <&cru PCLK_MIPICSIPHY>; 590*4882a593Smuzhiyun clock-names = "pclk"; 591*4882a593Smuzhiyun resets = <&cru SRST_P_MIPICSIPHY>; 592*4882a593Smuzhiyun reset-names = "srst_p_csiphy"; 593*4882a593Smuzhiyun rockchip,grf = <&grf>; 594*4882a593Smuzhiyun status = "disabled"; 595*4882a593Smuzhiyun }; 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun dmac: dma-controller@ff420000 { 598*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 599*4882a593Smuzhiyun reg = <0xff420000 0x4000>; 600*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>, 601*4882a593Smuzhiyun <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>, 602*4882a593Smuzhiyun <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 603*4882a593Smuzhiyun <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>, 604*4882a593Smuzhiyun <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>, 605*4882a593Smuzhiyun <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 606*4882a593Smuzhiyun <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>, 607*4882a593Smuzhiyun <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 608*4882a593Smuzhiyun <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>; 609*4882a593Smuzhiyun #dma-cells = <1>; 610*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC>; 611*4882a593Smuzhiyun clock-names = "apb_pclk"; 612*4882a593Smuzhiyun arm,pl330-periph-burst; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun crypto: crypto@ff440000 { 616*4882a593Smuzhiyun compatible = "rockchip,crypto-v3"; 617*4882a593Smuzhiyun reg = <0xff440000 0x2000>; 618*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 619*4882a593Smuzhiyun clocks = <&cru ACLK_CRYPTO>, <&cru HCLK_CRYPTO>, 620*4882a593Smuzhiyun <&cru CLK_CORE_CRYPTO>, <&cru CLK_PKA_CRYPTO>; 621*4882a593Smuzhiyun clock-names = "aclk", "hclk", "sclk", "pka"; 622*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CORE_CRYPTO>, <&cru CLK_PKA_CRYPTO>; 623*4882a593Smuzhiyun assigned-clock-rates = <300000000>, <300000000>; 624*4882a593Smuzhiyun resets = <&cru SRST_CORE_CRYPTO>; 625*4882a593Smuzhiyun reset-names = "crypto-rst"; 626*4882a593Smuzhiyun status = "disabled"; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun rng: rng@ff448000 { 630*4882a593Smuzhiyun compatible = "rockchip,trngv1"; 631*4882a593Smuzhiyun reg = <0xff448000 0x200>; 632*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 633*4882a593Smuzhiyun clocks = <&cru HCLK_TRNG_NS>; 634*4882a593Smuzhiyun clock-names = "hclk_trng"; 635*4882a593Smuzhiyun resets = <&cru SRST_H_TRNG_NS>; 636*4882a593Smuzhiyun reset-names = "reset"; 637*4882a593Smuzhiyun status = "disabled"; 638*4882a593Smuzhiyun }; 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun i2c2: i2c@ff450000 { 641*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 642*4882a593Smuzhiyun reg = <0xff450000 0x1000>; 643*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 644*4882a593Smuzhiyun #address-cells = <1>; 645*4882a593Smuzhiyun #size-cells = <0>; 646*4882a593Smuzhiyun clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>; 647*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 648*4882a593Smuzhiyun pinctrl-names = "default"; 649*4882a593Smuzhiyun pinctrl-0 = <&i2c2m0_xfer>; 650*4882a593Smuzhiyun status = "disabled"; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun i2c3: i2c@ff460000 { 654*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 655*4882a593Smuzhiyun reg = <0xff460000 0x1000>; 656*4882a593Smuzhiyun interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 657*4882a593Smuzhiyun #address-cells = <1>; 658*4882a593Smuzhiyun #size-cells = <0>; 659*4882a593Smuzhiyun clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>; 660*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 661*4882a593Smuzhiyun pinctrl-names = "default"; 662*4882a593Smuzhiyun pinctrl-0 = <&i2c3m0_xfer>; 663*4882a593Smuzhiyun status = "disabled"; 664*4882a593Smuzhiyun }; 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun i2c4: i2c@ff470000 { 667*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2c", "rockchip,rk3399-i2c"; 668*4882a593Smuzhiyun reg = <0xff470000 0x1000>; 669*4882a593Smuzhiyun interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 670*4882a593Smuzhiyun #address-cells = <1>; 671*4882a593Smuzhiyun #size-cells = <0>; 672*4882a593Smuzhiyun clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>; 673*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 674*4882a593Smuzhiyun pinctrl-names = "default"; 675*4882a593Smuzhiyun pinctrl-0 = <&i2c4m0_xfer>; 676*4882a593Smuzhiyun status = "disabled"; 677*4882a593Smuzhiyun }; 678*4882a593Smuzhiyun 679*4882a593Smuzhiyun pwm8: pwm@ff490000 { 680*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 681*4882a593Smuzhiyun reg = <0xff490000 0x10>; 682*4882a593Smuzhiyun #pwm-cells = <3>; 683*4882a593Smuzhiyun pinctrl-names = "active"; 684*4882a593Smuzhiyun pinctrl-0 = <&pwm8m0_pins>; 685*4882a593Smuzhiyun clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>; 686*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 687*4882a593Smuzhiyun status = "disabled"; 688*4882a593Smuzhiyun }; 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun pwm9: pwm@ff490010 { 691*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 692*4882a593Smuzhiyun reg = <0xff490010 0x10>; 693*4882a593Smuzhiyun #pwm-cells = <3>; 694*4882a593Smuzhiyun pinctrl-names = "active"; 695*4882a593Smuzhiyun pinctrl-0 = <&pwm9m0_pins>; 696*4882a593Smuzhiyun clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>; 697*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 698*4882a593Smuzhiyun status = "disabled"; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun pwm10: pwm@ff490020 { 702*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 703*4882a593Smuzhiyun reg = <0xff490020 0x10>; 704*4882a593Smuzhiyun #pwm-cells = <3>; 705*4882a593Smuzhiyun pinctrl-names = "active"; 706*4882a593Smuzhiyun pinctrl-0 = <&pwm10m0_pins>; 707*4882a593Smuzhiyun clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>; 708*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 709*4882a593Smuzhiyun status = "disabled"; 710*4882a593Smuzhiyun }; 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun pwm11: pwm@ff490030 { 713*4882a593Smuzhiyun compatible = "rockchip,rv1106-pwm", "rockchip,rk3328-pwm"; 714*4882a593Smuzhiyun reg = <0xff490030 0x10>; 715*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 716*4882a593Smuzhiyun <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 717*4882a593Smuzhiyun #pwm-cells = <3>; 718*4882a593Smuzhiyun pinctrl-names = "active"; 719*4882a593Smuzhiyun pinctrl-0 = <&pwm11m0_pins>; 720*4882a593Smuzhiyun clocks = <&cru CLK_PWM2_PERI>, <&cru PCLK_PWM2_PERI>; 721*4882a593Smuzhiyun clock-names = "pwm", "pclk"; 722*4882a593Smuzhiyun status = "disabled"; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun uart0: serial@ff4a0000 { 726*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 727*4882a593Smuzhiyun reg = <0xff4a0000 0x100>; 728*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 729*4882a593Smuzhiyun reg-shift = <2>; 730*4882a593Smuzhiyun reg-io-width = <4>; 731*4882a593Smuzhiyun dmas = <&dmac 7>, <&dmac 6>; 732*4882a593Smuzhiyun clock-frequency = <24000000>; 733*4882a593Smuzhiyun clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 734*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 735*4882a593Smuzhiyun pinctrl-names = "default"; 736*4882a593Smuzhiyun pinctrl-0 = <&uart0m0_xfer>; 737*4882a593Smuzhiyun status = "disabled"; 738*4882a593Smuzhiyun }; 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun uart1: serial@ff4b0000 { 741*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 742*4882a593Smuzhiyun reg = <0xff4b0000 0x100>; 743*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 744*4882a593Smuzhiyun reg-shift = <2>; 745*4882a593Smuzhiyun reg-io-width = <4>; 746*4882a593Smuzhiyun dmas = <&dmac 9>, <&dmac 8>; 747*4882a593Smuzhiyun clock-frequency = <24000000>; 748*4882a593Smuzhiyun clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 749*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 750*4882a593Smuzhiyun pinctrl-names = "default"; 751*4882a593Smuzhiyun pinctrl-0 = <&uart1m0_xfer &uart1m0_ctsn &uart1m0_rtsn>; 752*4882a593Smuzhiyun status = "disabled"; 753*4882a593Smuzhiyun }; 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun uart2: serial@ff4c0000 { 756*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 757*4882a593Smuzhiyun reg = <0xff4c0000 0x100>; 758*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 759*4882a593Smuzhiyun reg-shift = <2>; 760*4882a593Smuzhiyun reg-io-width = <4>; 761*4882a593Smuzhiyun dmas = <&dmac 11>, <&dmac 10>; 762*4882a593Smuzhiyun clock-frequency = <24000000>; 763*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 764*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 765*4882a593Smuzhiyun pinctrl-names = "default"; 766*4882a593Smuzhiyun pinctrl-0 = <&uart2m1_xfer>; 767*4882a593Smuzhiyun status = "disabled"; 768*4882a593Smuzhiyun }; 769*4882a593Smuzhiyun 770*4882a593Smuzhiyun uart3: serial@ff4d0000 { 771*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 772*4882a593Smuzhiyun reg = <0xff4d0000 0x100>; 773*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 774*4882a593Smuzhiyun reg-shift = <2>; 775*4882a593Smuzhiyun reg-io-width = <4>; 776*4882a593Smuzhiyun dmas = <&dmac 13>, <&dmac 12>; 777*4882a593Smuzhiyun clock-frequency = <24000000>; 778*4882a593Smuzhiyun clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>; 779*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 780*4882a593Smuzhiyun pinctrl-names = "default"; 781*4882a593Smuzhiyun pinctrl-0 = <&uart3m0_xfer>; 782*4882a593Smuzhiyun status = "disabled"; 783*4882a593Smuzhiyun }; 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun uart4: serial@ff4e0000 { 786*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 787*4882a593Smuzhiyun reg = <0xff4e0000 0x100>; 788*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 789*4882a593Smuzhiyun reg-shift = <2>; 790*4882a593Smuzhiyun reg-io-width = <4>; 791*4882a593Smuzhiyun dmas = <&dmac 15>, <&dmac 14>; 792*4882a593Smuzhiyun clock-frequency = <24000000>; 793*4882a593Smuzhiyun clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>; 794*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 795*4882a593Smuzhiyun pinctrl-names = "default"; 796*4882a593Smuzhiyun pinctrl-0 = <&uart4m0_xfer>; 797*4882a593Smuzhiyun status = "disabled"; 798*4882a593Smuzhiyun }; 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun uart5: serial@ff4f0000 { 801*4882a593Smuzhiyun compatible = "rockchip,rv1106-uart", "snps,dw-apb-uart"; 802*4882a593Smuzhiyun reg = <0xff4f0000 0x100>; 803*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 804*4882a593Smuzhiyun reg-shift = <2>; 805*4882a593Smuzhiyun reg-io-width = <4>; 806*4882a593Smuzhiyun dmas = <&dmac 17>, <&dmac 16>; 807*4882a593Smuzhiyun clock-frequency = <24000000>; 808*4882a593Smuzhiyun clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>; 809*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 810*4882a593Smuzhiyun pinctrl-names = "default"; 811*4882a593Smuzhiyun pinctrl-0 = <&uart5m0_xfer &uart5m0_ctsn &uart5m0_rtsn>; 812*4882a593Smuzhiyun status = "disabled"; 813*4882a593Smuzhiyun }; 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun spi0: spi@ff500000 { 816*4882a593Smuzhiyun compatible = "rockchip,rv1106-spi", "rockchip,rk3066-spi"; 817*4882a593Smuzhiyun reg = <0xff500000 0x1000>; 818*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 819*4882a593Smuzhiyun #address-cells = <1>; 820*4882a593Smuzhiyun #size-cells = <0>; 821*4882a593Smuzhiyun clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>; 822*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 823*4882a593Smuzhiyun dmas = <&dmac 1>, <&dmac 0>; 824*4882a593Smuzhiyun dma-names = "tx", "rx"; 825*4882a593Smuzhiyun pinctrl-names = "default"; 826*4882a593Smuzhiyun pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>; 827*4882a593Smuzhiyun status = "disabled"; 828*4882a593Smuzhiyun }; 829*4882a593Smuzhiyun 830*4882a593Smuzhiyun spi1: spi@ff510000 { 831*4882a593Smuzhiyun compatible = "rockchip,rv1106-spi", "rockchip,rk3066-spi"; 832*4882a593Smuzhiyun reg = <0xff510000 0x1000>; 833*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 834*4882a593Smuzhiyun #address-cells = <1>; 835*4882a593Smuzhiyun #size-cells = <0>; 836*4882a593Smuzhiyun clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>; 837*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 838*4882a593Smuzhiyun dmas = <&dmac 3>, <&dmac 2>; 839*4882a593Smuzhiyun dma-names = "tx", "rx"; 840*4882a593Smuzhiyun pinctrl-names = "default"; 841*4882a593Smuzhiyun pinctrl-0 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins>; 842*4882a593Smuzhiyun status = "disabled"; 843*4882a593Smuzhiyun }; 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun hw_decompress: decompress@ff520000 { 846*4882a593Smuzhiyun compatible = "rockchip,hw-decompress"; 847*4882a593Smuzhiyun reg = <0xff520000 0x1000>; 848*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 849*4882a593Smuzhiyun clocks = <&cru ACLK_DECOM>, <&cru DCLK_DECOM>, <&cru PCLK_DECOM>; 850*4882a593Smuzhiyun clock-names = "aclk", "dclk", "pclk"; 851*4882a593Smuzhiyun resets = <&cru SRST_D_DECOM>; 852*4882a593Smuzhiyun reset-names = "dresetn"; 853*4882a593Smuzhiyun status = "disabled"; 854*4882a593Smuzhiyun }; 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun ioc: syscon@ff538000 { 857*4882a593Smuzhiyun compatible = "rockchip,rv1106-ioc", "syscon"; 858*4882a593Smuzhiyun reg = <0xff538000 0x40000>; 859*4882a593Smuzhiyun }; 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun wdt: watchdog@ff5a0000 { 862*4882a593Smuzhiyun compatible = "rockchip,rv1106-wdt", "snps,dw-wdt"; 863*4882a593Smuzhiyun reg = <0xff5a0000 0x100>; 864*4882a593Smuzhiyun clocks = <&cru PCLK_WDT_NS>; 865*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 866*4882a593Smuzhiyun status = "disabled"; 867*4882a593Smuzhiyun }; 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun mailbox: mailbox@ff5c0000 { 870*4882a593Smuzhiyun compatible = "rockchip,rv1106-mailbox", 871*4882a593Smuzhiyun "rockchip,rk3368-mailbox"; 872*4882a593Smuzhiyun reg = <0xff5c0000 0x200>; 873*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 874*4882a593Smuzhiyun clocks = <&cru PCLK_MAILBOX>; 875*4882a593Smuzhiyun clock-names = "pclk_mailbox"; 876*4882a593Smuzhiyun #mbox-cells = <1>; 877*4882a593Smuzhiyun status = "disabled"; 878*4882a593Smuzhiyun }; 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun npu: npu@ff660000 { 881*4882a593Smuzhiyun compatible = "rockchip,rv1106-rknpu"; 882*4882a593Smuzhiyun reg = <0xff660000 0x10000>; 883*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 884*4882a593Smuzhiyun clocks = <&cru ACLK_RKNN>, <&cru HCLK_RKNN>; 885*4882a593Smuzhiyun clock-names = "aclk", "hclk"; 886*4882a593Smuzhiyun resets = <&cru SRST_A_RKNN>, <&cru SRST_H_RKNN>; 887*4882a593Smuzhiyun reset-names = "srst_a", "srst_h"; 888*4882a593Smuzhiyun status = "disabled"; 889*4882a593Smuzhiyun }; 890*4882a593Smuzhiyun 891*4882a593Smuzhiyun rga2: rga@ff980000 { 892*4882a593Smuzhiyun compatible = "rockchip,rga2_core0"; 893*4882a593Smuzhiyun reg = <0xff980000 0x1000>; 894*4882a593Smuzhiyun interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 895*4882a593Smuzhiyun clocks = <&cru ACLK_RGA2E>, <&cru HCLK_RGA2E>, <&cru CLK_CORE_RGA2E>; 896*4882a593Smuzhiyun clock-names = "aclk_rga2", "hclk_rga2", "clk_rga2"; 897*4882a593Smuzhiyun status = "disabled"; 898*4882a593Smuzhiyun }; 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun vop: vop@ff990000 { 901*4882a593Smuzhiyun compatible = "rockchip,rv1106-vop"; 902*4882a593Smuzhiyun reg = <0xff990000 0x200>; 903*4882a593Smuzhiyun reg-names = "regs"; 904*4882a593Smuzhiyun rockchip,grf = <&grf>; 905*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 906*4882a593Smuzhiyun clocks = <&cru ACLK_VOP>, <&cru DCLK_VOP>, <&cru HCLK_VOP>; 907*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 908*4882a593Smuzhiyun status = "disabled"; 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun vop_out: port { 911*4882a593Smuzhiyun #address-cells = <1>; 912*4882a593Smuzhiyun #size-cells = <0>; 913*4882a593Smuzhiyun 914*4882a593Smuzhiyun vop_out_rgb: endpoint@0 { 915*4882a593Smuzhiyun reg = <0>; 916*4882a593Smuzhiyun remote-endpoint = <&rgb_in_vop>; 917*4882a593Smuzhiyun }; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun }; 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun sdio: mmc@ff9a0000 { 922*4882a593Smuzhiyun compatible = "rockchip,rv1106-dw-mshc", "rockchip,rk3288-dw-mshc"; 923*4882a593Smuzhiyun reg = <0xff9a0000 0x4000>; 924*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 925*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, <&cru CCLK_SRC_SDIO>, 926*4882a593Smuzhiyun <&grf_cru SCLK_SDIO_DRV>, <&grf_cru SCLK_SDIO_SAMPLE>; 927*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 928*4882a593Smuzhiyun fifo-depth = <0x100>; 929*4882a593Smuzhiyun max-frequency = <200000000>; 930*4882a593Smuzhiyun status = "disabled"; 931*4882a593Smuzhiyun }; 932*4882a593Smuzhiyun 933*4882a593Smuzhiyun rkisp: rkisp@ffa00000 { 934*4882a593Smuzhiyun compatible = "rockchip,rv1106-rkisp"; 935*4882a593Smuzhiyun reg = <0xffa00000 0x7f00>; 936*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 937*4882a593Smuzhiyun <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 938*4882a593Smuzhiyun <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 939*4882a593Smuzhiyun interrupt-names = "isp_irq", "mi_irq", "mipi_irq"; 940*4882a593Smuzhiyun clocks = <&cru ACLK_ISP3P2>, <&cru HCLK_ISP3P2>, 941*4882a593Smuzhiyun <&cru CLK_CORE_ISP3P2>, <&cru ISP0CLK_VICAP>; 942*4882a593Smuzhiyun clock-names = "aclk_isp", "hclk_isp", 943*4882a593Smuzhiyun "clk_isp_core", "clk_isp_core_vicap"; 944*4882a593Smuzhiyun status = "disabled"; 945*4882a593Smuzhiyun }; 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun rkcif: rkcif@ffa10000 { 948*4882a593Smuzhiyun compatible = "rockchip,rv1106-cif"; 949*4882a593Smuzhiyun reg = <0xffa10000 0x10000>; 950*4882a593Smuzhiyun reg-names = "cif_regs"; 951*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 952*4882a593Smuzhiyun interrupt-names = "cif-intr"; 953*4882a593Smuzhiyun clocks = <&cru ACLK_VICAP>, <&cru HCLK_VICAP>, 954*4882a593Smuzhiyun <&cru DCLK_VICAP>, <&cru PCLK_VICAP>, 955*4882a593Smuzhiyun <&cru I0CLK_VICAP>, <&cru I1CLK_VICAP>, 956*4882a593Smuzhiyun <&cru RX0PCLK_VICAP>, <&cru RX1PCLK_VICAP>, 957*4882a593Smuzhiyun <&cru ISP0CLK_VICAP>, <&cru SCLK_VICAP_M0>, 958*4882a593Smuzhiyun <&cru SCLK_VICAP_M1>, <&cru PCLK_VICAP_VEPU>; 959*4882a593Smuzhiyun clock-names = "aclk_cif","hclk_cif", 960*4882a593Smuzhiyun "dclk_cif", "pclk_cif", 961*4882a593Smuzhiyun "i0clk_cif", "i1clk_cif", 962*4882a593Smuzhiyun "rx0clk_cif", "rx1clk_cif", 963*4882a593Smuzhiyun "isp0clk_cif", "sclk_m0_cif", 964*4882a593Smuzhiyun "sclk_m1_cif", "pclk_vepu_cif"; 965*4882a593Smuzhiyun resets = <&cru SRST_A_VICAP>, <&cru SRST_H_VICAP>, 966*4882a593Smuzhiyun <&cru SRST_D_VICAP>, <&cru SRST_P_VICAP>, 967*4882a593Smuzhiyun <&cru SRST_VICAP_I0>, <&cru SRST_VICAP_I1>, 968*4882a593Smuzhiyun <&cru SRST_VICAP_RX0>, <&cru SRST_VICAP_RX1>, 969*4882a593Smuzhiyun <&cru SRST_VICAP_ISP0>, <&cru SRST_P_VICAP_VEPU>; 970*4882a593Smuzhiyun reset-names = "rst_cif_a","rst_cif_h", 971*4882a593Smuzhiyun "rst_cif_d", "rst_cif_p", 972*4882a593Smuzhiyun "rst_cif_i0", "rst_cif_i1", 973*4882a593Smuzhiyun "rst_cif_rx0", "rst_cif_rx1", 974*4882a593Smuzhiyun "rst_cif_isp0", "rst_cif_pclk_vepu"; 975*4882a593Smuzhiyun rockchip,grf = <&grf>; 976*4882a593Smuzhiyun status = "disabled"; 977*4882a593Smuzhiyun }; 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun mipi0_csi2: mipi-csi2@ffa20000 { 980*4882a593Smuzhiyun compatible = "rockchip,rk3588-mipi-csi2"; 981*4882a593Smuzhiyun reg = <0xffa20000 0x10000>; 982*4882a593Smuzhiyun reg-names = "csihost_regs"; 983*4882a593Smuzhiyun interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 984*4882a593Smuzhiyun <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 985*4882a593Smuzhiyun interrupt-names = "csi-intr1", "csi-intr2"; 986*4882a593Smuzhiyun clocks = <&cru PCLK_CSIHOST0>, <&cru CLK_RXBYTECLKHS_0>; 987*4882a593Smuzhiyun clock-names = "pclk_csi2host", "clk_rxbyte_hs"; 988*4882a593Smuzhiyun resets = <&cru SRST_P_CSIHOST0>; 989*4882a593Smuzhiyun reset-names = "srst_csihost_p"; 990*4882a593Smuzhiyun status = "disabled"; 991*4882a593Smuzhiyun }; 992*4882a593Smuzhiyun 993*4882a593Smuzhiyun mipi1_csi2: mipi-csi2@ffa30000 { 994*4882a593Smuzhiyun compatible = "rockchip,rk3588-mipi-csi2"; 995*4882a593Smuzhiyun reg = <0xffa30000 0x10000>; 996*4882a593Smuzhiyun reg-names = "csihost_regs"; 997*4882a593Smuzhiyun interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 998*4882a593Smuzhiyun <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>; 999*4882a593Smuzhiyun interrupt-names = "csi-intr1", "csi-intr2"; 1000*4882a593Smuzhiyun clocks = <&cru PCLK_CSIHOST1>, <&cru CLK_RXBYTECLKHS_1>; 1001*4882a593Smuzhiyun clock-names = "pclk_csi2host", "clk_rxbyte_hs"; 1002*4882a593Smuzhiyun resets = <&cru SRST_P_CSIHOST1>; 1003*4882a593Smuzhiyun reset-names = "srst_csihost_p"; 1004*4882a593Smuzhiyun status = "disabled"; 1005*4882a593Smuzhiyun }; 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun rkvenc: rkvenc@ffa50000 { 1008*4882a593Smuzhiyun compatible = "rockchip,rkv-encoder-rv1106"; 1009*4882a593Smuzhiyun reg = <0xffa50000 0x6000>; 1010*4882a593Smuzhiyun interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 1011*4882a593Smuzhiyun interrupt-names = "irq_rkvenc"; 1012*4882a593Smuzhiyun clocks = <&cru ACLK_VEPU>, <&cru HCLK_VEPU>, <&cru CLK_CORE_VEPU>; 1013*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core"; 1014*4882a593Smuzhiyun rockchip,normal-rates = <300000000>, <0>, <400000000>; 1015*4882a593Smuzhiyun assigned-clocks = <&cru ACLK_VEPU>, <&cru CLK_CORE_VEPU>; 1016*4882a593Smuzhiyun assigned-clock-rates = <300000000>, <400000000>; 1017*4882a593Smuzhiyun resets = <&cru SRST_A_VEPU>, <&cru SRST_H_VEPU>, <&cru SRST_CORE_VEPU>; 1018*4882a593Smuzhiyun reset-names = "video_a", "video_h", "video_core"; 1019*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1020*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 1021*4882a593Smuzhiyun dvbm = <&rkdvbm>; 1022*4882a593Smuzhiyun status = "disabled"; 1023*4882a593Smuzhiyun }; 1024*4882a593Smuzhiyun 1025*4882a593Smuzhiyun rkdvbm: rkdvbm@ffa70000 { 1026*4882a593Smuzhiyun compatible = "rockchip,rk-dvbm"; 1027*4882a593Smuzhiyun reg = <0xffa70000 0x90>; 1028*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1029*4882a593Smuzhiyun interrupt-names = "irq_rkdvbm"; 1030*4882a593Smuzhiyun clocks = <&cru CLK_CORE_VEPU_DVBM>; 1031*4882a593Smuzhiyun clock-names = "clk_core"; 1032*4882a593Smuzhiyun assigned-clocks = <&cru CLK_CORE_VEPU_DVBM>; 1033*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 1034*4882a593Smuzhiyun resets = <&cru SRST_CORE_VEPU_DVBM>; 1035*4882a593Smuzhiyun reset-names = "dvbm_rst"; 1036*4882a593Smuzhiyun status = "disabled"; 1037*4882a593Smuzhiyun }; 1038*4882a593Smuzhiyun 1039*4882a593Smuzhiyun gmac: ethernet@ffa80000 { 1040*4882a593Smuzhiyun compatible = "rockchip,rv1106-gmac", "snps,dwmac-4.20a"; 1041*4882a593Smuzhiyun reg = <0xffa80000 0x10000>; 1042*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>, 1043*4882a593Smuzhiyun <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 1044*4882a593Smuzhiyun interrupt-names = "macirq", "eth_wake_irq"; 1045*4882a593Smuzhiyun rockchip,grf = <&grf>; 1046*4882a593Smuzhiyun clocks = <&cru CLK_GMAC0_TX_50M_O>, <&cru CLK_GMAC0_REF_50M>, 1047*4882a593Smuzhiyun <&cru ACLK_MAC>, <&cru PCLK_MAC>; 1048*4882a593Smuzhiyun clock-names = "stmmaceth", "clk_mac_ref", 1049*4882a593Smuzhiyun "aclk_mac", "pclk_mac"; 1050*4882a593Smuzhiyun resets = <&cru SRST_A_MAC>; 1051*4882a593Smuzhiyun reset-names = "stmmaceth"; 1052*4882a593Smuzhiyun 1053*4882a593Smuzhiyun snps,mixed-burst; 1054*4882a593Smuzhiyun snps,tso; 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun tx-dma-size = <256>; 1057*4882a593Smuzhiyun rx-dma-size = <16>; 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun snps,axi-config = <&stmmac_axi_setup>; 1060*4882a593Smuzhiyun snps,mtl-rx-config = <&mtl_rx_setup>; 1061*4882a593Smuzhiyun snps,mtl-tx-config = <&mtl_tx_setup>; 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun phy-mode = "rmii"; 1064*4882a593Smuzhiyun clock_in_out = "input"; 1065*4882a593Smuzhiyun phy-handle = <&rmii_phy>; 1066*4882a593Smuzhiyun 1067*4882a593Smuzhiyun nvmem-cells = <&macphy_bgs>; 1068*4882a593Smuzhiyun nvmem-cell-names = "bgs"; 1069*4882a593Smuzhiyun status = "disabled"; 1070*4882a593Smuzhiyun 1071*4882a593Smuzhiyun mdio: mdio { 1072*4882a593Smuzhiyun compatible = "snps,dwmac-mdio"; 1073*4882a593Smuzhiyun #address-cells = <0x1>; 1074*4882a593Smuzhiyun #size-cells = <0x0>; 1075*4882a593Smuzhiyun rmii_phy: ethernet-phy@2 { 1076*4882a593Smuzhiyun compatible = "ethernet-phy-id0044.1400", "ethernet-phy-ieee802.3-c22"; 1077*4882a593Smuzhiyun reg = <2>; 1078*4882a593Smuzhiyun clocks = <&cru CLK_MACPHY>; 1079*4882a593Smuzhiyun resets = <&cru SRST_MACPHY>; 1080*4882a593Smuzhiyun phy-is-integrated; 1081*4882a593Smuzhiyun nvmem-cells = <&macphy_txlevel>; 1082*4882a593Smuzhiyun nvmem-cell-names = "txlevel"; 1083*4882a593Smuzhiyun }; 1084*4882a593Smuzhiyun }; 1085*4882a593Smuzhiyun 1086*4882a593Smuzhiyun stmmac_axi_setup: stmmac-axi-config { 1087*4882a593Smuzhiyun snps,wr_osr_lmt = <4>; 1088*4882a593Smuzhiyun snps,rd_osr_lmt = <8>; 1089*4882a593Smuzhiyun snps,blen = <0 0 0 0 16 8 4>; 1090*4882a593Smuzhiyun }; 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun mtl_rx_setup: rx-queues-config { 1093*4882a593Smuzhiyun snps,rx-queues-to-use = <1>; 1094*4882a593Smuzhiyun queue0 { 1095*4882a593Smuzhiyun status = "okay"; 1096*4882a593Smuzhiyun }; 1097*4882a593Smuzhiyun }; 1098*4882a593Smuzhiyun 1099*4882a593Smuzhiyun mtl_tx_setup: tx-queues-config { 1100*4882a593Smuzhiyun snps,tx-queues-to-use = <1>; 1101*4882a593Smuzhiyun queue0 { 1102*4882a593Smuzhiyun status = "okay"; 1103*4882a593Smuzhiyun }; 1104*4882a593Smuzhiyun }; 1105*4882a593Smuzhiyun }; 1106*4882a593Smuzhiyun 1107*4882a593Smuzhiyun emmc: mmc@ffa90000 { 1108*4882a593Smuzhiyun compatible = "rockchip,rv1106-dw-mshc", "rockchip,rk3288-dw-mshc"; 1109*4882a593Smuzhiyun reg = <0xffa90000 0x4000>; 1110*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 1111*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, <&cru CCLK_SRC_EMMC>, 1112*4882a593Smuzhiyun <&grf_cru SCLK_EMMC_DRV>, <&grf_cru SCLK_EMMC_SAMPLE>; 1113*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1114*4882a593Smuzhiyun fifo-depth = <0x100>; 1115*4882a593Smuzhiyun max-frequency = <200000000>; 1116*4882a593Smuzhiyun rockchip,use-v2-tuning; 1117*4882a593Smuzhiyun status = "disabled"; 1118*4882a593Smuzhiyun }; 1119*4882a593Smuzhiyun 1120*4882a593Smuzhiyun sdmmc: mmc@ffaa0000 { 1121*4882a593Smuzhiyun compatible = "rockchip,rv1106-dw-mshc", "rockchip,rk3288-dw-mshc"; 1122*4882a593Smuzhiyun reg = <0xffaa0000 0x4000>; 1123*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 1124*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, <&cru CCLK_SRC_SDMMC>, 1125*4882a593Smuzhiyun <&grf_cru SCLK_SDMMC_DRV>, <&grf_cru SCLK_SDMMC_SAMPLE>; 1126*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 1127*4882a593Smuzhiyun cd-gpios = <&gpio3 RK_PA1 GPIO_ACTIVE_HIGH>; 1128*4882a593Smuzhiyun fifo-depth = <0x100>; 1129*4882a593Smuzhiyun max-frequency = <200000000>; 1130*4882a593Smuzhiyun pinctrl-names = "default"; 1131*4882a593Smuzhiyun pinctrl-0 = <&sdmmc0_clk &sdmmc0_cmd &sdmmc0_det &sdmmc0_bus4>; 1132*4882a593Smuzhiyun status = "disabled"; 1133*4882a593Smuzhiyun }; 1134*4882a593Smuzhiyun 1135*4882a593Smuzhiyun sfc: spi@ffac0000 { 1136*4882a593Smuzhiyun compatible = "rockchip,sfc"; 1137*4882a593Smuzhiyun reg = <0xffac0000 0x4000>; 1138*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 1139*4882a593Smuzhiyun clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>; 1140*4882a593Smuzhiyun clock-names = "clk_sfc", "hclk_sfc"; 1141*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_SFC>; 1142*4882a593Smuzhiyun assigned-clock-rates = <75000000>; 1143*4882a593Smuzhiyun #address-cells = <1>; 1144*4882a593Smuzhiyun #size-cells = <0>; 1145*4882a593Smuzhiyun status = "disabled"; 1146*4882a593Smuzhiyun }; 1147*4882a593Smuzhiyun 1148*4882a593Smuzhiyun rve: rve@ffad0000 { 1149*4882a593Smuzhiyun compatible = "rockchip,rve"; 1150*4882a593Smuzhiyun reg = <0xffad0000 0x1000>; 1151*4882a593Smuzhiyun interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 1152*4882a593Smuzhiyun clocks = <&cru ACLK_IVE>, <&cru HCLK_IVE>; 1153*4882a593Smuzhiyun clock-names = "aclk_rve", "hclk_rve"; 1154*4882a593Smuzhiyun status = "disabled"; 1155*4882a593Smuzhiyun }; 1156*4882a593Smuzhiyun 1157*4882a593Smuzhiyun i2s0_8ch: i2s@ffae0000 { 1158*4882a593Smuzhiyun compatible = "rockchip,rv1106-i2s-tdm"; 1159*4882a593Smuzhiyun reg = <0xffae0000 0x1000>; 1160*4882a593Smuzhiyun interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 1161*4882a593Smuzhiyun clocks = <&cru MCLK_I2S0_8CH_TX>, <&cru MCLK_I2S0_8CH_RX>, <&cru HCLK_I2S0>; 1162*4882a593Smuzhiyun clock-names = "mclk_tx", "mclk_rx", "hclk"; 1163*4882a593Smuzhiyun dmas = <&dmac 22>, <&dmac 21>; 1164*4882a593Smuzhiyun dma-names = "tx", "rx"; 1165*4882a593Smuzhiyun resets = <&cru SRST_M_I2S0_8CH_TX>, <&cru SRST_M_I2S0_8CH_RX>; 1166*4882a593Smuzhiyun reset-names = "tx-m", "rx-m"; 1167*4882a593Smuzhiyun rockchip,clk-trcm = <1>; 1168*4882a593Smuzhiyun #sound-dai-cells = <0>; 1169*4882a593Smuzhiyun status = "disabled"; 1170*4882a593Smuzhiyun }; 1171*4882a593Smuzhiyun 1172*4882a593Smuzhiyun usbdrd: usbdrd { 1173*4882a593Smuzhiyun compatible = "rockchip,rv1106-dwc3", "rockchip,rk3399-dwc3"; 1174*4882a593Smuzhiyun clocks = <&cru CLK_REF_USBOTG>, <&cru CLK_UTMI_USBOTG>, 1175*4882a593Smuzhiyun <&cru ACLK_USBOTG>; 1176*4882a593Smuzhiyun clock-names = "ref", "utmi", "bus"; 1177*4882a593Smuzhiyun #address-cells = <1>; 1178*4882a593Smuzhiyun #size-cells = <1>; 1179*4882a593Smuzhiyun ranges; 1180*4882a593Smuzhiyun status = "disabled"; 1181*4882a593Smuzhiyun 1182*4882a593Smuzhiyun usbdrd_dwc3: usb@ffb00000 { 1183*4882a593Smuzhiyun compatible = "snps,dwc3"; 1184*4882a593Smuzhiyun reg = <0xffb00000 0x100000>; 1185*4882a593Smuzhiyun interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 1186*4882a593Smuzhiyun resets = <&cru SRST_A_USBOTG>; 1187*4882a593Smuzhiyun reset-names = "usb3-otg"; 1188*4882a593Smuzhiyun dr_mode = "otg"; 1189*4882a593Smuzhiyun maximum-speed = "high-speed"; 1190*4882a593Smuzhiyun phys = <&u2phy_otg>; 1191*4882a593Smuzhiyun phy-names = "usb2-phy"; 1192*4882a593Smuzhiyun phy_type = "utmi_wide"; 1193*4882a593Smuzhiyun snps,dis_enblslpm_quirk; 1194*4882a593Smuzhiyun snps,dis-u2-freeclk-exists-quirk; 1195*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 1196*4882a593Smuzhiyun snps,dis-del-phy-power-chg-quirk; 1197*4882a593Smuzhiyun snps,dis-tx-ipgap-linecheck-quirk; 1198*4882a593Smuzhiyun status = "disabled"; 1199*4882a593Smuzhiyun }; 1200*4882a593Smuzhiyun }; 1201*4882a593Smuzhiyun 1202*4882a593Smuzhiyun pinctrl: pinctrl { 1203*4882a593Smuzhiyun compatible = "rockchip,rv1106-pinctrl"; 1204*4882a593Smuzhiyun rockchip,grf = <&ioc>; 1205*4882a593Smuzhiyun rockchip,pmu = <&pmuioc>; 1206*4882a593Smuzhiyun #address-cells = <1>; 1207*4882a593Smuzhiyun #size-cells = <1>; 1208*4882a593Smuzhiyun ranges; 1209*4882a593Smuzhiyun 1210*4882a593Smuzhiyun gpio0: gpio@ff380000 { 1211*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1212*4882a593Smuzhiyun reg = <0xff380000 0x100>; 1213*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 1214*4882a593Smuzhiyun clocks = <&cru PCLK_PMU_GPIO0>, <&cru DBCLK_PMU_GPIO0>; 1215*4882a593Smuzhiyun 1216*4882a593Smuzhiyun gpio-controller; 1217*4882a593Smuzhiyun #gpio-cells = <2>; 1218*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 0 32>; 1219*4882a593Smuzhiyun interrupt-controller; 1220*4882a593Smuzhiyun #interrupt-cells = <2>; 1221*4882a593Smuzhiyun }; 1222*4882a593Smuzhiyun 1223*4882a593Smuzhiyun gpio1: gpio@ff530000 { 1224*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1225*4882a593Smuzhiyun reg = <0xff530000 0x100>; 1226*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 1227*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>; 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun gpio-controller; 1230*4882a593Smuzhiyun #gpio-cells = <2>; 1231*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 32 32>; 1232*4882a593Smuzhiyun interrupt-controller; 1233*4882a593Smuzhiyun #interrupt-cells = <2>; 1234*4882a593Smuzhiyun }; 1235*4882a593Smuzhiyun 1236*4882a593Smuzhiyun gpio2: gpio@ff540000 { 1237*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1238*4882a593Smuzhiyun reg = <0xff540000 0x100>; 1239*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 1240*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>; 1241*4882a593Smuzhiyun 1242*4882a593Smuzhiyun gpio-controller; 1243*4882a593Smuzhiyun #gpio-cells = <2>; 1244*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 64 32>; 1245*4882a593Smuzhiyun interrupt-controller; 1246*4882a593Smuzhiyun #interrupt-cells = <2>; 1247*4882a593Smuzhiyun }; 1248*4882a593Smuzhiyun 1249*4882a593Smuzhiyun gpio3: gpio@ff550000 { 1250*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1251*4882a593Smuzhiyun reg = <0xff550000 0x100>; 1252*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 1253*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>; 1254*4882a593Smuzhiyun 1255*4882a593Smuzhiyun gpio-controller; 1256*4882a593Smuzhiyun #gpio-cells = <2>; 1257*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 96 32>; 1258*4882a593Smuzhiyun interrupt-controller; 1259*4882a593Smuzhiyun #interrupt-cells = <2>; 1260*4882a593Smuzhiyun }; 1261*4882a593Smuzhiyun 1262*4882a593Smuzhiyun gpio4: gpio@ff560000 { 1263*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1264*4882a593Smuzhiyun reg = <0xff560000 0x100>; 1265*4882a593Smuzhiyun interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 1266*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>; 1267*4882a593Smuzhiyun 1268*4882a593Smuzhiyun gpio-controller; 1269*4882a593Smuzhiyun #gpio-cells = <2>; 1270*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 128 32>; 1271*4882a593Smuzhiyun interrupt-controller; 1272*4882a593Smuzhiyun #interrupt-cells = <2>; 1273*4882a593Smuzhiyun }; 1274*4882a593Smuzhiyun }; 1275*4882a593Smuzhiyun}; 1276*4882a593Smuzhiyun 1277*4882a593Smuzhiyun#include "rv1106-pinctrl.dtsi" 1278