xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/rk3399.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (c) 2016-2017 Fuzhou Rockchip Electronics Co., Ltd.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun#include <dt-bindings/clock/rk3399-cru.h>
8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
12*4882a593Smuzhiyun#include <dt-bindings/power/rk3399-power.h>
13*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
14*4882a593Smuzhiyun#define USB_CLASS_HUB			9
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun/ {
17*4882a593Smuzhiyun	compatible = "rockchip,rk3399";
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	interrupt-parent = <&gic>;
20*4882a593Smuzhiyun	#address-cells = <2>;
21*4882a593Smuzhiyun	#size-cells = <2>;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	aliases {
24*4882a593Smuzhiyun		i2c0 = &i2c0;
25*4882a593Smuzhiyun		i2c1 = &i2c1;
26*4882a593Smuzhiyun		i2c2 = &i2c2;
27*4882a593Smuzhiyun		i2c3 = &i2c3;
28*4882a593Smuzhiyun		i2c4 = &i2c4;
29*4882a593Smuzhiyun		i2c5 = &i2c5;
30*4882a593Smuzhiyun		i2c6 = &i2c6;
31*4882a593Smuzhiyun		i2c7 = &i2c7;
32*4882a593Smuzhiyun		i2c8 = &i2c8;
33*4882a593Smuzhiyun		serial0 = &uart0;
34*4882a593Smuzhiyun		serial1 = &uart1;
35*4882a593Smuzhiyun		serial2 = &uart2;
36*4882a593Smuzhiyun		serial3 = &uart3;
37*4882a593Smuzhiyun		serial4 = &uart4;
38*4882a593Smuzhiyun	};
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun	cpus {
41*4882a593Smuzhiyun		#address-cells = <2>;
42*4882a593Smuzhiyun		#size-cells = <0>;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun		cpu-map {
45*4882a593Smuzhiyun			cluster0 {
46*4882a593Smuzhiyun				core0 {
47*4882a593Smuzhiyun					cpu = <&cpu_l0>;
48*4882a593Smuzhiyun				};
49*4882a593Smuzhiyun				core1 {
50*4882a593Smuzhiyun					cpu = <&cpu_l1>;
51*4882a593Smuzhiyun				};
52*4882a593Smuzhiyun				core2 {
53*4882a593Smuzhiyun					cpu = <&cpu_l2>;
54*4882a593Smuzhiyun				};
55*4882a593Smuzhiyun				core3 {
56*4882a593Smuzhiyun					cpu = <&cpu_l3>;
57*4882a593Smuzhiyun				};
58*4882a593Smuzhiyun			};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun			cluster1 {
61*4882a593Smuzhiyun				core0 {
62*4882a593Smuzhiyun					cpu = <&cpu_b0>;
63*4882a593Smuzhiyun				};
64*4882a593Smuzhiyun				core1 {
65*4882a593Smuzhiyun					cpu = <&cpu_b1>;
66*4882a593Smuzhiyun				};
67*4882a593Smuzhiyun			};
68*4882a593Smuzhiyun		};
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun		cpu_l0: cpu@0 {
71*4882a593Smuzhiyun			device_type = "cpu";
72*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
73*4882a593Smuzhiyun			reg = <0x0 0x0>;
74*4882a593Smuzhiyun			enable-method = "psci";
75*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
76*4882a593Smuzhiyun			clocks = <&cru ARMCLKL>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		cpu_l1: cpu@1 {
80*4882a593Smuzhiyun			device_type = "cpu";
81*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
82*4882a593Smuzhiyun			reg = <0x0 0x1>;
83*4882a593Smuzhiyun			enable-method = "psci";
84*4882a593Smuzhiyun			clocks = <&cru ARMCLKL>;
85*4882a593Smuzhiyun		};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun		cpu_l2: cpu@2 {
88*4882a593Smuzhiyun			device_type = "cpu";
89*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
90*4882a593Smuzhiyun			reg = <0x0 0x2>;
91*4882a593Smuzhiyun			enable-method = "psci";
92*4882a593Smuzhiyun			clocks = <&cru ARMCLKL>;
93*4882a593Smuzhiyun		};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun		cpu_l3: cpu@3 {
96*4882a593Smuzhiyun			device_type = "cpu";
97*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
98*4882a593Smuzhiyun			reg = <0x0 0x3>;
99*4882a593Smuzhiyun			enable-method = "psci";
100*4882a593Smuzhiyun			clocks = <&cru ARMCLKL>;
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun		cpu_b0: cpu@100 {
104*4882a593Smuzhiyun			device_type = "cpu";
105*4882a593Smuzhiyun			compatible = "arm,cortex-a72", "arm,armv8";
106*4882a593Smuzhiyun			reg = <0x0 0x100>;
107*4882a593Smuzhiyun			enable-method = "psci";
108*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
109*4882a593Smuzhiyun			clocks = <&cru ARMCLKB>;
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		cpu_b1: cpu@101 {
113*4882a593Smuzhiyun			device_type = "cpu";
114*4882a593Smuzhiyun			compatible = "arm,cortex-a72", "arm,armv8";
115*4882a593Smuzhiyun			reg = <0x0 0x101>;
116*4882a593Smuzhiyun			enable-method = "psci";
117*4882a593Smuzhiyun			clocks = <&cru ARMCLKB>;
118*4882a593Smuzhiyun		};
119*4882a593Smuzhiyun	};
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun	display_subsystem: display-subsystem {
122*4882a593Smuzhiyun		compatible = "rockchip,display-subsystem";
123*4882a593Smuzhiyun		ports = <&vopb_out>, <&vopl_out>;
124*4882a593Smuzhiyun		status = "okay";
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun		route {
127*4882a593Smuzhiyun			route_hdmi: route-hdmi {
128*4882a593Smuzhiyun				status = "disabled";
129*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
130*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
131*4882a593Smuzhiyun				logo,mode = "center";
132*4882a593Smuzhiyun				charge_logo,mode = "center";
133*4882a593Smuzhiyun				connect = <&vopb_out_hdmi>;
134*4882a593Smuzhiyun			};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun			route_edp: route-edp {
137*4882a593Smuzhiyun				status = "disabled";
138*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
139*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
140*4882a593Smuzhiyun				logo,mode = "center";
141*4882a593Smuzhiyun				charge_logo,mode = "center";
142*4882a593Smuzhiyun				connect = <&vopb_out_edp>;
143*4882a593Smuzhiyun			};
144*4882a593Smuzhiyun		};
145*4882a593Smuzhiyun	};
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun	pmu_a53 {
148*4882a593Smuzhiyun		compatible = "arm,cortex-a53-pmu";
149*4882a593Smuzhiyun		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster0>;
150*4882a593Smuzhiyun	};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun	pmu_a72 {
153*4882a593Smuzhiyun		compatible = "arm,cortex-a72-pmu";
154*4882a593Smuzhiyun		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster1>;
155*4882a593Smuzhiyun	};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun	psci: psci {
158*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
159*4882a593Smuzhiyun		method = "smc";
160*4882a593Smuzhiyun	};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun	timer {
163*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
164*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW 0>,
165*4882a593Smuzhiyun			     <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW 0>,
166*4882a593Smuzhiyun			     <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW 0>,
167*4882a593Smuzhiyun			     <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW 0>;
168*4882a593Smuzhiyun		arm,no-tick-in-suspend;
169*4882a593Smuzhiyun	};
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun	xin24m: xin24m {
172*4882a593Smuzhiyun		compatible = "fixed-clock";
173*4882a593Smuzhiyun		clock-frequency = <24000000>;
174*4882a593Smuzhiyun		clock-output-names = "xin24m";
175*4882a593Smuzhiyun		#clock-cells = <0>;
176*4882a593Smuzhiyun	};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun	amba {
179*4882a593Smuzhiyun		compatible = "simple-bus";
180*4882a593Smuzhiyun		#address-cells = <2>;
181*4882a593Smuzhiyun		#size-cells = <2>;
182*4882a593Smuzhiyun		ranges;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun		dmac_bus: dma-controller@ff6d0000 {
185*4882a593Smuzhiyun			compatible = "arm,pl330", "arm,primecell";
186*4882a593Smuzhiyun			reg = <0x0 0xff6d0000 0x0 0x4000>;
187*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH 0>,
188*4882a593Smuzhiyun				     <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH 0>;
189*4882a593Smuzhiyun			#dma-cells = <1>;
190*4882a593Smuzhiyun			clocks = <&cru ACLK_DMAC0_PERILP>;
191*4882a593Smuzhiyun			clock-names = "apb_pclk";
192*4882a593Smuzhiyun		};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun		dmac_peri: dma-controller@ff6e0000 {
195*4882a593Smuzhiyun			compatible = "arm,pl330", "arm,primecell";
196*4882a593Smuzhiyun			reg = <0x0 0xff6e0000 0x0 0x4000>;
197*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH 0>,
198*4882a593Smuzhiyun				     <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH 0>;
199*4882a593Smuzhiyun			#dma-cells = <1>;
200*4882a593Smuzhiyun			clocks = <&cru ACLK_DMAC1_PERILP>;
201*4882a593Smuzhiyun			clock-names = "apb_pclk";
202*4882a593Smuzhiyun		};
203*4882a593Smuzhiyun	};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun	crypto: crypto@ff8b0000 {
206*4882a593Smuzhiyun		compatible = "rockchip,rk3399-crypto";
207*4882a593Smuzhiyun		reg = <0x0 0xff8b0000 0x0 0x10000>;
208*4882a593Smuzhiyun		clock-names = "sclk_crypto0", "sclk_crypto1";
209*4882a593Smuzhiyun		clocks = <&cru SCLK_CRYPTO0>, <&cru SCLK_CRYPTO1>;
210*4882a593Smuzhiyun		status = "disabled";
211*4882a593Smuzhiyun	};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun	pcie0: pcie@f8000000 {
214*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pcie";
215*4882a593Smuzhiyun		reg = <0x0 0xf8000000 0x0 0x2000000>,
216*4882a593Smuzhiyun		      <0x0 0xfd000000 0x0 0x1000000>;
217*4882a593Smuzhiyun		reg-names = "axi-base", "apb-base";
218*4882a593Smuzhiyun		#address-cells = <3>;
219*4882a593Smuzhiyun		#size-cells = <2>;
220*4882a593Smuzhiyun		#interrupt-cells = <1>;
221*4882a593Smuzhiyun		aspm-no-l0s;
222*4882a593Smuzhiyun		bus-range = <0x0 0x1>;
223*4882a593Smuzhiyun		clocks = <&cru ACLK_PCIE>, <&cru ACLK_PERF_PCIE>,
224*4882a593Smuzhiyun			 <&cru PCLK_PCIE>, <&cru SCLK_PCIE_PM>;
225*4882a593Smuzhiyun		clock-names = "aclk", "aclk-perf",
226*4882a593Smuzhiyun			      "hclk", "pm";
227*4882a593Smuzhiyun		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH 0>,
228*4882a593Smuzhiyun			     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH 0>,
229*4882a593Smuzhiyun			     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH 0>;
230*4882a593Smuzhiyun		interrupt-names = "sys", "legacy", "client";
231*4882a593Smuzhiyun		interrupt-map-mask = <0 0 0 7>;
232*4882a593Smuzhiyun		interrupt-map = <0 0 0 1 &pcie0_intc 0>,
233*4882a593Smuzhiyun				<0 0 0 2 &pcie0_intc 1>,
234*4882a593Smuzhiyun				<0 0 0 3 &pcie0_intc 2>,
235*4882a593Smuzhiyun				<0 0 0 4 &pcie0_intc 3>;
236*4882a593Smuzhiyun		linux,pci-domain = <0>;
237*4882a593Smuzhiyun		max-link-speed = <1>;
238*4882a593Smuzhiyun		msi-map = <0x0 &its 0x0 0x1000>;
239*4882a593Smuzhiyun		phys = <&pcie_phy>;
240*4882a593Smuzhiyun		phy-names = "pcie-phy";
241*4882a593Smuzhiyun		ranges = <0x83000000 0x0 0xfa000000 0x0 0xfa000000 0x0 0x600000
242*4882a593Smuzhiyun			  0x81000000 0x0 0xfa600000 0x0 0xfa600000 0x0 0x100000>;
243*4882a593Smuzhiyun		resets = <&cru SRST_PCIE_CORE>, <&cru SRST_PCIE_MGMT>,
244*4882a593Smuzhiyun			 <&cru SRST_PCIE_MGMT_STICKY>, <&cru SRST_PCIE_PIPE>,
245*4882a593Smuzhiyun			 <&cru SRST_PCIE_PM>, <&cru SRST_P_PCIE>,
246*4882a593Smuzhiyun			 <&cru SRST_A_PCIE>;
247*4882a593Smuzhiyun		reset-names = "core", "mgmt", "mgmt-sticky", "pipe",
248*4882a593Smuzhiyun			      "pm", "pclk", "aclk";
249*4882a593Smuzhiyun		status = "disabled";
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun		pcie0_intc: interrupt-controller {
252*4882a593Smuzhiyun			interrupt-controller;
253*4882a593Smuzhiyun			#address-cells = <0>;
254*4882a593Smuzhiyun			#interrupt-cells = <1>;
255*4882a593Smuzhiyun		};
256*4882a593Smuzhiyun	};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun	gmac: ethernet@fe300000 {
259*4882a593Smuzhiyun		compatible = "rockchip,rk3399-gmac";
260*4882a593Smuzhiyun		reg = <0x0 0xfe300000 0x0 0x10000>;
261*4882a593Smuzhiyun		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH 0>;
262*4882a593Smuzhiyun		interrupt-names = "macirq";
263*4882a593Smuzhiyun		clocks = <&cru SCLK_MAC>, <&cru SCLK_MAC_RX>,
264*4882a593Smuzhiyun			 <&cru SCLK_MAC_TX>, <&cru SCLK_MACREF>,
265*4882a593Smuzhiyun			 <&cru SCLK_MACREF_OUT>, <&cru ACLK_GMAC>,
266*4882a593Smuzhiyun			 <&cru PCLK_GMAC>;
267*4882a593Smuzhiyun		clock-names = "stmmaceth", "mac_clk_rx",
268*4882a593Smuzhiyun			      "mac_clk_tx", "clk_mac_ref",
269*4882a593Smuzhiyun			      "clk_mac_refout", "aclk_mac",
270*4882a593Smuzhiyun			      "pclk_mac";
271*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_GMAC>;
272*4882a593Smuzhiyun		resets = <&cru SRST_A_GMAC>;
273*4882a593Smuzhiyun		reset-names = "stmmaceth";
274*4882a593Smuzhiyun		rockchip,grf = <&grf>;
275*4882a593Smuzhiyun		status = "disabled";
276*4882a593Smuzhiyun	};
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun	sdio0: dwmmc@fe310000 {
279*4882a593Smuzhiyun		compatible = "rockchip,rk3399-dw-mshc",
280*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
281*4882a593Smuzhiyun		reg = <0x0 0xfe310000 0x0 0x4000>;
282*4882a593Smuzhiyun		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH 0>;
283*4882a593Smuzhiyun		max-frequency = <150000000>;
284*4882a593Smuzhiyun		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
285*4882a593Smuzhiyun			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
286*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
287*4882a593Smuzhiyun		fifo-depth = <0x100>;
288*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_SDIOAUDIO>;
289*4882a593Smuzhiyun		resets = <&cru SRST_SDIO0>;
290*4882a593Smuzhiyun		reset-names = "reset";
291*4882a593Smuzhiyun		status = "disabled";
292*4882a593Smuzhiyun	};
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun	sdmmc: dwmmc@fe320000 {
295*4882a593Smuzhiyun		compatible = "rockchip,rk3399-dw-mshc",
296*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
297*4882a593Smuzhiyun		reg = <0x0 0xfe320000 0x0 0x4000>;
298*4882a593Smuzhiyun		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH 0>;
299*4882a593Smuzhiyun		max-frequency = <150000000>;
300*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
301*4882a593Smuzhiyun			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
302*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
303*4882a593Smuzhiyun		fifo-depth = <0x100>;
304*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_SD>;
305*4882a593Smuzhiyun		resets = <&cru SRST_SDMMC>;
306*4882a593Smuzhiyun		reset-names = "reset";
307*4882a593Smuzhiyun		status = "disabled";
308*4882a593Smuzhiyun	};
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun	sdhci: sdhci@fe330000 {
311*4882a593Smuzhiyun		compatible = "rockchip,rk3399-sdhci-5.1", "arasan,sdhci-5.1";
312*4882a593Smuzhiyun		reg = <0x0 0xfe330000 0x0 0x10000>;
313*4882a593Smuzhiyun		interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH 0>;
314*4882a593Smuzhiyun		arasan,soc-ctl-syscon = <&grf>;
315*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_EMMC>;
316*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
317*4882a593Smuzhiyun		max-frequency = <150000000>;
318*4882a593Smuzhiyun		clocks = <&cru SCLK_EMMC>, <&cru ACLK_EMMC>;
319*4882a593Smuzhiyun		clock-names = "clk_xin", "clk_ahb";
320*4882a593Smuzhiyun		clock-output-names = "emmc_cardclock";
321*4882a593Smuzhiyun		#clock-cells = <0>;
322*4882a593Smuzhiyun		phys = <&emmc_phy>;
323*4882a593Smuzhiyun		phy-names = "phy_arasan";
324*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_EMMC>;
325*4882a593Smuzhiyun		status = "disabled";
326*4882a593Smuzhiyun	};
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun	usb_host0_ehci: usb@fe380000 {
329*4882a593Smuzhiyun		compatible = "generic-ehci";
330*4882a593Smuzhiyun		reg = <0x0 0xfe380000 0x0 0x20000>;
331*4882a593Smuzhiyun		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH 0>;
332*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST0_ARB>,
333*4882a593Smuzhiyun			 <&u2phy0>;
334*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter",
335*4882a593Smuzhiyun			      "utmi";
336*4882a593Smuzhiyun		phys = <&u2phy0_host>;
337*4882a593Smuzhiyun		phy-names = "usb";
338*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_PERIHP>;
339*4882a593Smuzhiyun		status = "disabled";
340*4882a593Smuzhiyun	};
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun	usb_host0_ohci: usb@fe3a0000 {
343*4882a593Smuzhiyun		compatible = "generic-ohci";
344*4882a593Smuzhiyun		reg = <0x0 0xfe3a0000 0x0 0x20000>;
345*4882a593Smuzhiyun		interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH 0>;
346*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST0_ARB>,
347*4882a593Smuzhiyun			 <&u2phy0>;
348*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter",
349*4882a593Smuzhiyun			      "utmi";
350*4882a593Smuzhiyun		phys = <&u2phy0_host>;
351*4882a593Smuzhiyun		phy-names = "usb";
352*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_PERIHP>;
353*4882a593Smuzhiyun		status = "disabled";
354*4882a593Smuzhiyun	};
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun	usb_host1_ehci: usb@fe3c0000 {
357*4882a593Smuzhiyun		compatible = "generic-ehci";
358*4882a593Smuzhiyun		reg = <0x0 0xfe3c0000 0x0 0x20000>;
359*4882a593Smuzhiyun		interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH 0>;
360*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST1_ARB>,
361*4882a593Smuzhiyun			 <&u2phy1>;
362*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter",
363*4882a593Smuzhiyun			      "utmi";
364*4882a593Smuzhiyun		phys = <&u2phy1_host>;
365*4882a593Smuzhiyun		phy-names = "usb";
366*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_PERIHP>;
367*4882a593Smuzhiyun		status = "disabled";
368*4882a593Smuzhiyun	};
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun	usb_host1_ohci: usb@fe3e0000 {
371*4882a593Smuzhiyun		compatible = "generic-ohci";
372*4882a593Smuzhiyun		reg = <0x0 0xfe3e0000 0x0 0x20000>;
373*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH 0>;
374*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST1_ARB>,
375*4882a593Smuzhiyun			 <&u2phy1>;
376*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter",
377*4882a593Smuzhiyun			      "utmi";
378*4882a593Smuzhiyun		phys = <&u2phy1_host>;
379*4882a593Smuzhiyun		phy-names = "usb";
380*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_PERIHP>;
381*4882a593Smuzhiyun		status = "disabled";
382*4882a593Smuzhiyun	};
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun	usbdrd3_0: usb0 {
385*4882a593Smuzhiyun		compatible = "rockchip,rk3399-dwc3";
386*4882a593Smuzhiyun		clocks = <&cru SCLK_USB3OTG0_REF>, <&cru SCLK_USB3OTG0_SUSPEND>,
387*4882a593Smuzhiyun			 <&cru ACLK_USB3OTG0>, <&cru ACLK_USB3_GRF>;
388*4882a593Smuzhiyun		clock-names = "ref_clk", "suspend_clk",
389*4882a593Smuzhiyun			      "bus_clk", "grf_clk";
390*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_USB3>;
391*4882a593Smuzhiyun		resets = <&cru SRST_A_USB3_OTG0>;
392*4882a593Smuzhiyun		reset-names = "usb3-otg";
393*4882a593Smuzhiyun		#address-cells = <2>;
394*4882a593Smuzhiyun		#size-cells = <2>;
395*4882a593Smuzhiyun		ranges;
396*4882a593Smuzhiyun		status = "disabled";
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun		usbdrd_dwc3_0: dwc3@fe800000 {
399*4882a593Smuzhiyun			compatible = "snps,dwc3";
400*4882a593Smuzhiyun			reg = <0x0 0xfe800000 0x0 0x100000>;
401*4882a593Smuzhiyun			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH 0>;
402*4882a593Smuzhiyun			dr_mode = "otg";
403*4882a593Smuzhiyun			phys = <&u2phy0_otg>, <&tcphy0_usb3>;
404*4882a593Smuzhiyun			phy-names = "usb2-phy", "usb3-phy";
405*4882a593Smuzhiyun			phy_type = "utmi_wide";
406*4882a593Smuzhiyun			snps,dis_enblslpm_quirk;
407*4882a593Smuzhiyun			snps,dis-u2-freeclk-exists-quirk;
408*4882a593Smuzhiyun			snps,dis_u2_susphy_quirk;
409*4882a593Smuzhiyun			snps,dis-del-phy-power-chg-quirk;
410*4882a593Smuzhiyun			snps,tx-ipgap-linecheck-dis-quirk;
411*4882a593Smuzhiyun			snps,xhci-slow-suspend-quirk;
412*4882a593Smuzhiyun			snps,xhci-trb-ent-quirk;
413*4882a593Smuzhiyun			snps,usb3-warm-reset-on-resume-quirk;
414*4882a593Smuzhiyun			status = "disabled";
415*4882a593Smuzhiyun		};
416*4882a593Smuzhiyun	};
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun	usbdrd3_1: usb1 {
419*4882a593Smuzhiyun		compatible = "rockchip,rk3399-dwc3";
420*4882a593Smuzhiyun		clocks = <&cru SCLK_USB3OTG1_REF>, <&cru SCLK_USB3OTG1_SUSPEND>,
421*4882a593Smuzhiyun			 <&cru ACLK_USB3OTG1>, <&cru ACLK_USB3_GRF>;
422*4882a593Smuzhiyun		clock-names = "ref_clk", "suspend_clk",
423*4882a593Smuzhiyun			      "bus_clk", "grf_clk";
424*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_USB3>;
425*4882a593Smuzhiyun		resets = <&cru SRST_A_USB3_OTG1>;
426*4882a593Smuzhiyun		reset-names = "usb3-otg";
427*4882a593Smuzhiyun		#address-cells = <2>;
428*4882a593Smuzhiyun		#size-cells = <2>;
429*4882a593Smuzhiyun		ranges;
430*4882a593Smuzhiyun		status = "disabled";
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun		usbdrd_dwc3_1: dwc3@fe900000 {
433*4882a593Smuzhiyun			compatible = "snps,dwc3";
434*4882a593Smuzhiyun			reg = <0x0 0xfe900000 0x0 0x100000>;
435*4882a593Smuzhiyun			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH 0>;
436*4882a593Smuzhiyun			dr_mode = "host";
437*4882a593Smuzhiyun			phys = <&u2phy1_otg>, <&tcphy1_usb3>;
438*4882a593Smuzhiyun			phy-names = "usb2-phy", "usb3-phy";
439*4882a593Smuzhiyun			phy_type = "utmi_wide";
440*4882a593Smuzhiyun			snps,dis_enblslpm_quirk;
441*4882a593Smuzhiyun			snps,dis-u2-freeclk-exists-quirk;
442*4882a593Smuzhiyun			snps,dis_u2_susphy_quirk;
443*4882a593Smuzhiyun			snps,dis-del-phy-power-chg-quirk;
444*4882a593Smuzhiyun			snps,tx-ipgap-linecheck-dis-quirk;
445*4882a593Smuzhiyun			snps,xhci-slow-suspend-quirk;
446*4882a593Smuzhiyun			snps,xhci-trb-ent-quirk;
447*4882a593Smuzhiyun			snps,usb3-warm-reset-on-resume-quirk;
448*4882a593Smuzhiyun			status = "disabled";
449*4882a593Smuzhiyun		};
450*4882a593Smuzhiyun	};
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun	gic: interrupt-controller@fee00000 {
453*4882a593Smuzhiyun		compatible = "arm,gic-v3";
454*4882a593Smuzhiyun		#interrupt-cells = <4>;
455*4882a593Smuzhiyun		#address-cells = <2>;
456*4882a593Smuzhiyun		#size-cells = <2>;
457*4882a593Smuzhiyun		ranges;
458*4882a593Smuzhiyun		interrupt-controller;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun		reg = <0x0 0xfee00000 0 0x10000>, /* GICD */
461*4882a593Smuzhiyun		      <0x0 0xfef00000 0 0xc0000>, /* GICR */
462*4882a593Smuzhiyun		      <0x0 0xfff00000 0 0x10000>, /* GICC */
463*4882a593Smuzhiyun		      <0x0 0xfff10000 0 0x10000>, /* GICH */
464*4882a593Smuzhiyun		      <0x0 0xfff20000 0 0x10000>; /* GICV */
465*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
466*4882a593Smuzhiyun		its: interrupt-controller@fee20000 {
467*4882a593Smuzhiyun			compatible = "arm,gic-v3-its";
468*4882a593Smuzhiyun			msi-controller;
469*4882a593Smuzhiyun			reg = <0x0 0xfee20000 0x0 0x20000>;
470*4882a593Smuzhiyun		};
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun		ppi-partitions {
473*4882a593Smuzhiyun			ppi_cluster0: interrupt-partition-0 {
474*4882a593Smuzhiyun				affinity = <&cpu_l0 &cpu_l1 &cpu_l2 &cpu_l3>;
475*4882a593Smuzhiyun			};
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun			ppi_cluster1: interrupt-partition-1 {
478*4882a593Smuzhiyun				affinity = <&cpu_b0 &cpu_b1>;
479*4882a593Smuzhiyun			};
480*4882a593Smuzhiyun		};
481*4882a593Smuzhiyun	};
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun	saradc: saradc@ff100000 {
484*4882a593Smuzhiyun		compatible = "rockchip,rk3399-saradc";
485*4882a593Smuzhiyun		reg = <0x0 0xff100000 0x0 0x100>;
486*4882a593Smuzhiyun		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH 0>;
487*4882a593Smuzhiyun		#io-channel-cells = <1>;
488*4882a593Smuzhiyun		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
489*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
490*4882a593Smuzhiyun		resets = <&cru SRST_P_SARADC>;
491*4882a593Smuzhiyun		reset-names = "saradc-apb";
492*4882a593Smuzhiyun		status = "disabled";
493*4882a593Smuzhiyun	};
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun	i2c1: i2c@ff110000 {
496*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
497*4882a593Smuzhiyun		reg = <0x0 0xff110000 0x0 0x1000>;
498*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_I2C1>;
499*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
500*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>;
501*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
502*4882a593Smuzhiyun		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH 0>;
503*4882a593Smuzhiyun		pinctrl-names = "default";
504*4882a593Smuzhiyun		pinctrl-0 = <&i2c1_xfer>;
505*4882a593Smuzhiyun		#address-cells = <1>;
506*4882a593Smuzhiyun		#size-cells = <0>;
507*4882a593Smuzhiyun		status = "disabled";
508*4882a593Smuzhiyun	};
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun	i2c2: i2c@ff120000 {
511*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
512*4882a593Smuzhiyun		reg = <0x0 0xff120000 0x0 0x1000>;
513*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_I2C2>;
514*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
515*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>;
516*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
517*4882a593Smuzhiyun		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH 0>;
518*4882a593Smuzhiyun		pinctrl-names = "default";
519*4882a593Smuzhiyun		pinctrl-0 = <&i2c2_xfer>;
520*4882a593Smuzhiyun		#address-cells = <1>;
521*4882a593Smuzhiyun		#size-cells = <0>;
522*4882a593Smuzhiyun		status = "disabled";
523*4882a593Smuzhiyun	};
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun	i2c3: i2c@ff130000 {
526*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
527*4882a593Smuzhiyun		reg = <0x0 0xff130000 0x0 0x1000>;
528*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_I2C3>;
529*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
530*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>;
531*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
532*4882a593Smuzhiyun		interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH 0>;
533*4882a593Smuzhiyun		pinctrl-names = "default";
534*4882a593Smuzhiyun		pinctrl-0 = <&i2c3_xfer>;
535*4882a593Smuzhiyun		#address-cells = <1>;
536*4882a593Smuzhiyun		#size-cells = <0>;
537*4882a593Smuzhiyun		status = "disabled";
538*4882a593Smuzhiyun	};
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun	i2c5: i2c@ff140000 {
541*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
542*4882a593Smuzhiyun		reg = <0x0 0xff140000 0x0 0x1000>;
543*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_I2C5>;
544*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
545*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C5>, <&cru PCLK_I2C5>;
546*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
547*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH 0>;
548*4882a593Smuzhiyun		pinctrl-names = "default";
549*4882a593Smuzhiyun		pinctrl-0 = <&i2c5_xfer>;
550*4882a593Smuzhiyun		#address-cells = <1>;
551*4882a593Smuzhiyun		#size-cells = <0>;
552*4882a593Smuzhiyun		status = "disabled";
553*4882a593Smuzhiyun	};
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun	i2c6: i2c@ff150000 {
556*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
557*4882a593Smuzhiyun		reg = <0x0 0xff150000 0x0 0x1000>;
558*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_I2C6>;
559*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
560*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C6>, <&cru PCLK_I2C6>;
561*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
562*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH 0>;
563*4882a593Smuzhiyun		pinctrl-names = "default";
564*4882a593Smuzhiyun		pinctrl-0 = <&i2c6_xfer>;
565*4882a593Smuzhiyun		#address-cells = <1>;
566*4882a593Smuzhiyun		#size-cells = <0>;
567*4882a593Smuzhiyun		status = "disabled";
568*4882a593Smuzhiyun	};
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun	i2c7: i2c@ff160000 {
571*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
572*4882a593Smuzhiyun		reg = <0x0 0xff160000 0x0 0x1000>;
573*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_I2C7>;
574*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
575*4882a593Smuzhiyun		clocks = <&cru SCLK_I2C7>, <&cru PCLK_I2C7>;
576*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
577*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH 0>;
578*4882a593Smuzhiyun		pinctrl-names = "default";
579*4882a593Smuzhiyun		pinctrl-0 = <&i2c7_xfer>;
580*4882a593Smuzhiyun		#address-cells = <1>;
581*4882a593Smuzhiyun		#size-cells = <0>;
582*4882a593Smuzhiyun		status = "disabled";
583*4882a593Smuzhiyun	};
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun	uart0: serial@ff180000 {
586*4882a593Smuzhiyun		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
587*4882a593Smuzhiyun		reg = <0x0 0xff180000 0x0 0x100>;
588*4882a593Smuzhiyun		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
589*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
590*4882a593Smuzhiyun		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH 0>;
591*4882a593Smuzhiyun		reg-shift = <2>;
592*4882a593Smuzhiyun		reg-io-width = <4>;
593*4882a593Smuzhiyun		pinctrl-names = "default";
594*4882a593Smuzhiyun		pinctrl-0 = <&uart0_xfer>;
595*4882a593Smuzhiyun		status = "disabled";
596*4882a593Smuzhiyun	};
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun	uart1: serial@ff190000 {
599*4882a593Smuzhiyun		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
600*4882a593Smuzhiyun		reg = <0x0 0xff190000 0x0 0x100>;
601*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
602*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
603*4882a593Smuzhiyun		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH 0>;
604*4882a593Smuzhiyun		reg-shift = <2>;
605*4882a593Smuzhiyun		reg-io-width = <4>;
606*4882a593Smuzhiyun		pinctrl-names = "default";
607*4882a593Smuzhiyun		pinctrl-0 = <&uart1_xfer>;
608*4882a593Smuzhiyun		status = "disabled";
609*4882a593Smuzhiyun	};
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun	uart2: serial@ff1a0000 {
612*4882a593Smuzhiyun		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
613*4882a593Smuzhiyun		reg = <0x0 0xff1a0000 0x0 0x100>;
614*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
615*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
616*4882a593Smuzhiyun		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH 0>;
617*4882a593Smuzhiyun		clock-frequency = <24000000>;
618*4882a593Smuzhiyun		reg-shift = <2>;
619*4882a593Smuzhiyun		reg-io-width = <4>;
620*4882a593Smuzhiyun		pinctrl-names = "default";
621*4882a593Smuzhiyun		pinctrl-0 = <&uart2c_xfer>;
622*4882a593Smuzhiyun		status = "disabled";
623*4882a593Smuzhiyun	};
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun	uart3: serial@ff1b0000 {
626*4882a593Smuzhiyun		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
627*4882a593Smuzhiyun		reg = <0x0 0xff1b0000 0x0 0x100>;
628*4882a593Smuzhiyun		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
629*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
630*4882a593Smuzhiyun		interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH 0>;
631*4882a593Smuzhiyun		reg-shift = <2>;
632*4882a593Smuzhiyun		reg-io-width = <4>;
633*4882a593Smuzhiyun		pinctrl-names = "default";
634*4882a593Smuzhiyun		pinctrl-0 = <&uart3_xfer>;
635*4882a593Smuzhiyun		status = "disabled";
636*4882a593Smuzhiyun	};
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun	spi0: spi@ff1c0000 {
639*4882a593Smuzhiyun		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
640*4882a593Smuzhiyun		reg = <0x0 0xff1c0000 0x0 0x1000>;
641*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
642*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
643*4882a593Smuzhiyun		interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH 0>;
644*4882a593Smuzhiyun		pinctrl-names = "default";
645*4882a593Smuzhiyun		pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
646*4882a593Smuzhiyun		#address-cells = <1>;
647*4882a593Smuzhiyun		#size-cells = <0>;
648*4882a593Smuzhiyun		status = "disabled";
649*4882a593Smuzhiyun	};
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun	spi1: spi@ff1d0000 {
652*4882a593Smuzhiyun		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
653*4882a593Smuzhiyun		reg = <0x0 0xff1d0000 0x0 0x1000>;
654*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
655*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
656*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH 0>;
657*4882a593Smuzhiyun		pinctrl-names = "default";
658*4882a593Smuzhiyun		pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
659*4882a593Smuzhiyun		#address-cells = <1>;
660*4882a593Smuzhiyun		#size-cells = <0>;
661*4882a593Smuzhiyun		status = "disabled";
662*4882a593Smuzhiyun	};
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun	spi2: spi@ff1e0000 {
665*4882a593Smuzhiyun		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
666*4882a593Smuzhiyun		reg = <0x0 0xff1e0000 0x0 0x1000>;
667*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
668*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
669*4882a593Smuzhiyun		interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH 0>;
670*4882a593Smuzhiyun		pinctrl-names = "default";
671*4882a593Smuzhiyun		pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
672*4882a593Smuzhiyun		#address-cells = <1>;
673*4882a593Smuzhiyun		#size-cells = <0>;
674*4882a593Smuzhiyun		status = "disabled";
675*4882a593Smuzhiyun	};
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun	spi4: spi@ff1f0000 {
678*4882a593Smuzhiyun		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
679*4882a593Smuzhiyun		reg = <0x0 0xff1f0000 0x0 0x1000>;
680*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI4>, <&cru PCLK_SPI4>;
681*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
682*4882a593Smuzhiyun		interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH 0>;
683*4882a593Smuzhiyun		pinctrl-names = "default";
684*4882a593Smuzhiyun		pinctrl-0 = <&spi4_clk &spi4_tx &spi4_rx &spi4_cs0>;
685*4882a593Smuzhiyun		#address-cells = <1>;
686*4882a593Smuzhiyun		#size-cells = <0>;
687*4882a593Smuzhiyun		status = "disabled";
688*4882a593Smuzhiyun	};
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun	spi5: spi@ff200000 {
691*4882a593Smuzhiyun		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
692*4882a593Smuzhiyun		reg = <0x0 0xff200000 0x0 0x1000>;
693*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI5>, <&cru PCLK_SPI5>;
694*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
695*4882a593Smuzhiyun		interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH 0>;
696*4882a593Smuzhiyun		pinctrl-names = "default";
697*4882a593Smuzhiyun		pinctrl-0 = <&spi5_clk &spi5_tx &spi5_rx &spi5_cs0>;
698*4882a593Smuzhiyun		#address-cells = <1>;
699*4882a593Smuzhiyun		#size-cells = <0>;
700*4882a593Smuzhiyun		status = "disabled";
701*4882a593Smuzhiyun	};
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun	thermal_zones: thermal-zones {
704*4882a593Smuzhiyun		cpu_thermal: cpu {
705*4882a593Smuzhiyun			polling-delay-passive = <100>;
706*4882a593Smuzhiyun			polling-delay = <1000>;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun			thermal-sensors = <&tsadc 0>;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun			trips {
711*4882a593Smuzhiyun				cpu_alert0: cpu_alert0 {
712*4882a593Smuzhiyun					temperature = <70000>;
713*4882a593Smuzhiyun					hysteresis = <2000>;
714*4882a593Smuzhiyun					type = "passive";
715*4882a593Smuzhiyun				};
716*4882a593Smuzhiyun				cpu_alert1: cpu_alert1 {
717*4882a593Smuzhiyun					temperature = <75000>;
718*4882a593Smuzhiyun					hysteresis = <2000>;
719*4882a593Smuzhiyun					type = "passive";
720*4882a593Smuzhiyun				};
721*4882a593Smuzhiyun				cpu_crit: cpu_crit {
722*4882a593Smuzhiyun					temperature = <95000>;
723*4882a593Smuzhiyun					hysteresis = <2000>;
724*4882a593Smuzhiyun					type = "critical";
725*4882a593Smuzhiyun				};
726*4882a593Smuzhiyun			};
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun			cooling-maps {
729*4882a593Smuzhiyun				map0 {
730*4882a593Smuzhiyun					trip = <&cpu_alert0>;
731*4882a593Smuzhiyun					cooling-device =
732*4882a593Smuzhiyun						<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
733*4882a593Smuzhiyun				};
734*4882a593Smuzhiyun				map1 {
735*4882a593Smuzhiyun					trip = <&cpu_alert1>;
736*4882a593Smuzhiyun					cooling-device =
737*4882a593Smuzhiyun						<&cpu_l0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
738*4882a593Smuzhiyun						<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
739*4882a593Smuzhiyun				};
740*4882a593Smuzhiyun			};
741*4882a593Smuzhiyun		};
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun		gpu_thermal: gpu {
744*4882a593Smuzhiyun			polling-delay-passive = <100>;
745*4882a593Smuzhiyun			polling-delay = <1000>;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun			thermal-sensors = <&tsadc 1>;
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun			trips {
750*4882a593Smuzhiyun				gpu_alert0: gpu_alert0 {
751*4882a593Smuzhiyun					temperature = <75000>;
752*4882a593Smuzhiyun					hysteresis = <2000>;
753*4882a593Smuzhiyun					type = "passive";
754*4882a593Smuzhiyun				};
755*4882a593Smuzhiyun				gpu_crit: gpu_crit {
756*4882a593Smuzhiyun					temperature = <95000>;
757*4882a593Smuzhiyun					hysteresis = <2000>;
758*4882a593Smuzhiyun					type = "critical";
759*4882a593Smuzhiyun				};
760*4882a593Smuzhiyun			};
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun			cooling-maps {
763*4882a593Smuzhiyun				map0 {
764*4882a593Smuzhiyun					trip = <&gpu_alert0>;
765*4882a593Smuzhiyun					cooling-device =
766*4882a593Smuzhiyun						<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
767*4882a593Smuzhiyun				};
768*4882a593Smuzhiyun			};
769*4882a593Smuzhiyun		};
770*4882a593Smuzhiyun	};
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun	tsadc: tsadc@ff260000 {
773*4882a593Smuzhiyun		compatible = "rockchip,rk3399-tsadc";
774*4882a593Smuzhiyun		reg = <0x0 0xff260000 0x0 0x100>;
775*4882a593Smuzhiyun		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH 0>;
776*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_TSADC>;
777*4882a593Smuzhiyun		assigned-clock-rates = <750000>;
778*4882a593Smuzhiyun		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
779*4882a593Smuzhiyun		clock-names = "tsadc", "apb_pclk";
780*4882a593Smuzhiyun		resets = <&cru SRST_TSADC>;
781*4882a593Smuzhiyun		reset-names = "tsadc-apb";
782*4882a593Smuzhiyun		rockchip,grf = <&grf>;
783*4882a593Smuzhiyun		rockchip,hw-tshut-temp = <95000>;
784*4882a593Smuzhiyun		pinctrl-names = "init", "default", "sleep";
785*4882a593Smuzhiyun		pinctrl-0 = <&otp_gpio>;
786*4882a593Smuzhiyun		pinctrl-1 = <&otp_out>;
787*4882a593Smuzhiyun		pinctrl-2 = <&otp_gpio>;
788*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
789*4882a593Smuzhiyun		status = "disabled";
790*4882a593Smuzhiyun	};
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun	qos_emmc: qos@ffa58000 {
793*4882a593Smuzhiyun		compatible = "syscon";
794*4882a593Smuzhiyun		reg = <0x0 0xffa58000 0x0 0x20>;
795*4882a593Smuzhiyun	};
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun	qos_gmac: qos@ffa5c000 {
798*4882a593Smuzhiyun		compatible = "syscon";
799*4882a593Smuzhiyun		reg = <0x0 0xffa5c000 0x0 0x20>;
800*4882a593Smuzhiyun	};
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun	qos_pcie: qos@ffa60080 {
803*4882a593Smuzhiyun		compatible = "syscon";
804*4882a593Smuzhiyun		reg = <0x0 0xffa60080 0x0 0x20>;
805*4882a593Smuzhiyun	};
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun	qos_usb_host0: qos@ffa60100 {
808*4882a593Smuzhiyun		compatible = "syscon";
809*4882a593Smuzhiyun		reg = <0x0 0xffa60100 0x0 0x20>;
810*4882a593Smuzhiyun	};
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun	qos_usb_host1: qos@ffa60180 {
813*4882a593Smuzhiyun		compatible = "syscon";
814*4882a593Smuzhiyun		reg = <0x0 0xffa60180 0x0 0x20>;
815*4882a593Smuzhiyun	};
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun	qos_usb_otg0: qos@ffa70000 {
818*4882a593Smuzhiyun		compatible = "syscon";
819*4882a593Smuzhiyun		reg = <0x0 0xffa70000 0x0 0x20>;
820*4882a593Smuzhiyun	};
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun	qos_usb_otg1: qos@ffa70080 {
823*4882a593Smuzhiyun		compatible = "syscon";
824*4882a593Smuzhiyun		reg = <0x0 0xffa70080 0x0 0x20>;
825*4882a593Smuzhiyun	};
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun	qos_sd: qos@ffa74000 {
828*4882a593Smuzhiyun		compatible = "syscon";
829*4882a593Smuzhiyun		reg = <0x0 0xffa74000 0x0 0x20>;
830*4882a593Smuzhiyun	};
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun	qos_sdioaudio: qos@ffa76000 {
833*4882a593Smuzhiyun		compatible = "syscon";
834*4882a593Smuzhiyun		reg = <0x0 0xffa76000 0x0 0x20>;
835*4882a593Smuzhiyun	};
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun	qos_hdcp: qos@ffa90000 {
838*4882a593Smuzhiyun		compatible = "syscon";
839*4882a593Smuzhiyun		reg = <0x0 0xffa90000 0x0 0x20>;
840*4882a593Smuzhiyun	};
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun	qos_iep: qos@ffa98000 {
843*4882a593Smuzhiyun		compatible = "syscon";
844*4882a593Smuzhiyun		reg = <0x0 0xffa98000 0x0 0x20>;
845*4882a593Smuzhiyun	};
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun	qos_isp0_m0: qos@ffaa0000 {
848*4882a593Smuzhiyun		compatible = "syscon";
849*4882a593Smuzhiyun		reg = <0x0 0xffaa0000 0x0 0x20>;
850*4882a593Smuzhiyun	};
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun	qos_isp0_m1: qos@ffaa0080 {
853*4882a593Smuzhiyun		compatible = "syscon";
854*4882a593Smuzhiyun		reg = <0x0 0xffaa0080 0x0 0x20>;
855*4882a593Smuzhiyun	};
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun	qos_isp1_m0: qos@ffaa8000 {
858*4882a593Smuzhiyun		compatible = "syscon";
859*4882a593Smuzhiyun		reg = <0x0 0xffaa8000 0x0 0x20>;
860*4882a593Smuzhiyun	};
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun	qos_isp1_m1: qos@ffaa8080 {
863*4882a593Smuzhiyun		compatible = "syscon";
864*4882a593Smuzhiyun		reg = <0x0 0xffaa8080 0x0 0x20>;
865*4882a593Smuzhiyun	};
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun	qos_rga_r: qos@ffab0000 {
868*4882a593Smuzhiyun		compatible = "syscon";
869*4882a593Smuzhiyun		reg = <0x0 0xffab0000 0x0 0x20>;
870*4882a593Smuzhiyun	};
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun	qos_rga_w: qos@ffab0080 {
873*4882a593Smuzhiyun		compatible = "syscon";
874*4882a593Smuzhiyun		reg = <0x0 0xffab0080 0x0 0x20>;
875*4882a593Smuzhiyun	};
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun	qos_video_m0: qos@ffab8000 {
878*4882a593Smuzhiyun		compatible = "syscon";
879*4882a593Smuzhiyun		reg = <0x0 0xffab8000 0x0 0x20>;
880*4882a593Smuzhiyun	};
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun	qos_video_m1_r: qos@ffac0000 {
883*4882a593Smuzhiyun		compatible = "syscon";
884*4882a593Smuzhiyun		reg = <0x0 0xffac0000 0x0 0x20>;
885*4882a593Smuzhiyun	};
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun	qos_video_m1_w: qos@ffac0080 {
888*4882a593Smuzhiyun		compatible = "syscon";
889*4882a593Smuzhiyun		reg = <0x0 0xffac0080 0x0 0x20>;
890*4882a593Smuzhiyun	};
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun	qos_vop_big_r: qos@ffac8000 {
893*4882a593Smuzhiyun		compatible = "syscon";
894*4882a593Smuzhiyun		reg = <0x0 0xffac8000 0x0 0x20>;
895*4882a593Smuzhiyun	};
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun	qos_vop_big_w: qos@ffac8080 {
898*4882a593Smuzhiyun		compatible = "syscon";
899*4882a593Smuzhiyun		reg = <0x0 0xffac8080 0x0 0x20>;
900*4882a593Smuzhiyun	};
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun	qos_vop_little: qos@ffad0000 {
903*4882a593Smuzhiyun		compatible = "syscon";
904*4882a593Smuzhiyun		reg = <0x0 0xffad0000 0x0 0x20>;
905*4882a593Smuzhiyun	};
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun	qos_perihp: qos@ffad8080 {
908*4882a593Smuzhiyun		compatible = "syscon";
909*4882a593Smuzhiyun		reg = <0x0 0xffad8080 0x0 0x20>;
910*4882a593Smuzhiyun	};
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun	qos_gpu: qos@ffae0000 {
913*4882a593Smuzhiyun		compatible = "syscon";
914*4882a593Smuzhiyun		reg = <0x0 0xffae0000 0x0 0x20>;
915*4882a593Smuzhiyun	};
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun	pmu: power-management@ff310000 {
918*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pmu", "syscon", "simple-mfd";
919*4882a593Smuzhiyun		reg = <0x0 0xff310000 0x0 0x1000>;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun		/*
922*4882a593Smuzhiyun		 * Note: RK3399 supports 6 voltage domains including VD_CORE_L,
923*4882a593Smuzhiyun		 * VD_CORE_B, VD_CENTER, VD_GPU, VD_LOGIC and VD_PMU.
924*4882a593Smuzhiyun		 * Some of the power domains are grouped together for every
925*4882a593Smuzhiyun		 * voltage domain.
926*4882a593Smuzhiyun		 * The detail contents as below.
927*4882a593Smuzhiyun		 */
928*4882a593Smuzhiyun		power: power-controller {
929*4882a593Smuzhiyun			compatible = "rockchip,rk3399-power-controller";
930*4882a593Smuzhiyun			#power-domain-cells = <1>;
931*4882a593Smuzhiyun			#address-cells = <1>;
932*4882a593Smuzhiyun			#size-cells = <0>;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun			/* These power domains are grouped by VD_CENTER */
935*4882a593Smuzhiyun			pd_iep@RK3399_PD_IEP {
936*4882a593Smuzhiyun				reg = <RK3399_PD_IEP>;
937*4882a593Smuzhiyun				clocks = <&cru ACLK_IEP>,
938*4882a593Smuzhiyun					 <&cru HCLK_IEP>;
939*4882a593Smuzhiyun				pm_qos = <&qos_iep>;
940*4882a593Smuzhiyun			};
941*4882a593Smuzhiyun			pd_rga@RK3399_PD_RGA {
942*4882a593Smuzhiyun				reg = <RK3399_PD_RGA>;
943*4882a593Smuzhiyun				clocks = <&cru ACLK_RGA>,
944*4882a593Smuzhiyun					 <&cru HCLK_RGA>;
945*4882a593Smuzhiyun				pm_qos = <&qos_rga_r>,
946*4882a593Smuzhiyun					 <&qos_rga_w>;
947*4882a593Smuzhiyun			};
948*4882a593Smuzhiyun			pd_vcodec@RK3399_PD_VCODEC {
949*4882a593Smuzhiyun				reg = <RK3399_PD_VCODEC>;
950*4882a593Smuzhiyun				clocks = <&cru ACLK_VCODEC>,
951*4882a593Smuzhiyun					 <&cru HCLK_VCODEC>;
952*4882a593Smuzhiyun				pm_qos = <&qos_video_m0>;
953*4882a593Smuzhiyun			};
954*4882a593Smuzhiyun			pd_vdu@RK3399_PD_VDU {
955*4882a593Smuzhiyun				reg = <RK3399_PD_VDU>;
956*4882a593Smuzhiyun				clocks = <&cru ACLK_VDU>,
957*4882a593Smuzhiyun					 <&cru HCLK_VDU>;
958*4882a593Smuzhiyun				pm_qos = <&qos_video_m1_r>,
959*4882a593Smuzhiyun					 <&qos_video_m1_w>;
960*4882a593Smuzhiyun			};
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun			/* These power domains are grouped by VD_GPU */
963*4882a593Smuzhiyun			pd_gpu@RK3399_PD_GPU {
964*4882a593Smuzhiyun				reg = <RK3399_PD_GPU>;
965*4882a593Smuzhiyun				clocks = <&cru ACLK_GPU>;
966*4882a593Smuzhiyun				pm_qos = <&qos_gpu>;
967*4882a593Smuzhiyun			};
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun			/* These power domains are grouped by VD_LOGIC */
970*4882a593Smuzhiyun			pd_edp@RK3399_PD_EDP {
971*4882a593Smuzhiyun				reg = <RK3399_PD_EDP>;
972*4882a593Smuzhiyun				clocks = <&cru PCLK_EDP_CTRL>;
973*4882a593Smuzhiyun			};
974*4882a593Smuzhiyun			pd_emmc@RK3399_PD_EMMC {
975*4882a593Smuzhiyun				reg = <RK3399_PD_EMMC>;
976*4882a593Smuzhiyun				clocks = <&cru ACLK_EMMC>;
977*4882a593Smuzhiyun				pm_qos = <&qos_emmc>;
978*4882a593Smuzhiyun			};
979*4882a593Smuzhiyun			pd_gmac@RK3399_PD_GMAC {
980*4882a593Smuzhiyun				reg = <RK3399_PD_GMAC>;
981*4882a593Smuzhiyun				clocks = <&cru ACLK_GMAC>,
982*4882a593Smuzhiyun					 <&cru PCLK_GMAC>;
983*4882a593Smuzhiyun				pm_qos = <&qos_gmac>;
984*4882a593Smuzhiyun			};
985*4882a593Smuzhiyun			pd_perihp@RK3399_PD_PERIHP {
986*4882a593Smuzhiyun				reg = <RK3399_PD_PERIHP>;
987*4882a593Smuzhiyun				#address-cells = <1>;
988*4882a593Smuzhiyun				#size-cells = <0>;
989*4882a593Smuzhiyun				clocks = <&cru ACLK_PERIHP>;
990*4882a593Smuzhiyun				pm_qos = <&qos_perihp>,
991*4882a593Smuzhiyun					 <&qos_pcie>,
992*4882a593Smuzhiyun					 <&qos_usb_host0>,
993*4882a593Smuzhiyun					 <&qos_usb_host1>;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun				pd_sd@RK3399_PD_SD {
996*4882a593Smuzhiyun					reg = <RK3399_PD_SD>;
997*4882a593Smuzhiyun					clocks = <&cru HCLK_SDMMC>,
998*4882a593Smuzhiyun						 <&cru SCLK_SDMMC>;
999*4882a593Smuzhiyun					pm_qos = <&qos_sd>;
1000*4882a593Smuzhiyun				};
1001*4882a593Smuzhiyun			};
1002*4882a593Smuzhiyun			pd_sdioaudio@RK3399_PD_SDIOAUDIO {
1003*4882a593Smuzhiyun				reg = <RK3399_PD_SDIOAUDIO>;
1004*4882a593Smuzhiyun				clocks = <&cru HCLK_SDIO>;
1005*4882a593Smuzhiyun				pm_qos = <&qos_sdioaudio>;
1006*4882a593Smuzhiyun			};
1007*4882a593Smuzhiyun			pd_usb3@RK3399_PD_USB3 {
1008*4882a593Smuzhiyun				reg = <RK3399_PD_USB3>;
1009*4882a593Smuzhiyun				clocks = <&cru ACLK_USB3>;
1010*4882a593Smuzhiyun				pm_qos = <&qos_usb_otg0>,
1011*4882a593Smuzhiyun					 <&qos_usb_otg1>;
1012*4882a593Smuzhiyun			};
1013*4882a593Smuzhiyun			pd_vio@RK3399_PD_VIO {
1014*4882a593Smuzhiyun				reg = <RK3399_PD_VIO>;
1015*4882a593Smuzhiyun				#address-cells = <1>;
1016*4882a593Smuzhiyun				#size-cells = <0>;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun				pd_hdcp@RK3399_PD_HDCP {
1019*4882a593Smuzhiyun					reg = <RK3399_PD_HDCP>;
1020*4882a593Smuzhiyun					clocks = <&cru ACLK_HDCP>,
1021*4882a593Smuzhiyun						 <&cru HCLK_HDCP>,
1022*4882a593Smuzhiyun						 <&cru PCLK_HDCP>;
1023*4882a593Smuzhiyun					pm_qos = <&qos_hdcp>;
1024*4882a593Smuzhiyun				};
1025*4882a593Smuzhiyun				pd_isp0@RK3399_PD_ISP0 {
1026*4882a593Smuzhiyun					reg = <RK3399_PD_ISP0>;
1027*4882a593Smuzhiyun					clocks = <&cru ACLK_ISP0>,
1028*4882a593Smuzhiyun						 <&cru HCLK_ISP0>;
1029*4882a593Smuzhiyun					pm_qos = <&qos_isp0_m0>,
1030*4882a593Smuzhiyun						 <&qos_isp0_m1>;
1031*4882a593Smuzhiyun				};
1032*4882a593Smuzhiyun				pd_isp1@RK3399_PD_ISP1 {
1033*4882a593Smuzhiyun					reg = <RK3399_PD_ISP1>;
1034*4882a593Smuzhiyun					clocks = <&cru ACLK_ISP1>,
1035*4882a593Smuzhiyun						 <&cru HCLK_ISP1>;
1036*4882a593Smuzhiyun					pm_qos = <&qos_isp1_m0>,
1037*4882a593Smuzhiyun						 <&qos_isp1_m1>;
1038*4882a593Smuzhiyun				};
1039*4882a593Smuzhiyun				pd_tcpc0@RK3399_PD_TCPC0 {
1040*4882a593Smuzhiyun					reg = <RK3399_PD_TCPD0>;
1041*4882a593Smuzhiyun					clocks = <&cru SCLK_UPHY0_TCPDCORE>,
1042*4882a593Smuzhiyun						 <&cru SCLK_UPHY0_TCPDPHY_REF>;
1043*4882a593Smuzhiyun				};
1044*4882a593Smuzhiyun				pd_tcpc1@RK3399_PD_TCPC1 {
1045*4882a593Smuzhiyun					reg = <RK3399_PD_TCPD1>;
1046*4882a593Smuzhiyun					clocks = <&cru SCLK_UPHY1_TCPDCORE>,
1047*4882a593Smuzhiyun						 <&cru SCLK_UPHY1_TCPDPHY_REF>;
1048*4882a593Smuzhiyun				};
1049*4882a593Smuzhiyun				pd_vo@RK3399_PD_VO {
1050*4882a593Smuzhiyun					reg = <RK3399_PD_VO>;
1051*4882a593Smuzhiyun					#address-cells = <1>;
1052*4882a593Smuzhiyun					#size-cells = <0>;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun					pd_vopb@RK3399_PD_VOPB {
1055*4882a593Smuzhiyun						reg = <RK3399_PD_VOPB>;
1056*4882a593Smuzhiyun						clocks = <&cru ACLK_VOP0>,
1057*4882a593Smuzhiyun							 <&cru HCLK_VOP0>;
1058*4882a593Smuzhiyun						pm_qos = <&qos_vop_big_r>,
1059*4882a593Smuzhiyun							 <&qos_vop_big_w>;
1060*4882a593Smuzhiyun					};
1061*4882a593Smuzhiyun					pd_vopl@RK3399_PD_VOPL {
1062*4882a593Smuzhiyun						reg = <RK3399_PD_VOPL>;
1063*4882a593Smuzhiyun						clocks = <&cru ACLK_VOP1>,
1064*4882a593Smuzhiyun							 <&cru HCLK_VOP1>;
1065*4882a593Smuzhiyun						pm_qos = <&qos_vop_little>;
1066*4882a593Smuzhiyun					};
1067*4882a593Smuzhiyun				};
1068*4882a593Smuzhiyun			};
1069*4882a593Smuzhiyun		};
1070*4882a593Smuzhiyun	};
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun	pmugrf: syscon@ff320000 {
1073*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pmugrf", "syscon", "simple-mfd";
1074*4882a593Smuzhiyun		reg = <0x0 0xff320000 0x0 0x1000>;
1075*4882a593Smuzhiyun		#address-cells = <1>;
1076*4882a593Smuzhiyun		#size-cells = <1>;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun		pmu_io_domains: io-domains {
1079*4882a593Smuzhiyun			compatible = "rockchip,rk3399-pmu-io-voltage-domain";
1080*4882a593Smuzhiyun			status = "disabled";
1081*4882a593Smuzhiyun		};
1082*4882a593Smuzhiyun	};
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun	pmusgrf: syscon@ff330000 {
1085*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pmusgrf", "syscon";
1086*4882a593Smuzhiyun		reg = <0x0 0xff330000 0x0 0xe3d4>;
1087*4882a593Smuzhiyun	};
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun	spi3: spi@ff350000 {
1090*4882a593Smuzhiyun		compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi";
1091*4882a593Smuzhiyun		reg = <0x0 0xff350000 0x0 0x1000>;
1092*4882a593Smuzhiyun		clocks = <&pmucru SCLK_SPI3_PMU>, <&pmucru PCLK_SPI3_PMU>;
1093*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
1094*4882a593Smuzhiyun		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH 0>;
1095*4882a593Smuzhiyun		pinctrl-names = "default";
1096*4882a593Smuzhiyun		pinctrl-0 = <&spi3_clk &spi3_tx &spi3_rx &spi3_cs0>;
1097*4882a593Smuzhiyun		#address-cells = <1>;
1098*4882a593Smuzhiyun		#size-cells = <0>;
1099*4882a593Smuzhiyun		status = "disabled";
1100*4882a593Smuzhiyun	};
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun	uart4: serial@ff370000 {
1103*4882a593Smuzhiyun		compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart";
1104*4882a593Smuzhiyun		reg = <0x0 0xff370000 0x0 0x100>;
1105*4882a593Smuzhiyun		clocks = <&pmucru SCLK_UART4_PMU>, <&pmucru PCLK_UART4_PMU>;
1106*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
1107*4882a593Smuzhiyun		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH 0>;
1108*4882a593Smuzhiyun		reg-shift = <2>;
1109*4882a593Smuzhiyun		reg-io-width = <4>;
1110*4882a593Smuzhiyun		pinctrl-names = "default";
1111*4882a593Smuzhiyun		pinctrl-0 = <&uart4_xfer>;
1112*4882a593Smuzhiyun		status = "disabled";
1113*4882a593Smuzhiyun	};
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun	i2c4: i2c@ff3d0000 {
1116*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
1117*4882a593Smuzhiyun		reg = <0x0 0xff3d0000 0x0 0x1000>;
1118*4882a593Smuzhiyun		assigned-clocks = <&pmucru SCLK_I2C4_PMU>;
1119*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
1120*4882a593Smuzhiyun		clocks = <&pmucru SCLK_I2C4_PMU>, <&pmucru PCLK_I2C4_PMU>;
1121*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1122*4882a593Smuzhiyun		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH 0>;
1123*4882a593Smuzhiyun		pinctrl-names = "default";
1124*4882a593Smuzhiyun		pinctrl-0 = <&i2c4_xfer>;
1125*4882a593Smuzhiyun		#address-cells = <1>;
1126*4882a593Smuzhiyun		#size-cells = <0>;
1127*4882a593Smuzhiyun		status = "disabled";
1128*4882a593Smuzhiyun	};
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun	i2c8: i2c@ff3e0000 {
1131*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
1132*4882a593Smuzhiyun		reg = <0x0 0xff3e0000 0x0 0x1000>;
1133*4882a593Smuzhiyun		assigned-clocks = <&pmucru SCLK_I2C8_PMU>;
1134*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
1135*4882a593Smuzhiyun		clocks = <&pmucru SCLK_I2C8_PMU>, <&pmucru PCLK_I2C8_PMU>;
1136*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1137*4882a593Smuzhiyun		interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH 0>;
1138*4882a593Smuzhiyun		pinctrl-names = "default";
1139*4882a593Smuzhiyun		pinctrl-0 = <&i2c8_xfer>;
1140*4882a593Smuzhiyun		#address-cells = <1>;
1141*4882a593Smuzhiyun		#size-cells = <0>;
1142*4882a593Smuzhiyun		status = "disabled";
1143*4882a593Smuzhiyun	};
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun	pwm0: pwm@ff420000 {
1146*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1147*4882a593Smuzhiyun		reg = <0x0 0xff420000 0x0 0x10>;
1148*4882a593Smuzhiyun		#pwm-cells = <3>;
1149*4882a593Smuzhiyun		pinctrl-names = "active";
1150*4882a593Smuzhiyun		pinctrl-0 = <&pwm0_pin>;
1151*4882a593Smuzhiyun		clocks = <&pmucru PCLK_RKPWM_PMU>;
1152*4882a593Smuzhiyun		clock-names = "pwm";
1153*4882a593Smuzhiyun		status = "disabled";
1154*4882a593Smuzhiyun	};
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun	pwm1: pwm@ff420010 {
1157*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1158*4882a593Smuzhiyun		reg = <0x0 0xff420010 0x0 0x10>;
1159*4882a593Smuzhiyun		#pwm-cells = <3>;
1160*4882a593Smuzhiyun		pinctrl-names = "active";
1161*4882a593Smuzhiyun		pinctrl-0 = <&pwm1_pin>;
1162*4882a593Smuzhiyun		clocks = <&pmucru PCLK_RKPWM_PMU>;
1163*4882a593Smuzhiyun		clock-names = "pwm";
1164*4882a593Smuzhiyun		status = "disabled";
1165*4882a593Smuzhiyun	};
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun	pwm2: pwm@ff420020 {
1168*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1169*4882a593Smuzhiyun		reg = <0x0 0xff420020 0x0 0x10>;
1170*4882a593Smuzhiyun		#pwm-cells = <3>;
1171*4882a593Smuzhiyun		pinctrl-names = "active";
1172*4882a593Smuzhiyun		pinctrl-0 = <&pwm2_pin>;
1173*4882a593Smuzhiyun		clocks = <&pmucru PCLK_RKPWM_PMU>;
1174*4882a593Smuzhiyun		clock-names = "pwm";
1175*4882a593Smuzhiyun		status = "disabled";
1176*4882a593Smuzhiyun	};
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun	pwm3: pwm@ff420030 {
1179*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm";
1180*4882a593Smuzhiyun		reg = <0x0 0xff420030 0x0 0x10>;
1181*4882a593Smuzhiyun		#pwm-cells = <3>;
1182*4882a593Smuzhiyun		pinctrl-names = "active";
1183*4882a593Smuzhiyun		pinctrl-0 = <&pwm3a_pin>;
1184*4882a593Smuzhiyun		clocks = <&pmucru PCLK_RKPWM_PMU>;
1185*4882a593Smuzhiyun		clock-names = "pwm";
1186*4882a593Smuzhiyun		status = "disabled";
1187*4882a593Smuzhiyun	};
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun	cic: syscon@ff620000 {
1190*4882a593Smuzhiyun		compatible = "rockchip,rk3399-cic", "syscon";
1191*4882a593Smuzhiyun		reg = <0x0 0xff620000 0x0 0x100>;
1192*4882a593Smuzhiyun	};
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun	dfi: dfi@ff630000 {
1195*4882a593Smuzhiyun		reg = <0x00 0xff630000 0x00 0x4000>;
1196*4882a593Smuzhiyun		compatible = "rockchip,rk3399-dfi";
1197*4882a593Smuzhiyun		rockchip,pmu = <&pmugrf>;
1198*4882a593Smuzhiyun		clocks = <&cru PCLK_DDR_MON>;
1199*4882a593Smuzhiyun		clock-names = "pclk_ddr_mon";
1200*4882a593Smuzhiyun		status = "disabled";
1201*4882a593Smuzhiyun	};
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun	dmc: dmc {
1204*4882a593Smuzhiyun		compatible = "rockchip,rk3399-dmc";
1205*4882a593Smuzhiyun		devfreq-events = <&dfi>;
1206*4882a593Smuzhiyun		interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH 0>;
1207*4882a593Smuzhiyun		clocks = <&cru SCLK_DDRCLK>;
1208*4882a593Smuzhiyun		clock-names = "dmc_clk";
1209*4882a593Smuzhiyun		reg = <0x0 0xffa80000 0x0 0x0800
1210*4882a593Smuzhiyun		       0x0 0xffa80800 0x0 0x1800
1211*4882a593Smuzhiyun		       0x0 0xffa82000 0x0 0x2000
1212*4882a593Smuzhiyun		       0x0 0xffa84000 0x0 0x1000
1213*4882a593Smuzhiyun		       0x0 0xffa88000 0x0 0x0800
1214*4882a593Smuzhiyun		       0x0 0xffa88800 0x0 0x1800
1215*4882a593Smuzhiyun		       0x0 0xffa8a000 0x0 0x2000
1216*4882a593Smuzhiyun		       0x0 0xffa8c000 0x0 0x1000>;
1217*4882a593Smuzhiyun	};
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun	efuse0: efuse@ff690000 {
1220*4882a593Smuzhiyun		compatible = "rockchip,rk3399-efuse";
1221*4882a593Smuzhiyun		reg = <0x0 0xff690000 0x0 0x80>;
1222*4882a593Smuzhiyun		#address-cells = <1>;
1223*4882a593Smuzhiyun		#size-cells = <1>;
1224*4882a593Smuzhiyun		clocks = <&cru PCLK_EFUSE1024NS>;
1225*4882a593Smuzhiyun		clock-names = "pclk_efuse";
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun		/* Data cells */
1228*4882a593Smuzhiyun		cpu_id: cpu-id@7 {
1229*4882a593Smuzhiyun			reg = <0x07 0x10>;
1230*4882a593Smuzhiyun		};
1231*4882a593Smuzhiyun		cpub_leakage: cpu-leakage@17 {
1232*4882a593Smuzhiyun			reg = <0x17 0x1>;
1233*4882a593Smuzhiyun		};
1234*4882a593Smuzhiyun		gpu_leakage: gpu-leakage@18 {
1235*4882a593Smuzhiyun			reg = <0x18 0x1>;
1236*4882a593Smuzhiyun		};
1237*4882a593Smuzhiyun		center_leakage: center-leakage@19 {
1238*4882a593Smuzhiyun			reg = <0x19 0x1>;
1239*4882a593Smuzhiyun		};
1240*4882a593Smuzhiyun		cpul_leakage: cpu-leakage@1a {
1241*4882a593Smuzhiyun			reg = <0x1a 0x1>;
1242*4882a593Smuzhiyun		};
1243*4882a593Smuzhiyun		logic_leakage: logic-leakage@1b {
1244*4882a593Smuzhiyun			reg = <0x1b 0x1>;
1245*4882a593Smuzhiyun		};
1246*4882a593Smuzhiyun		wafer_info: wafer-info@1c {
1247*4882a593Smuzhiyun			reg = <0x1c 0x1>;
1248*4882a593Smuzhiyun		};
1249*4882a593Smuzhiyun	};
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun	pmucru: pmu-clock-controller@ff750000 {
1252*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pmucru";
1253*4882a593Smuzhiyun		reg = <0x0 0xff750000 0x0 0x1000>;
1254*4882a593Smuzhiyun		rockchip,grf = <&pmugrf>;
1255*4882a593Smuzhiyun		#clock-cells = <1>;
1256*4882a593Smuzhiyun		#reset-cells = <1>;
1257*4882a593Smuzhiyun		assigned-clocks = <&pmucru PLL_PPLL>;
1258*4882a593Smuzhiyun		assigned-clock-rates = <676000000>;
1259*4882a593Smuzhiyun	};
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun	cru: clock-controller@ff760000 {
1262*4882a593Smuzhiyun		compatible = "rockchip,rk3399-cru";
1263*4882a593Smuzhiyun		reg = <0x0 0xff760000 0x0 0x1000>;
1264*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1265*4882a593Smuzhiyun		#clock-cells = <1>;
1266*4882a593Smuzhiyun		#reset-cells = <1>;
1267*4882a593Smuzhiyun		assigned-clocks =
1268*4882a593Smuzhiyun			<&cru PLL_GPLL>, <&cru PLL_CPLL>,
1269*4882a593Smuzhiyun			<&cru PLL_NPLL>,
1270*4882a593Smuzhiyun			<&cru ACLK_PERIHP>, <&cru HCLK_PERIHP>,
1271*4882a593Smuzhiyun			<&cru PCLK_PERIHP>,
1272*4882a593Smuzhiyun			<&cru ACLK_PERILP0>, <&cru HCLK_PERILP0>,
1273*4882a593Smuzhiyun			<&cru PCLK_PERILP0>, <&cru ACLK_CCI>,
1274*4882a593Smuzhiyun			<&cru HCLK_PERILP1>, <&cru PCLK_PERILP1>;
1275*4882a593Smuzhiyun		assigned-clock-rates =
1276*4882a593Smuzhiyun			 <594000000>,  <800000000>,
1277*4882a593Smuzhiyun			<1000000000>,
1278*4882a593Smuzhiyun			 <150000000>,   <75000000>,
1279*4882a593Smuzhiyun			  <37500000>,
1280*4882a593Smuzhiyun			 <100000000>,  <100000000>,
1281*4882a593Smuzhiyun			  <50000000>, <600000000>,
1282*4882a593Smuzhiyun			 <100000000>,   <50000000>;
1283*4882a593Smuzhiyun	};
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun	grf: syscon@ff770000 {
1286*4882a593Smuzhiyun		compatible = "rockchip,rk3399-grf", "syscon", "simple-mfd";
1287*4882a593Smuzhiyun		reg = <0x0 0xff770000 0x0 0x10000>;
1288*4882a593Smuzhiyun		#address-cells = <1>;
1289*4882a593Smuzhiyun		#size-cells = <1>;
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun		io_domains: io-domains {
1292*4882a593Smuzhiyun			compatible = "rockchip,rk3399-io-voltage-domain";
1293*4882a593Smuzhiyun			status = "disabled";
1294*4882a593Smuzhiyun		};
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun		u2phy0: usb2-phy@e450 {
1297*4882a593Smuzhiyun			compatible = "rockchip,rk3399-usb2phy";
1298*4882a593Smuzhiyun			reg = <0xe450 0x10>;
1299*4882a593Smuzhiyun			clocks = <&cru SCLK_USB2PHY0_REF>;
1300*4882a593Smuzhiyun			clock-names = "phyclk";
1301*4882a593Smuzhiyun			#clock-cells = <0>;
1302*4882a593Smuzhiyun			clock-output-names = "clk_usbphy0_480m";
1303*4882a593Smuzhiyun			status = "disabled";
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun			u2phy0_host: host-port {
1306*4882a593Smuzhiyun				#phy-cells = <0>;
1307*4882a593Smuzhiyun				interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH 0>;
1308*4882a593Smuzhiyun				interrupt-names = "linestate";
1309*4882a593Smuzhiyun				status = "disabled";
1310*4882a593Smuzhiyun			};
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun			u2phy0_otg: otg-port {
1313*4882a593Smuzhiyun				#phy-cells = <0>;
1314*4882a593Smuzhiyun				interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH 0>,
1315*4882a593Smuzhiyun					     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH 0>,
1316*4882a593Smuzhiyun					     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH 0>;
1317*4882a593Smuzhiyun				interrupt-names = "otg-bvalid", "otg-id",
1318*4882a593Smuzhiyun						  "linestate";
1319*4882a593Smuzhiyun				status = "disabled";
1320*4882a593Smuzhiyun			};
1321*4882a593Smuzhiyun		};
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun		u2phy1: usb2-phy@e460 {
1324*4882a593Smuzhiyun			compatible = "rockchip,rk3399-usb2phy";
1325*4882a593Smuzhiyun			reg = <0xe460 0x10>;
1326*4882a593Smuzhiyun			clocks = <&cru SCLK_USB2PHY1_REF>;
1327*4882a593Smuzhiyun			clock-names = "phyclk";
1328*4882a593Smuzhiyun			#clock-cells = <0>;
1329*4882a593Smuzhiyun			clock-output-names = "clk_usbphy1_480m";
1330*4882a593Smuzhiyun			status = "disabled";
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun			u2phy1_host: host-port {
1333*4882a593Smuzhiyun				#phy-cells = <0>;
1334*4882a593Smuzhiyun				interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH 0>;
1335*4882a593Smuzhiyun				interrupt-names = "linestate";
1336*4882a593Smuzhiyun				status = "disabled";
1337*4882a593Smuzhiyun			};
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun			u2phy1_otg: otg-port {
1340*4882a593Smuzhiyun				#phy-cells = <0>;
1341*4882a593Smuzhiyun				interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH 0>,
1342*4882a593Smuzhiyun					     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH 0>,
1343*4882a593Smuzhiyun					     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH 0>;
1344*4882a593Smuzhiyun				interrupt-names = "otg-bvalid", "otg-id",
1345*4882a593Smuzhiyun						  "linestate";
1346*4882a593Smuzhiyun				status = "disabled";
1347*4882a593Smuzhiyun			};
1348*4882a593Smuzhiyun		};
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun		emmc_phy: phy@f780 {
1351*4882a593Smuzhiyun			compatible = "rockchip,rk3399-emmc-phy";
1352*4882a593Smuzhiyun			reg = <0xf780 0x24>;
1353*4882a593Smuzhiyun			clocks = <&sdhci>;
1354*4882a593Smuzhiyun			clock-names = "emmcclk";
1355*4882a593Smuzhiyun			#phy-cells = <0>;
1356*4882a593Smuzhiyun			status = "disabled";
1357*4882a593Smuzhiyun		};
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun		pcie_phy: pcie-phy {
1360*4882a593Smuzhiyun			compatible = "rockchip,rk3399-pcie-phy";
1361*4882a593Smuzhiyun			clocks = <&cru SCLK_PCIEPHY_REF>;
1362*4882a593Smuzhiyun			clock-names = "refclk";
1363*4882a593Smuzhiyun			#phy-cells = <0>;
1364*4882a593Smuzhiyun			resets = <&cru SRST_PCIEPHY>;
1365*4882a593Smuzhiyun			reset-names = "phy";
1366*4882a593Smuzhiyun			status = "disabled";
1367*4882a593Smuzhiyun		};
1368*4882a593Smuzhiyun	};
1369*4882a593Smuzhiyun
1370*4882a593Smuzhiyun	tcphy0: phy@ff7c0000 {
1371*4882a593Smuzhiyun		compatible = "rockchip,rk3399-typec-phy";
1372*4882a593Smuzhiyun		reg = <0x0 0xff7c0000 0x0 0x40000>;
1373*4882a593Smuzhiyun		#phy-cells = <1>;
1374*4882a593Smuzhiyun		clocks = <&cru SCLK_UPHY0_TCPDCORE>,
1375*4882a593Smuzhiyun			 <&cru SCLK_UPHY0_TCPDPHY_REF>;
1376*4882a593Smuzhiyun		clock-names = "tcpdcore", "tcpdphy-ref";
1377*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_UPHY0_TCPDCORE>;
1378*4882a593Smuzhiyun		assigned-clock-rates = <50000000>;
1379*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_TCPD0>;
1380*4882a593Smuzhiyun		resets = <&cru SRST_UPHY0>,
1381*4882a593Smuzhiyun			 <&cru SRST_UPHY0_PIPE_L00>,
1382*4882a593Smuzhiyun			 <&cru SRST_P_UPHY0_TCPHY>;
1383*4882a593Smuzhiyun		reset-names = "uphy", "uphy-pipe", "uphy-tcphy";
1384*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1385*4882a593Smuzhiyun		rockchip,typec-conn-dir = <0xe580 0 16>;
1386*4882a593Smuzhiyun		rockchip,usb3tousb2-en = <0xe580 3 19>;
1387*4882a593Smuzhiyun		rockchip,usb3-host-disable = <0x2434 0 16>;
1388*4882a593Smuzhiyun		rockchip,usb3-host-port = <0x2434 12 28>;
1389*4882a593Smuzhiyun		rockchip,external-psm = <0xe588 14 30>;
1390*4882a593Smuzhiyun		rockchip,pipe-status = <0xe5c0 0 0>;
1391*4882a593Smuzhiyun		rockchip,uphy-dp-sel = <0x6268 19 19>;
1392*4882a593Smuzhiyun		status = "disabled";
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun		tcphy0_dp: dp-port {
1395*4882a593Smuzhiyun			#phy-cells = <0>;
1396*4882a593Smuzhiyun		};
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun		tcphy0_usb3: usb3-port {
1399*4882a593Smuzhiyun			#phy-cells = <0>;
1400*4882a593Smuzhiyun		};
1401*4882a593Smuzhiyun	};
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun	tcphy1: phy@ff800000 {
1404*4882a593Smuzhiyun		compatible = "rockchip,rk3399-typec-phy";
1405*4882a593Smuzhiyun		reg = <0x0 0xff800000 0x0 0x40000>;
1406*4882a593Smuzhiyun		#phy-cells = <1>;
1407*4882a593Smuzhiyun		clocks = <&cru SCLK_UPHY1_TCPDCORE>,
1408*4882a593Smuzhiyun			 <&cru SCLK_UPHY1_TCPDPHY_REF>;
1409*4882a593Smuzhiyun		clock-names = "tcpdcore", "tcpdphy-ref";
1410*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_UPHY1_TCPDCORE>;
1411*4882a593Smuzhiyun		assigned-clock-rates = <50000000>;
1412*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_TCPD1>;
1413*4882a593Smuzhiyun		resets = <&cru SRST_UPHY1>,
1414*4882a593Smuzhiyun			 <&cru SRST_UPHY1_PIPE_L00>,
1415*4882a593Smuzhiyun			 <&cru SRST_P_UPHY1_TCPHY>;
1416*4882a593Smuzhiyun		reset-names = "uphy", "uphy-pipe", "uphy-tcphy";
1417*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1418*4882a593Smuzhiyun		rockchip,typec-conn-dir = <0xe58c 0 16>;
1419*4882a593Smuzhiyun		rockchip,usb3tousb2-en = <0xe58c 3 19>;
1420*4882a593Smuzhiyun		rockchip,usb3-host-disable = <0x2444 0 16>;
1421*4882a593Smuzhiyun		rockchip,usb3-host-port = <0x2444 12 28>;
1422*4882a593Smuzhiyun		rockchip,external-psm = <0xe594 14 30>;
1423*4882a593Smuzhiyun		rockchip,pipe-status = <0xe5c0 16 16>;
1424*4882a593Smuzhiyun		rockchip,uphy-dp-sel = <0x6268 3 19>;
1425*4882a593Smuzhiyun		status = "disabled";
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun		tcphy1_dp: dp-port {
1428*4882a593Smuzhiyun			#phy-cells = <0>;
1429*4882a593Smuzhiyun		};
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun		tcphy1_usb3: usb3-port {
1432*4882a593Smuzhiyun			#phy-cells = <0>;
1433*4882a593Smuzhiyun		};
1434*4882a593Smuzhiyun	};
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun	watchdog@ff848000 {
1437*4882a593Smuzhiyun		compatible = "snps,dw-wdt";
1438*4882a593Smuzhiyun		reg = <0x0 0xff848000 0x0 0x100>;
1439*4882a593Smuzhiyun		clocks = <&cru PCLK_WDT>;
1440*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH 0>;
1441*4882a593Smuzhiyun	};
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun	rktimer: rktimer@ff850000 {
1444*4882a593Smuzhiyun		compatible = "rockchip,rk3399-timer";
1445*4882a593Smuzhiyun		reg = <0x0 0xff850000 0x0 0x1000>;
1446*4882a593Smuzhiyun		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH 0>;
1447*4882a593Smuzhiyun		clocks = <&cru PCLK_TIMER0>, <&cru SCLK_TIMER00>;
1448*4882a593Smuzhiyun		clock-names = "pclk", "timer";
1449*4882a593Smuzhiyun	};
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun	spdif: spdif@ff870000 {
1452*4882a593Smuzhiyun		compatible = "rockchip,rk3399-spdif";
1453*4882a593Smuzhiyun		reg = <0x0 0xff870000 0x0 0x1000>;
1454*4882a593Smuzhiyun		interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH 0>;
1455*4882a593Smuzhiyun		dmas = <&dmac_bus 7>;
1456*4882a593Smuzhiyun		dma-names = "tx";
1457*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
1458*4882a593Smuzhiyun		clocks = <&cru SCLK_SPDIF_8CH>, <&cru HCLK_SPDIF>;
1459*4882a593Smuzhiyun		pinctrl-names = "default";
1460*4882a593Smuzhiyun		pinctrl-0 = <&spdif_bus>;
1461*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_SDIOAUDIO>;
1462*4882a593Smuzhiyun		status = "disabled";
1463*4882a593Smuzhiyun	};
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun	i2s0: i2s@ff880000 {
1466*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
1467*4882a593Smuzhiyun		reg = <0x0 0xff880000 0x0 0x1000>;
1468*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1469*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH 0>;
1470*4882a593Smuzhiyun		dmas = <&dmac_bus 0>, <&dmac_bus 1>;
1471*4882a593Smuzhiyun		dma-names = "tx", "rx";
1472*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
1473*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S0_8CH>, <&cru HCLK_I2S0_8CH>;
1474*4882a593Smuzhiyun		pinctrl-names = "default";
1475*4882a593Smuzhiyun		pinctrl-0 = <&i2s0_8ch_bus>;
1476*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_SDIOAUDIO>;
1477*4882a593Smuzhiyun		status = "disabled";
1478*4882a593Smuzhiyun	};
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun	i2s1: i2s@ff890000 {
1481*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
1482*4882a593Smuzhiyun		reg = <0x0 0xff890000 0x0 0x1000>;
1483*4882a593Smuzhiyun		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH 0>;
1484*4882a593Smuzhiyun		dmas = <&dmac_bus 2>, <&dmac_bus 3>;
1485*4882a593Smuzhiyun		dma-names = "tx", "rx";
1486*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
1487*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S1_8CH>, <&cru HCLK_I2S1_8CH>;
1488*4882a593Smuzhiyun		pinctrl-names = "default";
1489*4882a593Smuzhiyun		pinctrl-0 = <&i2s1_2ch_bus>;
1490*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_SDIOAUDIO>;
1491*4882a593Smuzhiyun		status = "disabled";
1492*4882a593Smuzhiyun	};
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun	i2s2: i2s@ff8a0000 {
1495*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s";
1496*4882a593Smuzhiyun		reg = <0x0 0xff8a0000 0x0 0x1000>;
1497*4882a593Smuzhiyun		interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH 0>;
1498*4882a593Smuzhiyun		dmas = <&dmac_bus 4>, <&dmac_bus 5>;
1499*4882a593Smuzhiyun		dma-names = "tx", "rx";
1500*4882a593Smuzhiyun		clock-names = "i2s_clk", "i2s_hclk";
1501*4882a593Smuzhiyun		clocks = <&cru SCLK_I2S2_8CH>, <&cru HCLK_I2S2_8CH>;
1502*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_SDIOAUDIO>;
1503*4882a593Smuzhiyun		status = "disabled";
1504*4882a593Smuzhiyun	};
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun	i2c0: i2c@ff3c0000 {
1507*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
1508*4882a593Smuzhiyun		reg = <0x0 0xff3c0000 0x0 0x1000>;
1509*4882a593Smuzhiyun		assigned-clocks = <&pmucru SCLK_I2C0_PMU>;
1510*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
1511*4882a593Smuzhiyun		clocks = <&pmucru SCLK_I2C0_PMU>, <&pmucru PCLK_I2C0_PMU>;
1512*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
1513*4882a593Smuzhiyun		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH 0>;
1514*4882a593Smuzhiyun		pinctrl-names = "default";
1515*4882a593Smuzhiyun		pinctrl-0 = <&i2c0_xfer>;
1516*4882a593Smuzhiyun		#address-cells = <1>;
1517*4882a593Smuzhiyun		#size-cells = <0>;
1518*4882a593Smuzhiyun		status = "disabled";
1519*4882a593Smuzhiyun	};
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun	vopl: vop@ff8f0000 {
1522*4882a593Smuzhiyun		compatible = "rockchip,rk3399-vop-lit";
1523*4882a593Smuzhiyun		reg = <0x0 0xff8f0000 0x0 0x3efc>;
1524*4882a593Smuzhiyun		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>;
1525*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP1>, <&cru DCLK_VOP1>, <&cru HCLK_VOP1>;
1526*4882a593Smuzhiyun		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1527*4882a593Smuzhiyun		resets = <&cru SRST_A_VOP1>, <&cru SRST_H_VOP1>, <&cru SRST_D_VOP1>;
1528*4882a593Smuzhiyun		reset-names = "axi", "ahb", "dclk";
1529*4882a593Smuzhiyun		status = "disabled";
1530*4882a593Smuzhiyun		vopl_out: port {
1531*4882a593Smuzhiyun			#address-cells = <1>;
1532*4882a593Smuzhiyun			#size-cells = <0>;
1533*4882a593Smuzhiyun			vopl_out_mipi: endpoint@0 {
1534*4882a593Smuzhiyun				reg = <0>;
1535*4882a593Smuzhiyun				remote-endpoint = <&mipi_in_vopl>;
1536*4882a593Smuzhiyun			};
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun			vopl_out_hdmi: endpoint@1 {
1539*4882a593Smuzhiyun				reg = <1>;
1540*4882a593Smuzhiyun				remote-endpoint = <&hdmi_in_vopl>;
1541*4882a593Smuzhiyun			};
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun			vopl_out_edp: endpoint@2 {
1544*4882a593Smuzhiyun				reg = <2>;
1545*4882a593Smuzhiyun				remote-endpoint = <&edp_in_vopl>;
1546*4882a593Smuzhiyun			};
1547*4882a593Smuzhiyun		};
1548*4882a593Smuzhiyun	};
1549*4882a593Smuzhiyun
1550*4882a593Smuzhiyun	vopb: vop@ff900000 {
1551*4882a593Smuzhiyun		compatible = "rockchip,rk3399-vop-big";
1552*4882a593Smuzhiyun		reg = <0x0 0xff900000 0x0 0x3efc>;
1553*4882a593Smuzhiyun		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>;
1554*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP0>, <&cru DCLK_VOP0>, <&cru HCLK_VOP0>;
1555*4882a593Smuzhiyun		#clock-cells = <0>;
1556*4882a593Smuzhiyun		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1557*4882a593Smuzhiyun		resets = <&cru SRST_A_VOP0>, <&cru SRST_H_VOP0>, <&cru SRST_D_VOP0>;
1558*4882a593Smuzhiyun		reset-names = "axi", "ahb", "dclk";
1559*4882a593Smuzhiyun		status = "disabled";
1560*4882a593Smuzhiyun		vopb_out: port {
1561*4882a593Smuzhiyun			#address-cells = <1>;
1562*4882a593Smuzhiyun			#size-cells = <0>;
1563*4882a593Smuzhiyun			vopb_out_mipi: endpoint@0 {
1564*4882a593Smuzhiyun				reg = <0>;
1565*4882a593Smuzhiyun				remote-endpoint = <&mipi_in_vopb>;
1566*4882a593Smuzhiyun			};
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun			vopb_out_hdmi: endpoint@1 {
1569*4882a593Smuzhiyun				reg = <1>;
1570*4882a593Smuzhiyun				remote-endpoint = <&hdmi_in_vopb>;
1571*4882a593Smuzhiyun			};
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun			vopb_out_edp: endpoint@2 {
1574*4882a593Smuzhiyun				reg = <2>;
1575*4882a593Smuzhiyun				remote-endpoint = <&edp_in_vopb>;
1576*4882a593Smuzhiyun			};
1577*4882a593Smuzhiyun		};
1578*4882a593Smuzhiyun	};
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun	hdmi: hdmi@ff940000 {
1581*4882a593Smuzhiyun		compatible = "rockchip,rk3399-dw-hdmi";
1582*4882a593Smuzhiyun		reg = <0x0 0xff940000 0x0 0x20000>;
1583*4882a593Smuzhiyun		reg-io-width = <4>;
1584*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1585*4882a593Smuzhiyun		pinctrl-names = "default";
1586*4882a593Smuzhiyun		pinctrl-0 = <&hdmi_i2c_xfer>;
1587*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_HDCP>;
1588*4882a593Smuzhiyun		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH 0>;
1589*4882a593Smuzhiyun		clocks = <&cru PCLK_HDMI_CTRL>, <&cru SCLK_HDMI_SFR>, <&cru PLL_VPLL>, <&cru PCLK_VIO_GRF>;
1590*4882a593Smuzhiyun		clock-names = "iahb", "isfr", "vpll", "grf";
1591*4882a593Smuzhiyun		status = "okay";
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun		ports {
1594*4882a593Smuzhiyun			hdmi_in: port {
1595*4882a593Smuzhiyun				#address-cells = <1>;
1596*4882a593Smuzhiyun				#size-cells = <0>;
1597*4882a593Smuzhiyun				hdmi_in_vopb: endpoint@0 {
1598*4882a593Smuzhiyun					reg = <0>;
1599*4882a593Smuzhiyun					remote-endpoint = <&vopb_out_hdmi>;
1600*4882a593Smuzhiyun				};
1601*4882a593Smuzhiyun				hdmi_in_vopl: endpoint@1 {
1602*4882a593Smuzhiyun					reg = <1>;
1603*4882a593Smuzhiyun					remote-endpoint = <&vopl_out_hdmi>;
1604*4882a593Smuzhiyun				};
1605*4882a593Smuzhiyun			};
1606*4882a593Smuzhiyun		};
1607*4882a593Smuzhiyun	};
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun	mipi_dsi: mipi@ff960000 {
1610*4882a593Smuzhiyun		compatible = "rockchip,rk3399_mipi_dsi";
1611*4882a593Smuzhiyun		reg = <0x0 0xff960000 0x0 0x8000>;
1612*4882a593Smuzhiyun		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH 0>;
1613*4882a593Smuzhiyun		clocks = <&cru SCLK_MIPIDPHY_REF>, <&cru PCLK_MIPI_DSI0>,
1614*4882a593Smuzhiyun		         <&cru SCLK_DPHY_TX0_CFG>;
1615*4882a593Smuzhiyun		clock-names = "ref", "pclk", "phy_cfg";
1616*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1617*4882a593Smuzhiyun		#address-cells = <1>;
1618*4882a593Smuzhiyun		#size-cells = <0>;
1619*4882a593Smuzhiyun		status = "disabled";
1620*4882a593Smuzhiyun		ports {
1621*4882a593Smuzhiyun			#address-cells = <1>;
1622*4882a593Smuzhiyun			#size-cells = <0>;
1623*4882a593Smuzhiyun			reg = <1>;
1624*4882a593Smuzhiyun			mipi_in: port {
1625*4882a593Smuzhiyun				#address-cells = <1>;
1626*4882a593Smuzhiyun				#size-cells = <0>;
1627*4882a593Smuzhiyun				mipi_in_vopb: endpoint@0 {
1628*4882a593Smuzhiyun					reg = <0>;
1629*4882a593Smuzhiyun					remote-endpoint = <&vopb_out_mipi>;
1630*4882a593Smuzhiyun				};
1631*4882a593Smuzhiyun				mipi_in_vopl: endpoint@1 {
1632*4882a593Smuzhiyun					reg = <1>;
1633*4882a593Smuzhiyun					remote-endpoint = <&vopl_out_mipi>;
1634*4882a593Smuzhiyun				};
1635*4882a593Smuzhiyun			};
1636*4882a593Smuzhiyun		};
1637*4882a593Smuzhiyun	};
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun	edp: edp@ff970000 {
1640*4882a593Smuzhiyun		compatible = "rockchip,rk3399-edp";
1641*4882a593Smuzhiyun		reg = <0x0 0xff970000 0x0 0x8000>;
1642*4882a593Smuzhiyun		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH 0>;
1643*4882a593Smuzhiyun		clocks = <&cru PCLK_EDP>, <&cru PCLK_EDP_CTRL>;
1644*4882a593Smuzhiyun		clock-names = "dp", "pclk";
1645*4882a593Smuzhiyun		power-domains = <&power RK3399_PD_EDP>;
1646*4882a593Smuzhiyun		resets = <&cru SRST_P_EDP_CTRL>;
1647*4882a593Smuzhiyun		reset-names = "dp";
1648*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1649*4882a593Smuzhiyun		status = "disabled";
1650*4882a593Smuzhiyun		pinctrl-names = "default";
1651*4882a593Smuzhiyun		pinctrl-0 = <&edp_hpd>;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun		ports {
1654*4882a593Smuzhiyun			#address-cells = <1>;
1655*4882a593Smuzhiyun			#size-cells = <0>;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun			edp_in: port@0 {
1658*4882a593Smuzhiyun				reg = <0>;
1659*4882a593Smuzhiyun				#address-cells = <1>;
1660*4882a593Smuzhiyun				#size-cells = <0>;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun				edp_in_vopb: endpoint@0 {
1663*4882a593Smuzhiyun					reg = <0>;
1664*4882a593Smuzhiyun					remote-endpoint = <&vopb_out_edp>;
1665*4882a593Smuzhiyun				};
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun				edp_in_vopl: endpoint@1 {
1668*4882a593Smuzhiyun					reg = <1>;
1669*4882a593Smuzhiyun					remote-endpoint = <&vopl_out_edp>;
1670*4882a593Smuzhiyun				};
1671*4882a593Smuzhiyun			};
1672*4882a593Smuzhiyun		};
1673*4882a593Smuzhiyun	};
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun	pinctrl: pinctrl {
1676*4882a593Smuzhiyun		compatible = "rockchip,rk3399-pinctrl";
1677*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1678*4882a593Smuzhiyun		rockchip,pmu = <&pmugrf>;
1679*4882a593Smuzhiyun		#address-cells = <2>;
1680*4882a593Smuzhiyun		#size-cells = <2>;
1681*4882a593Smuzhiyun		ranges;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun		gpio0: gpio0@ff720000 {
1684*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
1685*4882a593Smuzhiyun			reg = <0x0 0xff720000 0x0 0x100>;
1686*4882a593Smuzhiyun			clocks = <&pmucru PCLK_GPIO0_PMU>;
1687*4882a593Smuzhiyun			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH 0>;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun			gpio-controller;
1690*4882a593Smuzhiyun			#gpio-cells = <0x2>;
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun			interrupt-controller;
1693*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
1694*4882a593Smuzhiyun		};
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun		gpio1: gpio1@ff730000 {
1697*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
1698*4882a593Smuzhiyun			reg = <0x0 0xff730000 0x0 0x100>;
1699*4882a593Smuzhiyun			clocks = <&pmucru PCLK_GPIO1_PMU>;
1700*4882a593Smuzhiyun			interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH 0>;
1701*4882a593Smuzhiyun
1702*4882a593Smuzhiyun			gpio-controller;
1703*4882a593Smuzhiyun			#gpio-cells = <0x2>;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun			interrupt-controller;
1706*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
1707*4882a593Smuzhiyun		};
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun		gpio2: gpio2@ff780000 {
1710*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
1711*4882a593Smuzhiyun			reg = <0x0 0xff780000 0x0 0x100>;
1712*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO2>;
1713*4882a593Smuzhiyun			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH 0>;
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun			gpio-controller;
1716*4882a593Smuzhiyun			#gpio-cells = <0x2>;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun			interrupt-controller;
1719*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
1720*4882a593Smuzhiyun		};
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun		gpio3: gpio3@ff788000 {
1723*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
1724*4882a593Smuzhiyun			reg = <0x0 0xff788000 0x0 0x100>;
1725*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO3>;
1726*4882a593Smuzhiyun			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH 0>;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun			gpio-controller;
1729*4882a593Smuzhiyun			#gpio-cells = <0x2>;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun			interrupt-controller;
1732*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
1733*4882a593Smuzhiyun		};
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun		gpio4: gpio4@ff790000 {
1736*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
1737*4882a593Smuzhiyun			reg = <0x0 0xff790000 0x0 0x100>;
1738*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO4>;
1739*4882a593Smuzhiyun			interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun			gpio-controller;
1742*4882a593Smuzhiyun			#gpio-cells = <0x2>;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun			interrupt-controller;
1745*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
1746*4882a593Smuzhiyun		};
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun		pcfg_pull_up: pcfg-pull-up {
1749*4882a593Smuzhiyun			bias-pull-up;
1750*4882a593Smuzhiyun		};
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun		pcfg_pull_down: pcfg-pull-down {
1753*4882a593Smuzhiyun			bias-pull-down;
1754*4882a593Smuzhiyun		};
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun		pcfg_pull_none: pcfg-pull-none {
1757*4882a593Smuzhiyun			bias-disable;
1758*4882a593Smuzhiyun		};
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
1761*4882a593Smuzhiyun			bias-disable;
1762*4882a593Smuzhiyun			drive-strength = <12>;
1763*4882a593Smuzhiyun		};
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun		pcfg_pull_up_8ma: pcfg-pull-up-8ma {
1766*4882a593Smuzhiyun			bias-pull-up;
1767*4882a593Smuzhiyun			drive-strength = <8>;
1768*4882a593Smuzhiyun		};
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun		pcfg_pull_down_4ma: pcfg-pull-down-4ma {
1771*4882a593Smuzhiyun			bias-pull-down;
1772*4882a593Smuzhiyun			drive-strength = <4>;
1773*4882a593Smuzhiyun		};
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun		pcfg_pull_up_2ma: pcfg-pull-up-2ma {
1776*4882a593Smuzhiyun			bias-pull-up;
1777*4882a593Smuzhiyun			drive-strength = <2>;
1778*4882a593Smuzhiyun		};
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun		pcfg_pull_down_12ma: pcfg-pull-down-12ma {
1781*4882a593Smuzhiyun			bias-pull-down;
1782*4882a593Smuzhiyun			drive-strength = <12>;
1783*4882a593Smuzhiyun		};
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun		pcfg_pull_none_13ma: pcfg-pull-none-13ma {
1786*4882a593Smuzhiyun			bias-disable;
1787*4882a593Smuzhiyun			drive-strength = <13>;
1788*4882a593Smuzhiyun		};
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun		clock {
1791*4882a593Smuzhiyun			clk_32k: clk-32k {
1792*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA0 RK_FUNC_2 &pcfg_pull_none>;
1793*4882a593Smuzhiyun			};
1794*4882a593Smuzhiyun		};
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun		edp {
1797*4882a593Smuzhiyun			edp_hpd: edp-hpd {
1798*4882a593Smuzhiyun				rockchip,pins =
1799*4882a593Smuzhiyun					<4 RK_PC7 RK_FUNC_2 &pcfg_pull_none>;
1800*4882a593Smuzhiyun			};
1801*4882a593Smuzhiyun		};
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun		gmac {
1804*4882a593Smuzhiyun			rgmii_pins: rgmii-pins {
1805*4882a593Smuzhiyun				rockchip,pins =
1806*4882a593Smuzhiyun					/* mac_txclk */
1807*4882a593Smuzhiyun					<3 RK_PC1 RK_FUNC_1 &pcfg_pull_none_13ma>,
1808*4882a593Smuzhiyun					/* mac_rxclk */
1809*4882a593Smuzhiyun					<3 RK_PB6 RK_FUNC_1 &pcfg_pull_none>,
1810*4882a593Smuzhiyun					/* mac_mdio */
1811*4882a593Smuzhiyun					<3 RK_PB5 RK_FUNC_1 &pcfg_pull_none>,
1812*4882a593Smuzhiyun					/* mac_txen */
1813*4882a593Smuzhiyun					<3 RK_PB4 RK_FUNC_1 &pcfg_pull_none_13ma>,
1814*4882a593Smuzhiyun					/* mac_clk */
1815*4882a593Smuzhiyun					<3 RK_PB3 RK_FUNC_1 &pcfg_pull_none>,
1816*4882a593Smuzhiyun					/* mac_rxdv */
1817*4882a593Smuzhiyun					<3 RK_PB1 RK_FUNC_1 &pcfg_pull_none>,
1818*4882a593Smuzhiyun					/* mac_mdc */
1819*4882a593Smuzhiyun					<3 RK_PB0 RK_FUNC_1 &pcfg_pull_none>,
1820*4882a593Smuzhiyun					/* mac_rxd1 */
1821*4882a593Smuzhiyun					<3 RK_PA7 RK_FUNC_1 &pcfg_pull_none>,
1822*4882a593Smuzhiyun					/* mac_rxd0 */
1823*4882a593Smuzhiyun					<3 RK_PA6 RK_FUNC_1 &pcfg_pull_none>,
1824*4882a593Smuzhiyun					/* mac_txd1 */
1825*4882a593Smuzhiyun					<3 RK_PA5 RK_FUNC_1 &pcfg_pull_none_13ma>,
1826*4882a593Smuzhiyun					/* mac_txd0 */
1827*4882a593Smuzhiyun					<3 RK_PA4 RK_FUNC_1 &pcfg_pull_none_13ma>,
1828*4882a593Smuzhiyun					/* mac_rxd3 */
1829*4882a593Smuzhiyun					<3 RK_PA3 RK_FUNC_1 &pcfg_pull_none>,
1830*4882a593Smuzhiyun					/* mac_rxd2 */
1831*4882a593Smuzhiyun					<3 RK_PA2 RK_FUNC_1 &pcfg_pull_none>,
1832*4882a593Smuzhiyun					/* mac_txd3 */
1833*4882a593Smuzhiyun					<3 RK_PA1 RK_FUNC_1 &pcfg_pull_none_13ma>,
1834*4882a593Smuzhiyun					/* mac_txd2 */
1835*4882a593Smuzhiyun					<3 RK_PA0 RK_FUNC_1 &pcfg_pull_none_13ma>;
1836*4882a593Smuzhiyun			};
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun			rmii_pins: rmii-pins {
1839*4882a593Smuzhiyun				rockchip,pins =
1840*4882a593Smuzhiyun					/* mac_mdio */
1841*4882a593Smuzhiyun					<3 RK_PB5 RK_FUNC_1 &pcfg_pull_none>,
1842*4882a593Smuzhiyun					/* mac_txen */
1843*4882a593Smuzhiyun					<3 RK_PB4 RK_FUNC_1 &pcfg_pull_none_13ma>,
1844*4882a593Smuzhiyun					/* mac_clk */
1845*4882a593Smuzhiyun					<3 RK_PB3 RK_FUNC_1 &pcfg_pull_none>,
1846*4882a593Smuzhiyun					/* mac_rxer */
1847*4882a593Smuzhiyun					<3 RK_PB2 RK_FUNC_1 &pcfg_pull_none>,
1848*4882a593Smuzhiyun					/* mac_rxdv */
1849*4882a593Smuzhiyun					<3 RK_PB1 RK_FUNC_1 &pcfg_pull_none>,
1850*4882a593Smuzhiyun					/* mac_mdc */
1851*4882a593Smuzhiyun					<3 RK_PB0 RK_FUNC_1 &pcfg_pull_none>,
1852*4882a593Smuzhiyun					/* mac_rxd1 */
1853*4882a593Smuzhiyun					<3 RK_PA7 RK_FUNC_1 &pcfg_pull_none>,
1854*4882a593Smuzhiyun					/* mac_rxd0 */
1855*4882a593Smuzhiyun					<3 RK_PA6 RK_FUNC_1 &pcfg_pull_none>,
1856*4882a593Smuzhiyun					/* mac_txd1 */
1857*4882a593Smuzhiyun					<3 RK_PA5 RK_FUNC_1 &pcfg_pull_none_13ma>,
1858*4882a593Smuzhiyun					/* mac_txd0 */
1859*4882a593Smuzhiyun					<3 RK_PA4 RK_FUNC_1 &pcfg_pull_none_13ma>;
1860*4882a593Smuzhiyun			};
1861*4882a593Smuzhiyun		};
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun		i2c0 {
1864*4882a593Smuzhiyun			i2c0_xfer: i2c0-xfer {
1865*4882a593Smuzhiyun				rockchip,pins =
1866*4882a593Smuzhiyun					<1 RK_PB7 RK_FUNC_2 &pcfg_pull_none>,
1867*4882a593Smuzhiyun					<1 RK_PC0 RK_FUNC_2 &pcfg_pull_none>;
1868*4882a593Smuzhiyun			};
1869*4882a593Smuzhiyun		};
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun		i2c1 {
1872*4882a593Smuzhiyun			i2c1_xfer: i2c1-xfer {
1873*4882a593Smuzhiyun				rockchip,pins =
1874*4882a593Smuzhiyun					<4 RK_PA2 RK_FUNC_1 &pcfg_pull_none>,
1875*4882a593Smuzhiyun					<4 RK_PA1 RK_FUNC_1 &pcfg_pull_none>;
1876*4882a593Smuzhiyun			};
1877*4882a593Smuzhiyun		};
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun		i2c2 {
1880*4882a593Smuzhiyun			i2c2_xfer: i2c2-xfer {
1881*4882a593Smuzhiyun				rockchip,pins =
1882*4882a593Smuzhiyun					<2 RK_PA1 RK_FUNC_2 &pcfg_pull_none_12ma>,
1883*4882a593Smuzhiyun					<2 RK_PA0 RK_FUNC_2 &pcfg_pull_none_12ma>;
1884*4882a593Smuzhiyun			};
1885*4882a593Smuzhiyun		};
1886*4882a593Smuzhiyun
1887*4882a593Smuzhiyun		i2c3 {
1888*4882a593Smuzhiyun			i2c3_xfer: i2c3-xfer {
1889*4882a593Smuzhiyun				rockchip,pins =
1890*4882a593Smuzhiyun					<4 RK_PC1 RK_FUNC_1 &pcfg_pull_none>,
1891*4882a593Smuzhiyun					<4 RK_PC0 RK_FUNC_1 &pcfg_pull_none>;
1892*4882a593Smuzhiyun			};
1893*4882a593Smuzhiyun		};
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun		i2c4 {
1896*4882a593Smuzhiyun			i2c4_xfer: i2c4-xfer {
1897*4882a593Smuzhiyun				rockchip,pins =
1898*4882a593Smuzhiyun					<1 RK_PB4 RK_FUNC_1 &pcfg_pull_none>,
1899*4882a593Smuzhiyun					<1 RK_PB3 RK_FUNC_1 &pcfg_pull_none>;
1900*4882a593Smuzhiyun			};
1901*4882a593Smuzhiyun		};
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun		i2c5 {
1904*4882a593Smuzhiyun			i2c5_xfer: i2c5-xfer {
1905*4882a593Smuzhiyun				rockchip,pins =
1906*4882a593Smuzhiyun					<3 RK_PB3 RK_FUNC_2 &pcfg_pull_none>,
1907*4882a593Smuzhiyun					<3 RK_PB2 RK_FUNC_2 &pcfg_pull_none>;
1908*4882a593Smuzhiyun			};
1909*4882a593Smuzhiyun		};
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun		i2c6 {
1912*4882a593Smuzhiyun			i2c6_xfer: i2c6-xfer {
1913*4882a593Smuzhiyun				rockchip,pins =
1914*4882a593Smuzhiyun					<2 RK_PB2 RK_FUNC_2 &pcfg_pull_none>,
1915*4882a593Smuzhiyun					<2 RK_PB1 RK_FUNC_2 &pcfg_pull_none>;
1916*4882a593Smuzhiyun			};
1917*4882a593Smuzhiyun		};
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun		i2c7 {
1920*4882a593Smuzhiyun			i2c7_xfer: i2c7-xfer {
1921*4882a593Smuzhiyun				rockchip,pins =
1922*4882a593Smuzhiyun					<2 RK_PB0 RK_FUNC_2 &pcfg_pull_none>,
1923*4882a593Smuzhiyun					<2 RK_PA7 RK_FUNC_2 &pcfg_pull_none>;
1924*4882a593Smuzhiyun			};
1925*4882a593Smuzhiyun		};
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun		i2c8 {
1928*4882a593Smuzhiyun			i2c8_xfer: i2c8-xfer {
1929*4882a593Smuzhiyun				rockchip,pins =
1930*4882a593Smuzhiyun					<1 RK_PC5 RK_FUNC_1 &pcfg_pull_none>,
1931*4882a593Smuzhiyun					<1 RK_PC4 RK_FUNC_1 &pcfg_pull_none>;
1932*4882a593Smuzhiyun			};
1933*4882a593Smuzhiyun		};
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun		i2s0 {
1936*4882a593Smuzhiyun			i2s0_8ch_bus: i2s0-8ch-bus {
1937*4882a593Smuzhiyun				rockchip,pins =
1938*4882a593Smuzhiyun					<3 RK_PD0 RK_FUNC_1 &pcfg_pull_none>,
1939*4882a593Smuzhiyun					<3 RK_PD1 RK_FUNC_1 &pcfg_pull_none>,
1940*4882a593Smuzhiyun					<3 RK_PD2 RK_FUNC_1 &pcfg_pull_none>,
1941*4882a593Smuzhiyun					<3 RK_PD3 RK_FUNC_1 &pcfg_pull_none>,
1942*4882a593Smuzhiyun					<3 RK_PD4 RK_FUNC_1 &pcfg_pull_none>,
1943*4882a593Smuzhiyun					<3 RK_PD5 RK_FUNC_1 &pcfg_pull_none>,
1944*4882a593Smuzhiyun					<3 RK_PD6 RK_FUNC_1 &pcfg_pull_none>,
1945*4882a593Smuzhiyun					<3 RK_PD7 RK_FUNC_1 &pcfg_pull_none>,
1946*4882a593Smuzhiyun					<4 RK_PA0 RK_FUNC_1 &pcfg_pull_none>;
1947*4882a593Smuzhiyun			};
1948*4882a593Smuzhiyun		};
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun		i2s1 {
1951*4882a593Smuzhiyun			i2s1_2ch_bus: i2s1-2ch-bus {
1952*4882a593Smuzhiyun				rockchip,pins =
1953*4882a593Smuzhiyun					<4 RK_PA3 RK_FUNC_1 &pcfg_pull_none>,
1954*4882a593Smuzhiyun					<4 RK_PA4 RK_FUNC_1 &pcfg_pull_none>,
1955*4882a593Smuzhiyun					<4 RK_PA5 RK_FUNC_1 &pcfg_pull_none>,
1956*4882a593Smuzhiyun					<4 RK_PA6 RK_FUNC_1 &pcfg_pull_none>,
1957*4882a593Smuzhiyun					<4 RK_PA7 RK_FUNC_1 &pcfg_pull_none>;
1958*4882a593Smuzhiyun			};
1959*4882a593Smuzhiyun		};
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun		sdio0 {
1962*4882a593Smuzhiyun			sdio0_bus1: sdio0-bus1 {
1963*4882a593Smuzhiyun				rockchip,pins =
1964*4882a593Smuzhiyun					<2 RK_PC4 RK_FUNC_1 &pcfg_pull_up>;
1965*4882a593Smuzhiyun			};
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun			sdio0_bus4: sdio0-bus4 {
1968*4882a593Smuzhiyun				rockchip,pins =
1969*4882a593Smuzhiyun					<2 RK_PC4 RK_FUNC_1 &pcfg_pull_up>,
1970*4882a593Smuzhiyun					<2 RK_PC5 RK_FUNC_1 &pcfg_pull_up>,
1971*4882a593Smuzhiyun					<2 RK_PC6 RK_FUNC_1 &pcfg_pull_up>,
1972*4882a593Smuzhiyun					<2 RK_PC7 RK_FUNC_1 &pcfg_pull_up>;
1973*4882a593Smuzhiyun			};
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun			sdio0_cmd: sdio0-cmd {
1976*4882a593Smuzhiyun				rockchip,pins =
1977*4882a593Smuzhiyun					<2 RK_PD0 RK_FUNC_1 &pcfg_pull_up>;
1978*4882a593Smuzhiyun			};
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun			sdio0_clk: sdio0-clk {
1981*4882a593Smuzhiyun				rockchip,pins =
1982*4882a593Smuzhiyun					<2 RK_PD1 RK_FUNC_1 &pcfg_pull_none>;
1983*4882a593Smuzhiyun			};
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun			sdio0_cd: sdio0-cd {
1986*4882a593Smuzhiyun				rockchip,pins =
1987*4882a593Smuzhiyun					<2 RK_PD2 RK_FUNC_1 &pcfg_pull_up>;
1988*4882a593Smuzhiyun			};
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun			sdio0_pwr: sdio0-pwr {
1991*4882a593Smuzhiyun				rockchip,pins =
1992*4882a593Smuzhiyun					<2 RK_PD3 RK_FUNC_1 &pcfg_pull_up>;
1993*4882a593Smuzhiyun			};
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun			sdio0_bkpwr: sdio0-bkpwr {
1996*4882a593Smuzhiyun				rockchip,pins =
1997*4882a593Smuzhiyun					<2 RK_PD4 RK_FUNC_1 &pcfg_pull_up>;
1998*4882a593Smuzhiyun			};
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun			sdio0_wp: sdio0-wp {
2001*4882a593Smuzhiyun				rockchip,pins =
2002*4882a593Smuzhiyun					<0 RK_PA3 RK_FUNC_1 &pcfg_pull_up>;
2003*4882a593Smuzhiyun			};
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun			sdio0_int: sdio0-int {
2006*4882a593Smuzhiyun				rockchip,pins =
2007*4882a593Smuzhiyun					<0 RK_PA4 RK_FUNC_1 &pcfg_pull_up>;
2008*4882a593Smuzhiyun			};
2009*4882a593Smuzhiyun		};
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun		sdmmc {
2012*4882a593Smuzhiyun			sdmmc_bus1: sdmmc-bus1 {
2013*4882a593Smuzhiyun				rockchip,pins =
2014*4882a593Smuzhiyun					<4 RK_PB0 RK_FUNC_1 &pcfg_pull_up>;
2015*4882a593Smuzhiyun			};
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun			sdmmc_bus4: sdmmc-bus4 {
2018*4882a593Smuzhiyun				rockchip,pins =
2019*4882a593Smuzhiyun					<4 RK_PB0 RK_FUNC_1 &pcfg_pull_up>,
2020*4882a593Smuzhiyun					<4 RK_PB1 RK_FUNC_1 &pcfg_pull_up>,
2021*4882a593Smuzhiyun					<4 RK_PB2 RK_FUNC_1 &pcfg_pull_up>,
2022*4882a593Smuzhiyun					<4 RK_PB3 RK_FUNC_1 &pcfg_pull_up>;
2023*4882a593Smuzhiyun			};
2024*4882a593Smuzhiyun
2025*4882a593Smuzhiyun			sdmmc_clk: sdmmc-clk {
2026*4882a593Smuzhiyun				rockchip,pins =
2027*4882a593Smuzhiyun					<4 RK_PB4 RK_FUNC_1 &pcfg_pull_none>;
2028*4882a593Smuzhiyun			};
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun			sdmmc_cmd: sdmmc-cmd {
2031*4882a593Smuzhiyun				rockchip,pins =
2032*4882a593Smuzhiyun					<4 RK_PB5 RK_FUNC_1 &pcfg_pull_up>;
2033*4882a593Smuzhiyun			};
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun			sdmmc_cd: sdmcc-cd {
2036*4882a593Smuzhiyun				rockchip,pins =
2037*4882a593Smuzhiyun					<0 RK_PA7 RK_FUNC_1 &pcfg_pull_up>;
2038*4882a593Smuzhiyun			};
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun			sdmmc_wp: sdmmc-wp {
2041*4882a593Smuzhiyun				rockchip,pins =
2042*4882a593Smuzhiyun					<0 RK_PB0 RK_FUNC_1 &pcfg_pull_up>;
2043*4882a593Smuzhiyun			};
2044*4882a593Smuzhiyun		};
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun		sleep {
2047*4882a593Smuzhiyun			ap_pwroff: ap-pwroff {
2048*4882a593Smuzhiyun				rockchip,pins = <1 RK_PA5 RK_FUNC_1 &pcfg_pull_none>;
2049*4882a593Smuzhiyun			};
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun			ddrio_pwroff: ddrio-pwroff {
2052*4882a593Smuzhiyun				rockchip,pins = <0 RK_PA1 RK_FUNC_1 &pcfg_pull_none>;
2053*4882a593Smuzhiyun			};
2054*4882a593Smuzhiyun		};
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun		spdif {
2057*4882a593Smuzhiyun			spdif_bus: spdif-bus {
2058*4882a593Smuzhiyun				rockchip,pins =
2059*4882a593Smuzhiyun					<4 RK_PC5 RK_FUNC_1 &pcfg_pull_none>;
2060*4882a593Smuzhiyun			};
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun			spdif_bus_1: spdif-bus-1 {
2063*4882a593Smuzhiyun				rockchip,pins =
2064*4882a593Smuzhiyun					<3 RK_PC0 RK_FUNC_3 &pcfg_pull_none>;
2065*4882a593Smuzhiyun			};
2066*4882a593Smuzhiyun		};
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun		spi0 {
2069*4882a593Smuzhiyun			spi0_clk: spi0-clk {
2070*4882a593Smuzhiyun				rockchip,pins =
2071*4882a593Smuzhiyun					<3 RK_PA6 RK_FUNC_2 &pcfg_pull_up>;
2072*4882a593Smuzhiyun			};
2073*4882a593Smuzhiyun			spi0_cs0: spi0-cs0 {
2074*4882a593Smuzhiyun				rockchip,pins =
2075*4882a593Smuzhiyun					<3 RK_PA7 RK_FUNC_2 &pcfg_pull_up>;
2076*4882a593Smuzhiyun			};
2077*4882a593Smuzhiyun			spi0_cs1: spi0-cs1 {
2078*4882a593Smuzhiyun				rockchip,pins =
2079*4882a593Smuzhiyun					<3 RK_PB0 RK_FUNC_2 &pcfg_pull_up>;
2080*4882a593Smuzhiyun			};
2081*4882a593Smuzhiyun			spi0_tx: spi0-tx {
2082*4882a593Smuzhiyun				rockchip,pins =
2083*4882a593Smuzhiyun					<3 RK_PA5 RK_FUNC_2 &pcfg_pull_up>;
2084*4882a593Smuzhiyun			};
2085*4882a593Smuzhiyun			spi0_rx: spi0-rx {
2086*4882a593Smuzhiyun				rockchip,pins =
2087*4882a593Smuzhiyun					<3 RK_PA4 RK_FUNC_2 &pcfg_pull_up>;
2088*4882a593Smuzhiyun			};
2089*4882a593Smuzhiyun		};
2090*4882a593Smuzhiyun
2091*4882a593Smuzhiyun		spi1 {
2092*4882a593Smuzhiyun			spi1_clk: spi1-clk {
2093*4882a593Smuzhiyun				rockchip,pins =
2094*4882a593Smuzhiyun					<1 RK_PB1 RK_FUNC_2 &pcfg_pull_up>;
2095*4882a593Smuzhiyun			};
2096*4882a593Smuzhiyun			spi1_cs0: spi1-cs0 {
2097*4882a593Smuzhiyun				rockchip,pins =
2098*4882a593Smuzhiyun					<1 RK_PB2 RK_FUNC_2 &pcfg_pull_up>;
2099*4882a593Smuzhiyun			};
2100*4882a593Smuzhiyun			spi1_rx: spi1-rx {
2101*4882a593Smuzhiyun				rockchip,pins =
2102*4882a593Smuzhiyun					<1 RK_PA7 RK_FUNC_2 &pcfg_pull_up>;
2103*4882a593Smuzhiyun			};
2104*4882a593Smuzhiyun			spi1_tx: spi1-tx {
2105*4882a593Smuzhiyun				rockchip,pins =
2106*4882a593Smuzhiyun					<1 RK_PB0 RK_FUNC_2 &pcfg_pull_up>;
2107*4882a593Smuzhiyun			};
2108*4882a593Smuzhiyun		};
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun		spi2 {
2111*4882a593Smuzhiyun			spi2_clk: spi2-clk {
2112*4882a593Smuzhiyun				rockchip,pins =
2113*4882a593Smuzhiyun					<2 RK_PB3 RK_FUNC_1 &pcfg_pull_up>;
2114*4882a593Smuzhiyun			};
2115*4882a593Smuzhiyun			spi2_cs0: spi2-cs0 {
2116*4882a593Smuzhiyun				rockchip,pins =
2117*4882a593Smuzhiyun					<2 RK_PB4 RK_FUNC_1 &pcfg_pull_up>;
2118*4882a593Smuzhiyun			};
2119*4882a593Smuzhiyun			spi2_rx: spi2-rx {
2120*4882a593Smuzhiyun				rockchip,pins =
2121*4882a593Smuzhiyun					<2 RK_PB1 RK_FUNC_1 &pcfg_pull_up>;
2122*4882a593Smuzhiyun			};
2123*4882a593Smuzhiyun			spi2_tx: spi2-tx {
2124*4882a593Smuzhiyun				rockchip,pins =
2125*4882a593Smuzhiyun					<2 RK_PB2 RK_FUNC_1 &pcfg_pull_up>;
2126*4882a593Smuzhiyun			};
2127*4882a593Smuzhiyun		};
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun		spi3 {
2130*4882a593Smuzhiyun			spi3_clk: spi3-clk {
2131*4882a593Smuzhiyun				rockchip,pins =
2132*4882a593Smuzhiyun					<1 RK_PC1 RK_FUNC_1 &pcfg_pull_up>;
2133*4882a593Smuzhiyun			};
2134*4882a593Smuzhiyun			spi3_cs0: spi3-cs0 {
2135*4882a593Smuzhiyun				rockchip,pins =
2136*4882a593Smuzhiyun					<1 RK_PC2 RK_FUNC_1 &pcfg_pull_up>;
2137*4882a593Smuzhiyun			};
2138*4882a593Smuzhiyun			spi3_rx: spi3-rx {
2139*4882a593Smuzhiyun				rockchip,pins =
2140*4882a593Smuzhiyun					<1 RK_PB7 RK_FUNC_1 &pcfg_pull_up>;
2141*4882a593Smuzhiyun			};
2142*4882a593Smuzhiyun			spi3_tx: spi3-tx {
2143*4882a593Smuzhiyun				rockchip,pins =
2144*4882a593Smuzhiyun					<1 RK_PC0 RK_FUNC_1 &pcfg_pull_up>;
2145*4882a593Smuzhiyun			};
2146*4882a593Smuzhiyun		};
2147*4882a593Smuzhiyun
2148*4882a593Smuzhiyun		spi4 {
2149*4882a593Smuzhiyun			spi4_clk: spi4-clk {
2150*4882a593Smuzhiyun				rockchip,pins =
2151*4882a593Smuzhiyun					<3 RK_PA2 RK_FUNC_2 &pcfg_pull_up>;
2152*4882a593Smuzhiyun			};
2153*4882a593Smuzhiyun			spi4_cs0: spi4-cs0 {
2154*4882a593Smuzhiyun				rockchip,pins =
2155*4882a593Smuzhiyun					<3 RK_PA3 RK_FUNC_2 &pcfg_pull_up>;
2156*4882a593Smuzhiyun			};
2157*4882a593Smuzhiyun			spi4_rx: spi4-rx {
2158*4882a593Smuzhiyun				rockchip,pins =
2159*4882a593Smuzhiyun					<3 RK_PA0 RK_FUNC_2 &pcfg_pull_up>;
2160*4882a593Smuzhiyun			};
2161*4882a593Smuzhiyun			spi4_tx: spi4-tx {
2162*4882a593Smuzhiyun				rockchip,pins =
2163*4882a593Smuzhiyun					<3 RK_PA1 RK_FUNC_2 &pcfg_pull_up>;
2164*4882a593Smuzhiyun			};
2165*4882a593Smuzhiyun		};
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun		spi5 {
2168*4882a593Smuzhiyun			spi5_clk: spi5-clk {
2169*4882a593Smuzhiyun				rockchip,pins =
2170*4882a593Smuzhiyun					<2 RK_PC6 RK_FUNC_2 &pcfg_pull_up>;
2171*4882a593Smuzhiyun			};
2172*4882a593Smuzhiyun			spi5_cs0: spi5-cs0 {
2173*4882a593Smuzhiyun				rockchip,pins =
2174*4882a593Smuzhiyun					<2 RK_PC7 RK_FUNC_2 &pcfg_pull_up>;
2175*4882a593Smuzhiyun			};
2176*4882a593Smuzhiyun			spi5_rx: spi5-rx {
2177*4882a593Smuzhiyun				rockchip,pins =
2178*4882a593Smuzhiyun					<2 RK_PC4 RK_FUNC_2 &pcfg_pull_up>;
2179*4882a593Smuzhiyun			};
2180*4882a593Smuzhiyun			spi5_tx: spi5-tx {
2181*4882a593Smuzhiyun				rockchip,pins =
2182*4882a593Smuzhiyun					<2 RK_PC5 RK_FUNC_2 &pcfg_pull_up>;
2183*4882a593Smuzhiyun			};
2184*4882a593Smuzhiyun		};
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun		tsadc {
2187*4882a593Smuzhiyun			otp_gpio: otp-gpio {
2188*4882a593Smuzhiyun				rockchip,pins = <1 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>;
2189*4882a593Smuzhiyun			};
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun			otp_out: otp-out {
2192*4882a593Smuzhiyun				rockchip,pins = <1 RK_PA6 RK_FUNC_1 &pcfg_pull_none>;
2193*4882a593Smuzhiyun			};
2194*4882a593Smuzhiyun		};
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun		uart0 {
2197*4882a593Smuzhiyun			uart0_xfer: uart0-xfer {
2198*4882a593Smuzhiyun				rockchip,pins =
2199*4882a593Smuzhiyun					<2 RK_PC0 RK_FUNC_1 &pcfg_pull_up>,
2200*4882a593Smuzhiyun					<2 RK_PC1 RK_FUNC_1 &pcfg_pull_none>;
2201*4882a593Smuzhiyun			};
2202*4882a593Smuzhiyun
2203*4882a593Smuzhiyun			uart0_cts: uart0-cts {
2204*4882a593Smuzhiyun				rockchip,pins =
2205*4882a593Smuzhiyun					<2 RK_PC2 RK_FUNC_1 &pcfg_pull_none>;
2206*4882a593Smuzhiyun			};
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun			uart0_rts: uart0-rts {
2209*4882a593Smuzhiyun				rockchip,pins =
2210*4882a593Smuzhiyun					<2 RK_PC3 RK_FUNC_1 &pcfg_pull_none>;
2211*4882a593Smuzhiyun			};
2212*4882a593Smuzhiyun		};
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun		uart1 {
2215*4882a593Smuzhiyun			uart1_xfer: uart1-xfer {
2216*4882a593Smuzhiyun				rockchip,pins =
2217*4882a593Smuzhiyun					<3 RK_PB4 RK_FUNC_2 &pcfg_pull_up>,
2218*4882a593Smuzhiyun					<3 RK_PB5 RK_FUNC_2 &pcfg_pull_none>;
2219*4882a593Smuzhiyun			};
2220*4882a593Smuzhiyun		};
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun		uart2a {
2223*4882a593Smuzhiyun			uart2a_xfer: uart2a-xfer {
2224*4882a593Smuzhiyun				rockchip,pins =
2225*4882a593Smuzhiyun					<4 RK_PB0 RK_FUNC_2 &pcfg_pull_up>,
2226*4882a593Smuzhiyun					<4 RK_PB1 RK_FUNC_2 &pcfg_pull_none>;
2227*4882a593Smuzhiyun			};
2228*4882a593Smuzhiyun		};
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun		uart2b {
2231*4882a593Smuzhiyun			uart2b_xfer: uart2b-xfer {
2232*4882a593Smuzhiyun				rockchip,pins =
2233*4882a593Smuzhiyun					<4 RK_PC0 RK_FUNC_2 &pcfg_pull_up>,
2234*4882a593Smuzhiyun					<4 RK_PC1 RK_FUNC_2 &pcfg_pull_none>;
2235*4882a593Smuzhiyun			};
2236*4882a593Smuzhiyun		};
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun		uart2c {
2239*4882a593Smuzhiyun			uart2c_xfer: uart2c-xfer {
2240*4882a593Smuzhiyun				rockchip,pins =
2241*4882a593Smuzhiyun					<4 RK_PC3 RK_FUNC_1 &pcfg_pull_up>,
2242*4882a593Smuzhiyun					<4 RK_PC4 RK_FUNC_1 &pcfg_pull_none>;
2243*4882a593Smuzhiyun			};
2244*4882a593Smuzhiyun		};
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun		uart3 {
2247*4882a593Smuzhiyun			uart3_xfer: uart3-xfer {
2248*4882a593Smuzhiyun				rockchip,pins =
2249*4882a593Smuzhiyun					<3 RK_PB6 RK_FUNC_2 &pcfg_pull_up>,
2250*4882a593Smuzhiyun					<3 RK_PB7 RK_FUNC_2 &pcfg_pull_none>;
2251*4882a593Smuzhiyun			};
2252*4882a593Smuzhiyun
2253*4882a593Smuzhiyun			uart3_cts: uart3-cts {
2254*4882a593Smuzhiyun				rockchip,pins =
2255*4882a593Smuzhiyun					<3 RK_PC2 RK_FUNC_2 &pcfg_pull_none>;
2256*4882a593Smuzhiyun			};
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun			uart3_rts: uart3-rts {
2259*4882a593Smuzhiyun				rockchip,pins =
2260*4882a593Smuzhiyun					<3 RK_PC3 RK_FUNC_2 &pcfg_pull_none>;
2261*4882a593Smuzhiyun			};
2262*4882a593Smuzhiyun		};
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun		uart4 {
2265*4882a593Smuzhiyun			uart4_xfer: uart4-xfer {
2266*4882a593Smuzhiyun				rockchip,pins =
2267*4882a593Smuzhiyun					<1 RK_PA7 RK_FUNC_1 &pcfg_pull_up>,
2268*4882a593Smuzhiyun					<1 RK_PB0 RK_FUNC_1 &pcfg_pull_none>;
2269*4882a593Smuzhiyun			};
2270*4882a593Smuzhiyun		};
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun		uarthdcp {
2273*4882a593Smuzhiyun			uarthdcp_xfer: uarthdcp-xfer {
2274*4882a593Smuzhiyun				rockchip,pins =
2275*4882a593Smuzhiyun					<4 RK_PC5 RK_FUNC_2 &pcfg_pull_up>,
2276*4882a593Smuzhiyun					<4 RK_PC6 RK_FUNC_2 &pcfg_pull_none>;
2277*4882a593Smuzhiyun			};
2278*4882a593Smuzhiyun		};
2279*4882a593Smuzhiyun
2280*4882a593Smuzhiyun		pwm0 {
2281*4882a593Smuzhiyun			pwm0_pin: pwm0-pin {
2282*4882a593Smuzhiyun				rockchip,pins =
2283*4882a593Smuzhiyun					<4 RK_PC2 RK_FUNC_1 &pcfg_pull_none>;
2284*4882a593Smuzhiyun			};
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun			vop0_pwm_pin: vop0-pwm-pin {
2287*4882a593Smuzhiyun				rockchip,pins =
2288*4882a593Smuzhiyun					<4 RK_PC2 RK_FUNC_2 &pcfg_pull_none>;
2289*4882a593Smuzhiyun			};
2290*4882a593Smuzhiyun		};
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun		pwm1 {
2293*4882a593Smuzhiyun			pwm1_pin: pwm1-pin {
2294*4882a593Smuzhiyun				rockchip,pins =
2295*4882a593Smuzhiyun					<4 RK_PC6 RK_FUNC_1 &pcfg_pull_none>;
2296*4882a593Smuzhiyun			};
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun			vop1_pwm_pin: vop1-pwm-pin {
2299*4882a593Smuzhiyun				rockchip,pins =
2300*4882a593Smuzhiyun					<4 RK_PC2 RK_FUNC_3 &pcfg_pull_none>;
2301*4882a593Smuzhiyun			};
2302*4882a593Smuzhiyun		};
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun		pwm2 {
2305*4882a593Smuzhiyun			pwm2_pin: pwm2-pin {
2306*4882a593Smuzhiyun				rockchip,pins =
2307*4882a593Smuzhiyun					<1 RK_PC3 RK_FUNC_1 &pcfg_pull_none>;
2308*4882a593Smuzhiyun			};
2309*4882a593Smuzhiyun		};
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun		pwm3a {
2312*4882a593Smuzhiyun			pwm3a_pin: pwm3a-pin {
2313*4882a593Smuzhiyun				rockchip,pins =
2314*4882a593Smuzhiyun					<0 RK_PA6 RK_FUNC_1 &pcfg_pull_none>;
2315*4882a593Smuzhiyun			};
2316*4882a593Smuzhiyun		};
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun		pwm3b {
2319*4882a593Smuzhiyun			pwm3b_pin: pwm3b-pin {
2320*4882a593Smuzhiyun				rockchip,pins =
2321*4882a593Smuzhiyun					<1 RK_PB6 RK_FUNC_1 &pcfg_pull_none>;
2322*4882a593Smuzhiyun			};
2323*4882a593Smuzhiyun		};
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun		hdmi {
2326*4882a593Smuzhiyun			hdmi_i2c_xfer: hdmi-i2c-xfer {
2327*4882a593Smuzhiyun				rockchip,pins =
2328*4882a593Smuzhiyun					<4 RK_PC1 RK_FUNC_3 &pcfg_pull_none>,
2329*4882a593Smuzhiyun					<4 RK_PC0 RK_FUNC_3 &pcfg_pull_none>;
2330*4882a593Smuzhiyun			};
2331*4882a593Smuzhiyun
2332*4882a593Smuzhiyun			hdmi_cec: hdmi-cec {
2333*4882a593Smuzhiyun				rockchip,pins =
2334*4882a593Smuzhiyun					<4 RK_PC7 RK_FUNC_1 &pcfg_pull_none>;
2335*4882a593Smuzhiyun			};
2336*4882a593Smuzhiyun		};
2337*4882a593Smuzhiyun
2338*4882a593Smuzhiyun		pcie {
2339*4882a593Smuzhiyun			pcie_clkreqn: pci-clkreqn {
2340*4882a593Smuzhiyun				rockchip,pins =
2341*4882a593Smuzhiyun					<2 RK_PD2 RK_FUNC_2 &pcfg_pull_none>;
2342*4882a593Smuzhiyun			};
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun			pcie_clkreqnb: pci-clkreqnb {
2345*4882a593Smuzhiyun				rockchip,pins =
2346*4882a593Smuzhiyun					<4 RK_PD0 RK_FUNC_1 &pcfg_pull_none>;
2347*4882a593Smuzhiyun			};
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun			pcie_clkreqn_cpm: pci-clkreqn-cpm {
2350*4882a593Smuzhiyun				rockchip,pins =
2351*4882a593Smuzhiyun					<2 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>;
2352*4882a593Smuzhiyun			};
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun			pcie_clkreqnb_cpm: pci-clkreqnb-cpm {
2355*4882a593Smuzhiyun				rockchip,pins =
2356*4882a593Smuzhiyun					<4 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>;
2357*4882a593Smuzhiyun			};
2358*4882a593Smuzhiyun		};
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun	};
2361*4882a593Smuzhiyun};
2362