xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/rk3368.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (c) 2015 Heiko Stuebner <heiko@sntech.de>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
7*4882a593Smuzhiyun * whole.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun *  a) This library is free software; you can redistribute it and/or
10*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License as
11*4882a593Smuzhiyun *     published by the Free Software Foundation; either version 2 of the
12*4882a593Smuzhiyun *     License, or (at your option) any later version.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun *     This library is distributed in the hope that it will be useful,
15*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17*4882a593Smuzhiyun *     GNU General Public License for more details.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Or, alternatively,
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
22*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
23*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
24*4882a593Smuzhiyun *     restriction, including without limitation the rights to use,
25*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
26*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
27*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
28*4882a593Smuzhiyun *     conditions:
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
31*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
34*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
38*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun#include <dt-bindings/clock/rk3368-cru.h>
44*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
45*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
46*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
47*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
48*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
49*4882a593Smuzhiyun#include <dt-bindings/memory/rk3368-dmc.h>
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun/ {
52*4882a593Smuzhiyun	compatible = "rockchip,rk3368";
53*4882a593Smuzhiyun	interrupt-parent = <&gic>;
54*4882a593Smuzhiyun	#address-cells = <2>;
55*4882a593Smuzhiyun	#size-cells = <2>;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun	aliases {
58*4882a593Smuzhiyun		ethernet0 = &gmac;
59*4882a593Smuzhiyun		i2c0 = &i2c0;
60*4882a593Smuzhiyun		i2c1 = &i2c1;
61*4882a593Smuzhiyun		i2c2 = &i2c2;
62*4882a593Smuzhiyun		i2c3 = &i2c3;
63*4882a593Smuzhiyun		i2c4 = &i2c4;
64*4882a593Smuzhiyun		i2c5 = &i2c5;
65*4882a593Smuzhiyun		serial0 = &uart0;
66*4882a593Smuzhiyun		serial1 = &uart1;
67*4882a593Smuzhiyun		serial2 = &uart2;
68*4882a593Smuzhiyun		serial3 = &uart3;
69*4882a593Smuzhiyun		serial4 = &uart4;
70*4882a593Smuzhiyun		spi0 = &spi0;
71*4882a593Smuzhiyun		spi1 = &spi1;
72*4882a593Smuzhiyun		spi2 = &spi2;
73*4882a593Smuzhiyun	};
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun	cpus {
76*4882a593Smuzhiyun		#address-cells = <0x2>;
77*4882a593Smuzhiyun		#size-cells = <0x0>;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		cpu-map {
80*4882a593Smuzhiyun			cluster0 {
81*4882a593Smuzhiyun				core0 {
82*4882a593Smuzhiyun					cpu = <&cpu_b0>;
83*4882a593Smuzhiyun				};
84*4882a593Smuzhiyun				core1 {
85*4882a593Smuzhiyun					cpu = <&cpu_b1>;
86*4882a593Smuzhiyun				};
87*4882a593Smuzhiyun				core2 {
88*4882a593Smuzhiyun					cpu = <&cpu_b2>;
89*4882a593Smuzhiyun				};
90*4882a593Smuzhiyun				core3 {
91*4882a593Smuzhiyun					cpu = <&cpu_b3>;
92*4882a593Smuzhiyun				};
93*4882a593Smuzhiyun			};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun			cluster1 {
96*4882a593Smuzhiyun				core0 {
97*4882a593Smuzhiyun					cpu = <&cpu_l0>;
98*4882a593Smuzhiyun				};
99*4882a593Smuzhiyun				core1 {
100*4882a593Smuzhiyun					cpu = <&cpu_l1>;
101*4882a593Smuzhiyun				};
102*4882a593Smuzhiyun				core2 {
103*4882a593Smuzhiyun					cpu = <&cpu_l2>;
104*4882a593Smuzhiyun				};
105*4882a593Smuzhiyun				core3 {
106*4882a593Smuzhiyun					cpu = <&cpu_l3>;
107*4882a593Smuzhiyun				};
108*4882a593Smuzhiyun			};
109*4882a593Smuzhiyun		};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun		idle-states {
112*4882a593Smuzhiyun			entry-method = "psci";
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun			cpu_sleep: cpu-sleep-0 {
115*4882a593Smuzhiyun				compatible = "arm,idle-state";
116*4882a593Smuzhiyun				arm,psci-suspend-param = <0x1010000>;
117*4882a593Smuzhiyun				entry-latency-us = <0x3fffffff>;
118*4882a593Smuzhiyun				exit-latency-us = <0x40000000>;
119*4882a593Smuzhiyun				min-residency-us = <0xffffffff>;
120*4882a593Smuzhiyun			};
121*4882a593Smuzhiyun		};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun		cpu_l0: cpu@0 {
124*4882a593Smuzhiyun			device_type = "cpu";
125*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
126*4882a593Smuzhiyun			reg = <0x0 0x0>;
127*4882a593Smuzhiyun			cpu-idle-states = <&cpu_sleep>;
128*4882a593Smuzhiyun			enable-method = "psci";
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
131*4882a593Smuzhiyun		};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun		cpu_l1: cpu@1 {
134*4882a593Smuzhiyun			device_type = "cpu";
135*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
136*4882a593Smuzhiyun			reg = <0x0 0x1>;
137*4882a593Smuzhiyun			cpu-idle-states = <&cpu_sleep>;
138*4882a593Smuzhiyun			enable-method = "psci";
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun		cpu_l2: cpu@2 {
142*4882a593Smuzhiyun			device_type = "cpu";
143*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
144*4882a593Smuzhiyun			reg = <0x0 0x2>;
145*4882a593Smuzhiyun			cpu-idle-states = <&cpu_sleep>;
146*4882a593Smuzhiyun			enable-method = "psci";
147*4882a593Smuzhiyun		};
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun		cpu_l3: cpu@3 {
150*4882a593Smuzhiyun			device_type = "cpu";
151*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
152*4882a593Smuzhiyun			reg = <0x0 0x3>;
153*4882a593Smuzhiyun			cpu-idle-states = <&cpu_sleep>;
154*4882a593Smuzhiyun			enable-method = "psci";
155*4882a593Smuzhiyun		};
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun		cpu_b0: cpu@100 {
158*4882a593Smuzhiyun			device_type = "cpu";
159*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
160*4882a593Smuzhiyun			reg = <0x0 0x100>;
161*4882a593Smuzhiyun			cpu-idle-states = <&cpu_sleep>;
162*4882a593Smuzhiyun			enable-method = "psci";
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
165*4882a593Smuzhiyun		};
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun		cpu_b1: cpu@101 {
168*4882a593Smuzhiyun			device_type = "cpu";
169*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
170*4882a593Smuzhiyun			reg = <0x0 0x101>;
171*4882a593Smuzhiyun			cpu-idle-states = <&cpu_sleep>;
172*4882a593Smuzhiyun			enable-method = "psci";
173*4882a593Smuzhiyun		};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun		cpu_b2: cpu@102 {
176*4882a593Smuzhiyun			device_type = "cpu";
177*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
178*4882a593Smuzhiyun			reg = <0x0 0x102>;
179*4882a593Smuzhiyun			cpu-idle-states = <&cpu_sleep>;
180*4882a593Smuzhiyun			enable-method = "psci";
181*4882a593Smuzhiyun		};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun		cpu_b3: cpu@103 {
184*4882a593Smuzhiyun			device_type = "cpu";
185*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
186*4882a593Smuzhiyun			reg = <0x0 0x103>;
187*4882a593Smuzhiyun			cpu-idle-states = <&cpu_sleep>;
188*4882a593Smuzhiyun			enable-method = "psci";
189*4882a593Smuzhiyun		};
190*4882a593Smuzhiyun	};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun	arm-pmu {
193*4882a593Smuzhiyun		compatible = "arm,armv8-pmuv3";
194*4882a593Smuzhiyun		interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
195*4882a593Smuzhiyun			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
196*4882a593Smuzhiyun			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
197*4882a593Smuzhiyun			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
198*4882a593Smuzhiyun			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
199*4882a593Smuzhiyun			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
200*4882a593Smuzhiyun			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
201*4882a593Smuzhiyun			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
202*4882a593Smuzhiyun		interrupt-affinity = <&cpu_l0>, <&cpu_l1>, <&cpu_l2>,
203*4882a593Smuzhiyun				     <&cpu_l3>, <&cpu_b0>, <&cpu_b1>,
204*4882a593Smuzhiyun				     <&cpu_b2>, <&cpu_b3>;
205*4882a593Smuzhiyun	};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun	psci: psci {
208*4882a593Smuzhiyun		compatible = "arm,psci-0.2";
209*4882a593Smuzhiyun		method = "smc";
210*4882a593Smuzhiyun	};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun	timer {
213*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
214*4882a593Smuzhiyun		interrupts = <GIC_PPI 13
215*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
216*4882a593Smuzhiyun			     <GIC_PPI 14
217*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
218*4882a593Smuzhiyun			     <GIC_PPI 11
219*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
220*4882a593Smuzhiyun			     <GIC_PPI 10
221*4882a593Smuzhiyun			(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
222*4882a593Smuzhiyun	};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun	xin24m: oscillator {
225*4882a593Smuzhiyun		compatible = "fixed-clock";
226*4882a593Smuzhiyun		clock-frequency = <24000000>;
227*4882a593Smuzhiyun		clock-output-names = "xin24m";
228*4882a593Smuzhiyun		#clock-cells = <0>;
229*4882a593Smuzhiyun	};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun	dmc: dmc@ff610000 {
232*4882a593Smuzhiyun		compatible = "rockchip,rk3368-dmc", "syscon";
233*4882a593Smuzhiyun		rockchip,cru = <&cru>;
234*4882a593Smuzhiyun		rockchip,grf = <&grf>;
235*4882a593Smuzhiyun		rockchip,msch = <&service_msch>;
236*4882a593Smuzhiyun		reg = <0 0xff610000 0 0x400
237*4882a593Smuzhiyun		       0 0xff620000 0 0x400>;
238*4882a593Smuzhiyun	};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun	service_msch: syscon@ffac0000 {
241*4882a593Smuzhiyun		compatible = "rockchip,rk3368-msch", "syscon";
242*4882a593Smuzhiyun		reg = <0x0 0xffac0000 0x0 0x2000>;
243*4882a593Smuzhiyun		status = "okay";
244*4882a593Smuzhiyun	};
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun	sdmmc: dwmmc@ff0c0000 {
247*4882a593Smuzhiyun		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
248*4882a593Smuzhiyun		reg = <0x0 0xff0c0000 0x0 0x4000>;
249*4882a593Smuzhiyun		clock-freq-min-max = <400000 150000000>;
250*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
251*4882a593Smuzhiyun			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
252*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
253*4882a593Smuzhiyun		fifo-depth = <0x100>;
254*4882a593Smuzhiyun		cd-gpios = <&gpio2 RK_PB3 GPIO_ACTIVE_HIGH>;
255*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
256*4882a593Smuzhiyun		status = "disabled";
257*4882a593Smuzhiyun	};
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun	sdio0: dwmmc@ff0d0000 {
260*4882a593Smuzhiyun		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
261*4882a593Smuzhiyun		reg = <0x0 0xff0d0000 0x0 0x4000>;
262*4882a593Smuzhiyun		clock-freq-min-max = <400000 150000000>;
263*4882a593Smuzhiyun		clocks = <&cru HCLK_SDIO0>, <&cru SCLK_SDIO0>,
264*4882a593Smuzhiyun			 <&cru SCLK_SDIO0_DRV>, <&cru SCLK_SDIO0_SAMPLE>;
265*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drv", "ciu-sample";
266*4882a593Smuzhiyun		fifo-depth = <0x100>;
267*4882a593Smuzhiyun		interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
268*4882a593Smuzhiyun		status = "disabled";
269*4882a593Smuzhiyun	};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun	emmc: dwmmc@ff0f0000 {
272*4882a593Smuzhiyun		compatible = "rockchip,rk3368-dw-mshc", "rockchip,rk3288-dw-mshc";
273*4882a593Smuzhiyun		reg = <0x0 0xff0f0000 0x0 0x4000>;
274*4882a593Smuzhiyun		clock-freq-min-max = <400000 150000000>;
275*4882a593Smuzhiyun		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
276*4882a593Smuzhiyun			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
277*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
278*4882a593Smuzhiyun		fifo-depth = <0x100>;
279*4882a593Smuzhiyun		interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
280*4882a593Smuzhiyun		status = "disabled";
281*4882a593Smuzhiyun	};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun	saradc: saradc@ff100000 {
284*4882a593Smuzhiyun		compatible = "rockchip,saradc";
285*4882a593Smuzhiyun		reg = <0x0 0xff100000 0x0 0x100>;
286*4882a593Smuzhiyun		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
287*4882a593Smuzhiyun		#io-channel-cells = <1>;
288*4882a593Smuzhiyun		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
289*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
290*4882a593Smuzhiyun		status = "disabled";
291*4882a593Smuzhiyun	};
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun	spi0: spi@ff110000 {
294*4882a593Smuzhiyun		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
295*4882a593Smuzhiyun		reg = <0x0 0xff110000 0x0 0x1000>;
296*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
297*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
298*4882a593Smuzhiyun		interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
299*4882a593Smuzhiyun		pinctrl-names = "default";
300*4882a593Smuzhiyun		pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>;
301*4882a593Smuzhiyun		#address-cells = <1>;
302*4882a593Smuzhiyun		#size-cells = <0>;
303*4882a593Smuzhiyun		status = "disabled";
304*4882a593Smuzhiyun	};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun	spi1: spi@ff120000 {
307*4882a593Smuzhiyun		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
308*4882a593Smuzhiyun		reg = <0x0 0xff120000 0x0 0x1000>;
309*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
310*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
311*4882a593Smuzhiyun		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
312*4882a593Smuzhiyun		pinctrl-names = "default";
313*4882a593Smuzhiyun		pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>;
314*4882a593Smuzhiyun		#address-cells = <1>;
315*4882a593Smuzhiyun		#size-cells = <0>;
316*4882a593Smuzhiyun		status = "disabled";
317*4882a593Smuzhiyun	};
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun	spi2: spi@ff130000 {
320*4882a593Smuzhiyun		compatible = "rockchip,rk3368-spi", "rockchip,rk3066-spi";
321*4882a593Smuzhiyun		reg = <0x0 0xff130000 0x0 0x1000>;
322*4882a593Smuzhiyun		clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>;
323*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
324*4882a593Smuzhiyun		interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
325*4882a593Smuzhiyun		pinctrl-names = "default";
326*4882a593Smuzhiyun		pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>;
327*4882a593Smuzhiyun		#address-cells = <1>;
328*4882a593Smuzhiyun		#size-cells = <0>;
329*4882a593Smuzhiyun		status = "disabled";
330*4882a593Smuzhiyun	};
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun	i2c1: i2c@ff140000 {
333*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
334*4882a593Smuzhiyun		reg = <0x0 0xff140000 0x0 0x1000>;
335*4882a593Smuzhiyun		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
336*4882a593Smuzhiyun		#address-cells = <1>;
337*4882a593Smuzhiyun		#size-cells = <0>;
338*4882a593Smuzhiyun		clock-names = "i2c";
339*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C1>;
340*4882a593Smuzhiyun		pinctrl-names = "default";
341*4882a593Smuzhiyun		pinctrl-0 = <&i2c1_xfer>;
342*4882a593Smuzhiyun		status = "disabled";
343*4882a593Smuzhiyun	};
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun	i2c3: i2c@ff150000 {
346*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
347*4882a593Smuzhiyun		reg = <0x0 0xff150000 0x0 0x1000>;
348*4882a593Smuzhiyun		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
349*4882a593Smuzhiyun		#address-cells = <1>;
350*4882a593Smuzhiyun		#size-cells = <0>;
351*4882a593Smuzhiyun		clock-names = "i2c";
352*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C3>;
353*4882a593Smuzhiyun		pinctrl-names = "default";
354*4882a593Smuzhiyun		pinctrl-0 = <&i2c3_xfer>;
355*4882a593Smuzhiyun		status = "disabled";
356*4882a593Smuzhiyun	};
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun	i2c4: i2c@ff160000 {
359*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
360*4882a593Smuzhiyun		reg = <0x0 0xff160000 0x0 0x1000>;
361*4882a593Smuzhiyun		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
362*4882a593Smuzhiyun		#address-cells = <1>;
363*4882a593Smuzhiyun		#size-cells = <0>;
364*4882a593Smuzhiyun		clock-names = "i2c";
365*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C4>;
366*4882a593Smuzhiyun		pinctrl-names = "default";
367*4882a593Smuzhiyun		pinctrl-0 = <&i2c4_xfer>;
368*4882a593Smuzhiyun		status = "disabled";
369*4882a593Smuzhiyun	};
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun	i2c5: i2c@ff170000 {
372*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
373*4882a593Smuzhiyun		reg = <0x0 0xff170000 0x0 0x1000>;
374*4882a593Smuzhiyun		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
375*4882a593Smuzhiyun		#address-cells = <1>;
376*4882a593Smuzhiyun		#size-cells = <0>;
377*4882a593Smuzhiyun		clock-names = "i2c";
378*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C5>;
379*4882a593Smuzhiyun		pinctrl-names = "default";
380*4882a593Smuzhiyun		pinctrl-0 = <&i2c5_xfer>;
381*4882a593Smuzhiyun		status = "disabled";
382*4882a593Smuzhiyun	};
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun	nandc0: nandc@ff400000 {
385*4882a593Smuzhiyun		compatible = "rockchip,rk-nandc";
386*4882a593Smuzhiyun		reg = <0x0 0xff400000 0x0 0x4000>;
387*4882a593Smuzhiyun		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
388*4882a593Smuzhiyun		nandc_id = <0>;
389*4882a593Smuzhiyun		clocks = <&cru SCLK_NANDC0>, <&cru HCLK_NANDC0>;
390*4882a593Smuzhiyun		clock-names = "clk_nandc", "hclk_nandc";
391*4882a593Smuzhiyun		status = "disabled";
392*4882a593Smuzhiyun	};
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun	uart0: serial@ff180000 {
395*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
396*4882a593Smuzhiyun		reg = <0x0 0xff180000 0x0 0x100>;
397*4882a593Smuzhiyun		clock-frequency = <24000000>;
398*4882a593Smuzhiyun		clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
399*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
400*4882a593Smuzhiyun		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
401*4882a593Smuzhiyun		reg-shift = <2>;
402*4882a593Smuzhiyun		reg-io-width = <4>;
403*4882a593Smuzhiyun		pinctrl-names = "default";
404*4882a593Smuzhiyun		pinctrl-0 = <&uart0_xfer>;
405*4882a593Smuzhiyun		status = "disabled";
406*4882a593Smuzhiyun	};
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun	uart1: serial@ff190000 {
409*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
410*4882a593Smuzhiyun		reg = <0x0 0xff190000 0x0 0x100>;
411*4882a593Smuzhiyun		clock-frequency = <24000000>;
412*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
413*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
414*4882a593Smuzhiyun		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
415*4882a593Smuzhiyun		reg-shift = <2>;
416*4882a593Smuzhiyun		reg-io-width = <4>;
417*4882a593Smuzhiyun		pinctrl-names = "default";
418*4882a593Smuzhiyun		pinctrl-1 = <&uart0_xfer>;
419*4882a593Smuzhiyun		status = "disabled";
420*4882a593Smuzhiyun	};
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun	uart3: serial@ff1b0000 {
423*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
424*4882a593Smuzhiyun		reg = <0x0 0xff1b0000 0x0 0x100>;
425*4882a593Smuzhiyun		clock-frequency = <24000000>;
426*4882a593Smuzhiyun		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
427*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
428*4882a593Smuzhiyun		interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
429*4882a593Smuzhiyun		reg-shift = <2>;
430*4882a593Smuzhiyun		reg-io-width = <4>;
431*4882a593Smuzhiyun		pinctrl-names = "default";
432*4882a593Smuzhiyun		pinctrl-0 = <&uart3_xfer>;
433*4882a593Smuzhiyun		status = "disabled";
434*4882a593Smuzhiyun	};
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun	uart4: serial@ff1c0000 {
437*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
438*4882a593Smuzhiyun		reg = <0x0 0xff1c0000 0x0 0x100>;
439*4882a593Smuzhiyun		clock-frequency = <24000000>;
440*4882a593Smuzhiyun		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
441*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
442*4882a593Smuzhiyun		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
443*4882a593Smuzhiyun		reg-shift = <2>;
444*4882a593Smuzhiyun		reg-io-width = <4>;
445*4882a593Smuzhiyun		pinctrl-names = "default";
446*4882a593Smuzhiyun		pinctrl-0 = <&uart4_xfer>;
447*4882a593Smuzhiyun		status = "disabled";
448*4882a593Smuzhiyun	};
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun	thermal-zones {
451*4882a593Smuzhiyun		cpu {
452*4882a593Smuzhiyun			polling-delay-passive = <100>; /* milliseconds */
453*4882a593Smuzhiyun			polling-delay = <5000>; /* milliseconds */
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun			thermal-sensors = <&tsadc 0>;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun			trips {
458*4882a593Smuzhiyun				cpu_alert0: cpu_alert0 {
459*4882a593Smuzhiyun					temperature = <75000>; /* millicelsius */
460*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
461*4882a593Smuzhiyun					type = "passive";
462*4882a593Smuzhiyun				};
463*4882a593Smuzhiyun				cpu_alert1: cpu_alert1 {
464*4882a593Smuzhiyun					temperature = <80000>; /* millicelsius */
465*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
466*4882a593Smuzhiyun					type = "passive";
467*4882a593Smuzhiyun				};
468*4882a593Smuzhiyun				cpu_crit: cpu_crit {
469*4882a593Smuzhiyun					temperature = <95000>; /* millicelsius */
470*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
471*4882a593Smuzhiyun					type = "critical";
472*4882a593Smuzhiyun				};
473*4882a593Smuzhiyun			};
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun			cooling-maps {
476*4882a593Smuzhiyun				map0 {
477*4882a593Smuzhiyun					trip = <&cpu_alert0>;
478*4882a593Smuzhiyun					cooling-device =
479*4882a593Smuzhiyun					<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
480*4882a593Smuzhiyun				};
481*4882a593Smuzhiyun				map1 {
482*4882a593Smuzhiyun					trip = <&cpu_alert1>;
483*4882a593Smuzhiyun					cooling-device =
484*4882a593Smuzhiyun					<&cpu_l0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
485*4882a593Smuzhiyun				};
486*4882a593Smuzhiyun			};
487*4882a593Smuzhiyun		};
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun		gpu {
490*4882a593Smuzhiyun			polling-delay-passive = <100>; /* milliseconds */
491*4882a593Smuzhiyun			polling-delay = <5000>; /* milliseconds */
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun			thermal-sensors = <&tsadc 1>;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun			trips {
496*4882a593Smuzhiyun				gpu_alert0: gpu_alert0 {
497*4882a593Smuzhiyun					temperature = <80000>; /* millicelsius */
498*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
499*4882a593Smuzhiyun					type = "passive";
500*4882a593Smuzhiyun				};
501*4882a593Smuzhiyun				gpu_crit: gpu_crit {
502*4882a593Smuzhiyun					temperature = <115000>; /* millicelsius */
503*4882a593Smuzhiyun					hysteresis = <2000>; /* millicelsius */
504*4882a593Smuzhiyun					type = "critical";
505*4882a593Smuzhiyun				};
506*4882a593Smuzhiyun			};
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun			cooling-maps {
509*4882a593Smuzhiyun				map0 {
510*4882a593Smuzhiyun					trip = <&gpu_alert0>;
511*4882a593Smuzhiyun					cooling-device =
512*4882a593Smuzhiyun					<&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
513*4882a593Smuzhiyun				};
514*4882a593Smuzhiyun			};
515*4882a593Smuzhiyun		};
516*4882a593Smuzhiyun	};
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun	tsadc: tsadc@ff280000 {
519*4882a593Smuzhiyun		compatible = "rockchip,rk3368-tsadc";
520*4882a593Smuzhiyun		reg = <0x0 0xff280000 0x0 0x100>;
521*4882a593Smuzhiyun		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
522*4882a593Smuzhiyun		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
523*4882a593Smuzhiyun		clock-names = "tsadc", "apb_pclk";
524*4882a593Smuzhiyun		resets = <&cru SRST_TSADC>;
525*4882a593Smuzhiyun		reset-names = "tsadc-apb";
526*4882a593Smuzhiyun		pinctrl-names = "init", "default", "sleep";
527*4882a593Smuzhiyun		pinctrl-0 = <&otp_gpio>;
528*4882a593Smuzhiyun		pinctrl-1 = <&otp_out>;
529*4882a593Smuzhiyun		pinctrl-2 = <&otp_gpio>;
530*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
531*4882a593Smuzhiyun		rockchip,hw-tshut-temp = <95000>;
532*4882a593Smuzhiyun		status = "disabled";
533*4882a593Smuzhiyun	};
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun	gmac: ethernet@ff290000 {
536*4882a593Smuzhiyun		compatible = "rockchip,rk3368-gmac";
537*4882a593Smuzhiyun		reg = <0x0 0xff290000 0x0 0x10000>;
538*4882a593Smuzhiyun		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
539*4882a593Smuzhiyun		interrupt-names = "macirq";
540*4882a593Smuzhiyun		rockchip,grf = <&grf>;
541*4882a593Smuzhiyun		clocks = <&cru SCLK_MAC>,
542*4882a593Smuzhiyun			<&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>,
543*4882a593Smuzhiyun			<&cru SCLK_MACREF>, <&cru SCLK_MACREF_OUT>,
544*4882a593Smuzhiyun			<&cru ACLK_GMAC>, <&cru PCLK_GMAC>;
545*4882a593Smuzhiyun		clock-names = "stmmaceth",
546*4882a593Smuzhiyun			"mac_clk_rx", "mac_clk_tx",
547*4882a593Smuzhiyun			"clk_mac_ref", "clk_mac_refout",
548*4882a593Smuzhiyun			"aclk_mac", "pclk_mac";
549*4882a593Smuzhiyun		status = "disabled";
550*4882a593Smuzhiyun	};
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun	usb_host0_ehci: usb@ff500000 {
553*4882a593Smuzhiyun		compatible = "generic-ehci";
554*4882a593Smuzhiyun		reg = <0x0 0xff500000 0x0 0x100>;
555*4882a593Smuzhiyun		interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
556*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST0>;
557*4882a593Smuzhiyun		clock-names = "usbhost";
558*4882a593Smuzhiyun		phys = <&u2phy_host>;
559*4882a593Smuzhiyun		phy-names = "usb";
560*4882a593Smuzhiyun		status = "disabled";
561*4882a593Smuzhiyun	};
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun	usb_host0_ohci: usb@ff520000 {
564*4882a593Smuzhiyun		compatible = "generic-ohci";
565*4882a593Smuzhiyun		reg = <0x0 0xff520000 0x0 0x20000>;
566*4882a593Smuzhiyun		interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
567*4882a593Smuzhiyun		clocks = <&cru HCLK_HOST0>, <&u2phy>;
568*4882a593Smuzhiyun		clock-names = "usbhost", "utmi";
569*4882a593Smuzhiyun		phys = <&u2phy_host>;
570*4882a593Smuzhiyun		phy-names = "usb";
571*4882a593Smuzhiyun		status = "disabled";
572*4882a593Smuzhiyun	};
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun	usb_otg: usb@ff580000 {
575*4882a593Smuzhiyun		compatible = "rockchip,rk3368-usb", "rockchip,rk3066-usb",
576*4882a593Smuzhiyun				"snps,dwc2";
577*4882a593Smuzhiyun		reg = <0x0 0xff580000 0x0 0x40000>;
578*4882a593Smuzhiyun		interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
579*4882a593Smuzhiyun		clocks = <&cru HCLK_OTG0>;
580*4882a593Smuzhiyun		clock-names = "otg";
581*4882a593Smuzhiyun		dr_mode = "otg";
582*4882a593Smuzhiyun		g-np-tx-fifo-size = <16>;
583*4882a593Smuzhiyun		g-rx-fifo-size = <275>;
584*4882a593Smuzhiyun		g-tx-fifo-size = <256 128 128 64 64 32>;
585*4882a593Smuzhiyun		g-use-dma;
586*4882a593Smuzhiyun		phys = <&u2phy_otg>;
587*4882a593Smuzhiyun		phy-names = "usb2-phy";
588*4882a593Smuzhiyun		status = "disabled";
589*4882a593Smuzhiyun	};
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun	i2c0: i2c@ff650000 {
592*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
593*4882a593Smuzhiyun		reg = <0x0 0xff650000 0x0 0x1000>;
594*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C0>;
595*4882a593Smuzhiyun		clock-names = "i2c";
596*4882a593Smuzhiyun		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
597*4882a593Smuzhiyun		pinctrl-names = "default";
598*4882a593Smuzhiyun		pinctrl-0 = <&i2c0_xfer>;
599*4882a593Smuzhiyun		#address-cells = <1>;
600*4882a593Smuzhiyun		#size-cells = <0>;
601*4882a593Smuzhiyun		status = "disabled";
602*4882a593Smuzhiyun	};
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun	i2c2: i2c@ff660000 {
605*4882a593Smuzhiyun		compatible = "rockchip,rk3368-i2c", "rockchip,rk3288-i2c";
606*4882a593Smuzhiyun		reg = <0x0 0xff660000 0x0 0x1000>;
607*4882a593Smuzhiyun		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
608*4882a593Smuzhiyun		#address-cells = <1>;
609*4882a593Smuzhiyun		#size-cells = <0>;
610*4882a593Smuzhiyun		clock-names = "i2c";
611*4882a593Smuzhiyun		clocks = <&cru PCLK_I2C2>;
612*4882a593Smuzhiyun		pinctrl-names = "default";
613*4882a593Smuzhiyun		pinctrl-0 = <&i2c2_xfer>;
614*4882a593Smuzhiyun		status = "disabled";
615*4882a593Smuzhiyun	};
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun	pwm0: pwm@ff680000 {
618*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
619*4882a593Smuzhiyun		reg = <0x0 0xff680000 0x0 0x10>;
620*4882a593Smuzhiyun		#pwm-cells = <3>;
621*4882a593Smuzhiyun		pinctrl-names = "active";
622*4882a593Smuzhiyun		pinctrl-0 = <&pwm0_pin>;
623*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM1>;
624*4882a593Smuzhiyun		clock-names = "pwm";
625*4882a593Smuzhiyun		status = "disabled";
626*4882a593Smuzhiyun	};
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun	pwm1: pwm@ff680010 {
629*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
630*4882a593Smuzhiyun		reg = <0x0 0xff680010 0x0 0x10>;
631*4882a593Smuzhiyun		#pwm-cells = <3>;
632*4882a593Smuzhiyun		pinctrl-names = "active";
633*4882a593Smuzhiyun		pinctrl-0 = <&pwm1_pin>;
634*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM1>;
635*4882a593Smuzhiyun		clock-names = "pwm";
636*4882a593Smuzhiyun		status = "disabled";
637*4882a593Smuzhiyun	};
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun	pwm2: pwm@ff680020 {
640*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
641*4882a593Smuzhiyun		reg = <0x0 0xff680020 0x0 0x10>;
642*4882a593Smuzhiyun		#pwm-cells = <3>;
643*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM1>;
644*4882a593Smuzhiyun		clock-names = "pwm";
645*4882a593Smuzhiyun		status = "disabled";
646*4882a593Smuzhiyun	};
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun	pwm3: pwm@ff680030 {
649*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pwm", "rockchip,rk3288-pwm";
650*4882a593Smuzhiyun		reg = <0x0 0xff680030 0x0 0x10>;
651*4882a593Smuzhiyun		#pwm-cells = <3>;
652*4882a593Smuzhiyun		pinctrl-names = "active";
653*4882a593Smuzhiyun		pinctrl-0 = <&pwm3_pin>;
654*4882a593Smuzhiyun		clocks = <&cru PCLK_PWM1>;
655*4882a593Smuzhiyun		clock-names = "pwm";
656*4882a593Smuzhiyun		status = "disabled";
657*4882a593Smuzhiyun	};
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun	uart2: serial@ff690000 {
660*4882a593Smuzhiyun		compatible = "rockchip,rk3368-uart", "snps,dw-apb-uart";
661*4882a593Smuzhiyun		reg = <0x0 0xff690000 0x0 0x100>;
662*4882a593Smuzhiyun		clock-frequency = <24000000>;
663*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
664*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
665*4882a593Smuzhiyun		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
666*4882a593Smuzhiyun		pinctrl-names = "default";
667*4882a593Smuzhiyun		pinctrl-0 = <&uart2_xfer>;
668*4882a593Smuzhiyun		reg-shift = <2>;
669*4882a593Smuzhiyun		reg-io-width = <4>;
670*4882a593Smuzhiyun		status = "disabled";
671*4882a593Smuzhiyun	};
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun	mbox: mbox@ff6b0000 {
674*4882a593Smuzhiyun		compatible = "rockchip,rk3368-mailbox";
675*4882a593Smuzhiyun		reg = <0x0 0xff6b0000 0x0 0x1000>;
676*4882a593Smuzhiyun		interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
677*4882a593Smuzhiyun			     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
678*4882a593Smuzhiyun			     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
679*4882a593Smuzhiyun			     <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
680*4882a593Smuzhiyun		clocks = <&cru PCLK_MAILBOX>;
681*4882a593Smuzhiyun		clock-names = "pclk_mailbox";
682*4882a593Smuzhiyun		#mbox-cells = <1>;
683*4882a593Smuzhiyun	};
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun	pmugrf: syscon@ff738000 {
686*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pmugrf", "syscon";
687*4882a593Smuzhiyun		reg = <0x0 0xff738000 0x0 0x1000>;
688*4882a593Smuzhiyun	};
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun	sgrf: syscon@ff740000 {
691*4882a593Smuzhiyun	        compatible = "rockchip,rk3368-sgrf", "syscon";
692*4882a593Smuzhiyun		reg = <0x0 0xff740000 0x0 0x1000>;
693*4882a593Smuzhiyun	};
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun	cru: clock-controller@ff760000 {
696*4882a593Smuzhiyun		compatible = "rockchip,rk3368-cru";
697*4882a593Smuzhiyun		reg = <0x0 0xff760000 0x0 0x1000>;
698*4882a593Smuzhiyun		rockchip,grf = <&grf>;
699*4882a593Smuzhiyun		#clock-cells = <1>;
700*4882a593Smuzhiyun		#reset-cells = <1>;
701*4882a593Smuzhiyun	};
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun	grf: syscon@ff770000 {
704*4882a593Smuzhiyun		compatible = "rockchip,rk3368-grf", "syscon";
705*4882a593Smuzhiyun		reg = <0x0 0xff770000 0x0 0x1000>;
706*4882a593Smuzhiyun		#address-cells = <1>;
707*4882a593Smuzhiyun		#size-cells = <1>;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun		u2phy: usb2-phy@700 {
710*4882a593Smuzhiyun			compatible = "rockchip,rk3368-usb2phy";
711*4882a593Smuzhiyun			reg = <0x700 0x2c>;
712*4882a593Smuzhiyun			clocks = <&cru SCLK_OTGPHY0>;
713*4882a593Smuzhiyun			clock-names = "phyclk";
714*4882a593Smuzhiyun			#clock-cells = <0>;
715*4882a593Smuzhiyun			clock-output-names = "usbotg_out";
716*4882a593Smuzhiyun			assigned-clocks = <&cru SCLK_USBPHY480M>;
717*4882a593Smuzhiyun			assigned-clock-parents = <&u2phy>;
718*4882a593Smuzhiyun			status = "disabled";
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun			u2phy_otg: otg-port {
721*4882a593Smuzhiyun				#phy-cells = <0>;
722*4882a593Smuzhiyun				interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
723*4882a593Smuzhiyun					     <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
724*4882a593Smuzhiyun					     <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
725*4882a593Smuzhiyun				interrupt-names = "otg-bvalid", "otg-id",
726*4882a593Smuzhiyun						  "linestate";
727*4882a593Smuzhiyun				status = "disabled";
728*4882a593Smuzhiyun			};
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun			u2phy_host: host-port {
731*4882a593Smuzhiyun				#phy-cells = <0>;
732*4882a593Smuzhiyun				interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
733*4882a593Smuzhiyun				interrupt-names = "linestate";
734*4882a593Smuzhiyun				status = "disabled";
735*4882a593Smuzhiyun			};
736*4882a593Smuzhiyun		};
737*4882a593Smuzhiyun	};
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun	wdt: watchdog@ff800000 {
740*4882a593Smuzhiyun		compatible = "rockchip,rk3368-wdt", "snps,dw-wdt";
741*4882a593Smuzhiyun		reg = <0x0 0xff800000 0x0 0x100>;
742*4882a593Smuzhiyun		clocks = <&cru PCLK_WDT>;
743*4882a593Smuzhiyun		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
744*4882a593Smuzhiyun		status = "disabled";
745*4882a593Smuzhiyun	};
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun	timer0: timer@ff810000 {
748*4882a593Smuzhiyun		compatible = "rockchip,rk3368-timer", "rockchip,rk3288-timer";
749*4882a593Smuzhiyun		reg = <0x0 0xff810000 0x0 0x20>;
750*4882a593Smuzhiyun		interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
751*4882a593Smuzhiyun	};
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun	crypto: crypto@ff8a0000 {
754*4882a593Smuzhiyun		compatible = "rockchip,rk3368-crypto";
755*4882a593Smuzhiyun		reg = <0x0 0xff8a0000 0x0 0x10000>;
756*4882a593Smuzhiyun		clock-names = "sclk_crypto";
757*4882a593Smuzhiyun		clocks = <&cru SCLK_CRYPTO>;
758*4882a593Smuzhiyun		status = "disabled";
759*4882a593Smuzhiyun	};
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun	gic: interrupt-controller@ffb71000 {
762*4882a593Smuzhiyun		compatible = "arm,gic-400";
763*4882a593Smuzhiyun		interrupt-controller;
764*4882a593Smuzhiyun		#interrupt-cells = <3>;
765*4882a593Smuzhiyun		#address-cells = <0>;
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun		reg = <0x0 0xffb71000 0x0 0x1000>,
768*4882a593Smuzhiyun		      <0x0 0xffb72000 0x0 0x1000>,
769*4882a593Smuzhiyun		      <0x0 0xffb74000 0x0 0x2000>,
770*4882a593Smuzhiyun		      <0x0 0xffb76000 0x0 0x2000>;
771*4882a593Smuzhiyun		interrupts = <GIC_PPI 9
772*4882a593Smuzhiyun		      (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
773*4882a593Smuzhiyun	};
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun	pinctrl: pinctrl {
776*4882a593Smuzhiyun		compatible = "rockchip,rk3368-pinctrl";
777*4882a593Smuzhiyun		rockchip,grf = <&grf>;
778*4882a593Smuzhiyun		rockchip,pmu = <&pmugrf>;
779*4882a593Smuzhiyun		#address-cells = <0x2>;
780*4882a593Smuzhiyun		#size-cells = <0x2>;
781*4882a593Smuzhiyun		ranges;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun		gpio0: gpio0@ff750000 {
784*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
785*4882a593Smuzhiyun			reg = <0x0 0xff750000 0x0 0x100>;
786*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO0>;
787*4882a593Smuzhiyun			interrupts = <GIC_SPI 0x51 IRQ_TYPE_LEVEL_HIGH>;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun			gpio-controller;
790*4882a593Smuzhiyun			#gpio-cells = <0x2>;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun			interrupt-controller;
793*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
794*4882a593Smuzhiyun		};
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun		gpio1: gpio1@ff780000 {
797*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
798*4882a593Smuzhiyun			reg = <0x0 0xff780000 0x0 0x100>;
799*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO1>;
800*4882a593Smuzhiyun			interrupts = <GIC_SPI 0x52 IRQ_TYPE_LEVEL_HIGH>;
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun			gpio-controller;
803*4882a593Smuzhiyun			#gpio-cells = <0x2>;
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun			interrupt-controller;
806*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
807*4882a593Smuzhiyun		};
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun		gpio2: gpio2@ff790000 {
810*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
811*4882a593Smuzhiyun			reg = <0x0 0xff790000 0x0 0x100>;
812*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO2>;
813*4882a593Smuzhiyun			interrupts = <GIC_SPI 0x53 IRQ_TYPE_LEVEL_HIGH>;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun			gpio-controller;
816*4882a593Smuzhiyun			#gpio-cells = <0x2>;
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun			interrupt-controller;
819*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
820*4882a593Smuzhiyun		};
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun		gpio3: gpio3@ff7a0000 {
823*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
824*4882a593Smuzhiyun			reg = <0x0 0xff7a0000 0x0 0x100>;
825*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO3>;
826*4882a593Smuzhiyun			interrupts = <GIC_SPI 0x54 IRQ_TYPE_LEVEL_HIGH>;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun			gpio-controller;
829*4882a593Smuzhiyun			#gpio-cells = <0x2>;
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun			interrupt-controller;
832*4882a593Smuzhiyun			#interrupt-cells = <0x2>;
833*4882a593Smuzhiyun		};
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun		pcfg_pull_up: pcfg-pull-up {
836*4882a593Smuzhiyun			bias-pull-up;
837*4882a593Smuzhiyun		};
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun		pcfg_pull_down: pcfg-pull-down {
840*4882a593Smuzhiyun			bias-pull-down;
841*4882a593Smuzhiyun		};
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun		pcfg_pull_none: pcfg-pull-none {
844*4882a593Smuzhiyun			bias-disable;
845*4882a593Smuzhiyun		};
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
848*4882a593Smuzhiyun			bias-disable;
849*4882a593Smuzhiyun			drive-strength = <12>;
850*4882a593Smuzhiyun		};
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun		emmc {
853*4882a593Smuzhiyun			emmc_clk: emmc-clk {
854*4882a593Smuzhiyun				rockchip,pins = <2 4 RK_FUNC_2 &pcfg_pull_none>;
855*4882a593Smuzhiyun			};
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun			emmc_cmd: emmc-cmd {
858*4882a593Smuzhiyun				rockchip,pins = <1 26 RK_FUNC_2 &pcfg_pull_up>;
859*4882a593Smuzhiyun			};
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun			emmc_pwr: emmc-pwr {
862*4882a593Smuzhiyun				rockchip,pins = <1 27 RK_FUNC_2 &pcfg_pull_up>;
863*4882a593Smuzhiyun			};
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun			emmc_bus1: emmc-bus1 {
866*4882a593Smuzhiyun				rockchip,pins = <1 18 RK_FUNC_2 &pcfg_pull_up>;
867*4882a593Smuzhiyun			};
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun			emmc_bus4: emmc-bus4 {
870*4882a593Smuzhiyun				rockchip,pins = <1 18 RK_FUNC_2 &pcfg_pull_up>,
871*4882a593Smuzhiyun						<1 19 RK_FUNC_2 &pcfg_pull_up>,
872*4882a593Smuzhiyun						<1 20 RK_FUNC_2 &pcfg_pull_up>,
873*4882a593Smuzhiyun						<1 21 RK_FUNC_2 &pcfg_pull_up>;
874*4882a593Smuzhiyun			};
875*4882a593Smuzhiyun
876*4882a593Smuzhiyun			emmc_bus8: emmc-bus8 {
877*4882a593Smuzhiyun				rockchip,pins = <1 18 RK_FUNC_2 &pcfg_pull_up>,
878*4882a593Smuzhiyun						<1 19 RK_FUNC_2 &pcfg_pull_up>,
879*4882a593Smuzhiyun						<1 20 RK_FUNC_2 &pcfg_pull_up>,
880*4882a593Smuzhiyun						<1 21 RK_FUNC_2 &pcfg_pull_up>,
881*4882a593Smuzhiyun						<1 22 RK_FUNC_2 &pcfg_pull_up>,
882*4882a593Smuzhiyun						<1 23 RK_FUNC_2 &pcfg_pull_up>,
883*4882a593Smuzhiyun						<1 24 RK_FUNC_2 &pcfg_pull_up>,
884*4882a593Smuzhiyun						<1 25 RK_FUNC_2 &pcfg_pull_up>;
885*4882a593Smuzhiyun			};
886*4882a593Smuzhiyun		};
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun		gmac {
889*4882a593Smuzhiyun			rgmii_pins: rgmii-pins {
890*4882a593Smuzhiyun				rockchip,pins =	<3 22 RK_FUNC_1 &pcfg_pull_none>,
891*4882a593Smuzhiyun						<3 24 RK_FUNC_1 &pcfg_pull_none>,
892*4882a593Smuzhiyun						<3 19 RK_FUNC_1 &pcfg_pull_none>,
893*4882a593Smuzhiyun						<3 8 RK_FUNC_1 &pcfg_pull_none_12ma>,
894*4882a593Smuzhiyun						<3 9 RK_FUNC_1 &pcfg_pull_none_12ma>,
895*4882a593Smuzhiyun						<3 10 RK_FUNC_1 &pcfg_pull_none_12ma>,
896*4882a593Smuzhiyun						<3 14 RK_FUNC_1 &pcfg_pull_none_12ma>,
897*4882a593Smuzhiyun						<3 28 RK_FUNC_1 &pcfg_pull_none_12ma>,
898*4882a593Smuzhiyun						<3 13 RK_FUNC_1 &pcfg_pull_none_12ma>,
899*4882a593Smuzhiyun						<3 15 RK_FUNC_1 &pcfg_pull_none>,
900*4882a593Smuzhiyun						<3 16 RK_FUNC_1 &pcfg_pull_none>,
901*4882a593Smuzhiyun						<3 17 RK_FUNC_1 &pcfg_pull_none>,
902*4882a593Smuzhiyun						<3 18 RK_FUNC_1 &pcfg_pull_none>,
903*4882a593Smuzhiyun						<3 25 RK_FUNC_1 &pcfg_pull_none>,
904*4882a593Smuzhiyun						<3 20 RK_FUNC_1 &pcfg_pull_none>;
905*4882a593Smuzhiyun			};
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun			rmii_pins: rmii-pins {
908*4882a593Smuzhiyun				rockchip,pins =	<3 22 RK_FUNC_1 &pcfg_pull_none>,
909*4882a593Smuzhiyun						<3 24 RK_FUNC_1 &pcfg_pull_none>,
910*4882a593Smuzhiyun						<3 19 RK_FUNC_1 &pcfg_pull_none>,
911*4882a593Smuzhiyun						<3 8 RK_FUNC_1 &pcfg_pull_none_12ma>,
912*4882a593Smuzhiyun						<3 9 RK_FUNC_1 &pcfg_pull_none_12ma>,
913*4882a593Smuzhiyun						<3 13 RK_FUNC_1 &pcfg_pull_none_12ma>,
914*4882a593Smuzhiyun						<3 15 RK_FUNC_1 &pcfg_pull_none>,
915*4882a593Smuzhiyun						<3 16 RK_FUNC_1 &pcfg_pull_none>,
916*4882a593Smuzhiyun						<3 20 RK_FUNC_1 &pcfg_pull_none>,
917*4882a593Smuzhiyun						<3 21 RK_FUNC_1 &pcfg_pull_none>;
918*4882a593Smuzhiyun			};
919*4882a593Smuzhiyun		};
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun		i2c0 {
922*4882a593Smuzhiyun			i2c0_xfer: i2c0-xfer {
923*4882a593Smuzhiyun				rockchip,pins = <0 6 RK_FUNC_1 &pcfg_pull_none>,
924*4882a593Smuzhiyun						<0 7 RK_FUNC_1 &pcfg_pull_none>;
925*4882a593Smuzhiyun			};
926*4882a593Smuzhiyun		};
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun		i2c1 {
929*4882a593Smuzhiyun			i2c1_xfer: i2c1-xfer {
930*4882a593Smuzhiyun				rockchip,pins = <2 21 RK_FUNC_1 &pcfg_pull_none>,
931*4882a593Smuzhiyun						<2 22 RK_FUNC_1 &pcfg_pull_none>;
932*4882a593Smuzhiyun			};
933*4882a593Smuzhiyun		};
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun		i2c2 {
936*4882a593Smuzhiyun			i2c2_xfer: i2c2-xfer {
937*4882a593Smuzhiyun				rockchip,pins = <0 9 RK_FUNC_2 &pcfg_pull_none>,
938*4882a593Smuzhiyun						<3 31 RK_FUNC_2 &pcfg_pull_none>;
939*4882a593Smuzhiyun			};
940*4882a593Smuzhiyun		};
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun		i2c3 {
943*4882a593Smuzhiyun			i2c3_xfer: i2c3-xfer {
944*4882a593Smuzhiyun				rockchip,pins = <1 16 RK_FUNC_1 &pcfg_pull_none>,
945*4882a593Smuzhiyun						<1 17 RK_FUNC_1 &pcfg_pull_none>;
946*4882a593Smuzhiyun			};
947*4882a593Smuzhiyun		};
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun		i2c4 {
950*4882a593Smuzhiyun			i2c4_xfer: i2c4-xfer {
951*4882a593Smuzhiyun				rockchip,pins = <3 24 RK_FUNC_2 &pcfg_pull_none>,
952*4882a593Smuzhiyun						<3 25 RK_FUNC_2 &pcfg_pull_none>;
953*4882a593Smuzhiyun			};
954*4882a593Smuzhiyun		};
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun		i2c5 {
957*4882a593Smuzhiyun			i2c5_xfer: i2c5-xfer {
958*4882a593Smuzhiyun				rockchip,pins = <3 26 RK_FUNC_2 &pcfg_pull_none>,
959*4882a593Smuzhiyun						<3 27 RK_FUNC_2 &pcfg_pull_none>;
960*4882a593Smuzhiyun			};
961*4882a593Smuzhiyun		};
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun		pwm0 {
964*4882a593Smuzhiyun			pwm0_pin: pwm0-pin {
965*4882a593Smuzhiyun				rockchip,pins = <3 8 RK_FUNC_2 &pcfg_pull_none>;
966*4882a593Smuzhiyun			};
967*4882a593Smuzhiyun		};
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun		pwm1 {
970*4882a593Smuzhiyun			pwm1_pin: pwm1-pin {
971*4882a593Smuzhiyun				rockchip,pins = <0 8 RK_FUNC_2 &pcfg_pull_none>;
972*4882a593Smuzhiyun			};
973*4882a593Smuzhiyun		};
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun		pwm3 {
976*4882a593Smuzhiyun			pwm3_pin: pwm3-pin {
977*4882a593Smuzhiyun				rockchip,pins = <3 29 RK_FUNC_3 &pcfg_pull_none>;
978*4882a593Smuzhiyun			};
979*4882a593Smuzhiyun		};
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun		sdio0 {
982*4882a593Smuzhiyun			sdio0_bus1: sdio0-bus1 {
983*4882a593Smuzhiyun				rockchip,pins = <2 28 RK_FUNC_1 &pcfg_pull_up>;
984*4882a593Smuzhiyun			};
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun			sdio0_bus4: sdio0-bus4 {
987*4882a593Smuzhiyun				rockchip,pins = <2 28 RK_FUNC_1 &pcfg_pull_up>,
988*4882a593Smuzhiyun						<2 29 RK_FUNC_1 &pcfg_pull_up>,
989*4882a593Smuzhiyun						<2 30 RK_FUNC_1 &pcfg_pull_up>,
990*4882a593Smuzhiyun						<2 31 RK_FUNC_1 &pcfg_pull_up>;
991*4882a593Smuzhiyun			};
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun			sdio0_cmd: sdio0-cmd {
994*4882a593Smuzhiyun				rockchip,pins = <3 0 RK_FUNC_1 &pcfg_pull_up>;
995*4882a593Smuzhiyun			};
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun			sdio0_clk: sdio0-clk {
998*4882a593Smuzhiyun				rockchip,pins = <3 1 RK_FUNC_1 &pcfg_pull_none>;
999*4882a593Smuzhiyun			};
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun			sdio0_cd: sdio0-cd {
1002*4882a593Smuzhiyun				rockchip,pins = <3 2 RK_FUNC_1 &pcfg_pull_up>;
1003*4882a593Smuzhiyun			};
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun			sdio0_wp: sdio0-wp {
1006*4882a593Smuzhiyun				rockchip,pins = <3 3 RK_FUNC_1 &pcfg_pull_up>;
1007*4882a593Smuzhiyun			};
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun			sdio0_pwr: sdio0-pwr {
1010*4882a593Smuzhiyun				rockchip,pins = <3 4 RK_FUNC_1 &pcfg_pull_up>;
1011*4882a593Smuzhiyun			};
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun			sdio0_bkpwr: sdio0-bkpwr {
1014*4882a593Smuzhiyun				rockchip,pins = <3 5 RK_FUNC_1 &pcfg_pull_up>;
1015*4882a593Smuzhiyun			};
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun			sdio0_int: sdio0-int {
1018*4882a593Smuzhiyun				rockchip,pins = <3 6 RK_FUNC_1 &pcfg_pull_up>;
1019*4882a593Smuzhiyun			};
1020*4882a593Smuzhiyun		};
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun		sdmmc {
1023*4882a593Smuzhiyun			sdmmc_clk: sdmmc-clk {
1024*4882a593Smuzhiyun				rockchip,pins = <2 9 RK_FUNC_1 &pcfg_pull_none>;
1025*4882a593Smuzhiyun			};
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun			sdmmc_cmd: sdmmc-cmd {
1028*4882a593Smuzhiyun				rockchip,pins = <2 10 RK_FUNC_1 &pcfg_pull_up>;
1029*4882a593Smuzhiyun			};
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun			sdmmc_cd: sdmmc-cd {
1032*4882a593Smuzhiyun				rockchip,pins = <2 11 RK_FUNC_1 &pcfg_pull_up>;
1033*4882a593Smuzhiyun			};
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun			sdmmc_bus1: sdmmc-bus1 {
1036*4882a593Smuzhiyun				rockchip,pins = <2 5 RK_FUNC_1 &pcfg_pull_up>;
1037*4882a593Smuzhiyun			};
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun			sdmmc_bus4: sdmmc-bus4 {
1040*4882a593Smuzhiyun				rockchip,pins = <2 5 RK_FUNC_1 &pcfg_pull_up>,
1041*4882a593Smuzhiyun						<2 6 RK_FUNC_1 &pcfg_pull_up>,
1042*4882a593Smuzhiyun						<2 7 RK_FUNC_1 &pcfg_pull_up>,
1043*4882a593Smuzhiyun						<2 8 RK_FUNC_1 &pcfg_pull_up>;
1044*4882a593Smuzhiyun			};
1045*4882a593Smuzhiyun		};
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun		spi0 {
1048*4882a593Smuzhiyun			spi0_clk: spi0-clk {
1049*4882a593Smuzhiyun				rockchip,pins = <1 29 RK_FUNC_2 &pcfg_pull_up>;
1050*4882a593Smuzhiyun			};
1051*4882a593Smuzhiyun			spi0_cs0: spi0-cs0 {
1052*4882a593Smuzhiyun				rockchip,pins = <1 24 RK_FUNC_3 &pcfg_pull_up>;
1053*4882a593Smuzhiyun			};
1054*4882a593Smuzhiyun			spi0_cs1: spi0-cs1 {
1055*4882a593Smuzhiyun				rockchip,pins = <1 25 RK_FUNC_3 &pcfg_pull_up>;
1056*4882a593Smuzhiyun			};
1057*4882a593Smuzhiyun			spi0_tx: spi0-tx {
1058*4882a593Smuzhiyun				rockchip,pins = <1 23 RK_FUNC_3 &pcfg_pull_up>;
1059*4882a593Smuzhiyun			};
1060*4882a593Smuzhiyun			spi0_rx: spi0-rx {
1061*4882a593Smuzhiyun				rockchip,pins = <1 22 RK_FUNC_3 &pcfg_pull_up>;
1062*4882a593Smuzhiyun			};
1063*4882a593Smuzhiyun		};
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun		spi1 {
1066*4882a593Smuzhiyun			spi1_clk: spi1-clk {
1067*4882a593Smuzhiyun				rockchip,pins = <1 14 RK_FUNC_2 &pcfg_pull_up>;
1068*4882a593Smuzhiyun			};
1069*4882a593Smuzhiyun			spi1_cs0: spi1-cs0 {
1070*4882a593Smuzhiyun				rockchip,pins = <1 15 RK_FUNC_2 &pcfg_pull_up>;
1071*4882a593Smuzhiyun			};
1072*4882a593Smuzhiyun			spi1_cs1: spi1-cs1 {
1073*4882a593Smuzhiyun				rockchip,pins = <3 28 RK_FUNC_2 &pcfg_pull_up>;
1074*4882a593Smuzhiyun			};
1075*4882a593Smuzhiyun			spi1_rx: spi1-rx {
1076*4882a593Smuzhiyun				rockchip,pins = <1 16 RK_FUNC_2 &pcfg_pull_up>;
1077*4882a593Smuzhiyun			};
1078*4882a593Smuzhiyun			spi1_tx: spi1-tx {
1079*4882a593Smuzhiyun				rockchip,pins = <1 17 RK_FUNC_2 &pcfg_pull_up>;
1080*4882a593Smuzhiyun			};
1081*4882a593Smuzhiyun		};
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun		spi2 {
1084*4882a593Smuzhiyun			spi2_clk: spi2-clk {
1085*4882a593Smuzhiyun				rockchip,pins = <0 12 RK_FUNC_2 &pcfg_pull_up>;
1086*4882a593Smuzhiyun			};
1087*4882a593Smuzhiyun			spi2_cs0: spi2-cs0 {
1088*4882a593Smuzhiyun				rockchip,pins = <0 13 RK_FUNC_2 &pcfg_pull_up>;
1089*4882a593Smuzhiyun			};
1090*4882a593Smuzhiyun			spi2_rx: spi2-rx {
1091*4882a593Smuzhiyun				rockchip,pins = <0 10 RK_FUNC_2 &pcfg_pull_up>;
1092*4882a593Smuzhiyun			};
1093*4882a593Smuzhiyun			spi2_tx: spi2-tx {
1094*4882a593Smuzhiyun				rockchip,pins = <0 11 RK_FUNC_2 &pcfg_pull_up>;
1095*4882a593Smuzhiyun			};
1096*4882a593Smuzhiyun		};
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun		tsadc {
1099*4882a593Smuzhiyun			otp_gpio: otp-gpio {
1100*4882a593Smuzhiyun				rockchip,pins = <0 3 RK_FUNC_GPIO &pcfg_pull_none>;
1101*4882a593Smuzhiyun			};
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun			otp_out: otp-out {
1104*4882a593Smuzhiyun				rockchip,pins = <0 3 RK_FUNC_1 &pcfg_pull_none>;
1105*4882a593Smuzhiyun			};
1106*4882a593Smuzhiyun		};
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun		uart0 {
1109*4882a593Smuzhiyun			uart0_xfer: uart0-xfer {
1110*4882a593Smuzhiyun				rockchip,pins = <2 24 RK_FUNC_1 &pcfg_pull_up>,
1111*4882a593Smuzhiyun						<2 25 RK_FUNC_1 &pcfg_pull_none>;
1112*4882a593Smuzhiyun			};
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun			uart0_cts: uart0-cts {
1115*4882a593Smuzhiyun				rockchip,pins = <2 26 RK_FUNC_1 &pcfg_pull_none>;
1116*4882a593Smuzhiyun			};
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun			uart0_rts: uart0-rts {
1119*4882a593Smuzhiyun				rockchip,pins = <2 27 RK_FUNC_1 &pcfg_pull_none>;
1120*4882a593Smuzhiyun			};
1121*4882a593Smuzhiyun		};
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun		uart1 {
1124*4882a593Smuzhiyun			uart1_xfer: uart1-xfer {
1125*4882a593Smuzhiyun				rockchip,pins = <0 20 RK_FUNC_3 &pcfg_pull_up>,
1126*4882a593Smuzhiyun						<0 21 RK_FUNC_3 &pcfg_pull_none>;
1127*4882a593Smuzhiyun			};
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun			uart1_cts: uart1-cts {
1130*4882a593Smuzhiyun				rockchip,pins = <0 22 RK_FUNC_3 &pcfg_pull_none>;
1131*4882a593Smuzhiyun			};
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun			uart1_rts: uart1-rts {
1134*4882a593Smuzhiyun				rockchip,pins = <0 23 RK_FUNC_3 &pcfg_pull_none>;
1135*4882a593Smuzhiyun			};
1136*4882a593Smuzhiyun		};
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun		uart2 {
1139*4882a593Smuzhiyun			uart2_xfer: uart2-xfer {
1140*4882a593Smuzhiyun				rockchip,pins = <2 6 RK_FUNC_2 &pcfg_pull_up>,
1141*4882a593Smuzhiyun						<2 5 RK_FUNC_2 &pcfg_pull_none>;
1142*4882a593Smuzhiyun			};
1143*4882a593Smuzhiyun			/* no rts / cts for uart2 */
1144*4882a593Smuzhiyun		};
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun		uart3 {
1147*4882a593Smuzhiyun			uart3_xfer: uart3-xfer {
1148*4882a593Smuzhiyun				rockchip,pins = <3 29 RK_FUNC_2 &pcfg_pull_up>,
1149*4882a593Smuzhiyun						<3 30 RK_FUNC_3 &pcfg_pull_none>;
1150*4882a593Smuzhiyun			};
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun			uart3_cts: uart3-cts {
1153*4882a593Smuzhiyun				rockchip,pins = <3 16 RK_FUNC_2 &pcfg_pull_none>;
1154*4882a593Smuzhiyun			};
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun			uart3_rts: uart3-rts {
1157*4882a593Smuzhiyun				rockchip,pins = <3 17 RK_FUNC_2 &pcfg_pull_none>;
1158*4882a593Smuzhiyun			};
1159*4882a593Smuzhiyun		};
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun		uart4 {
1162*4882a593Smuzhiyun			uart4_xfer: uart4-xfer {
1163*4882a593Smuzhiyun				rockchip,pins = <0 27 RK_FUNC_3 &pcfg_pull_up>,
1164*4882a593Smuzhiyun						<0 26 RK_FUNC_3 &pcfg_pull_none>;
1165*4882a593Smuzhiyun			};
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun			uart4_cts: uart4-cts {
1168*4882a593Smuzhiyun				rockchip,pins = <0 24 RK_FUNC_3 &pcfg_pull_none>;
1169*4882a593Smuzhiyun			};
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun			uart4_rts: uart4-rts {
1172*4882a593Smuzhiyun				rockchip,pins = <0 25 RK_FUNC_3 &pcfg_pull_none>;
1173*4882a593Smuzhiyun			};
1174*4882a593Smuzhiyun		};
1175*4882a593Smuzhiyun	};
1176*4882a593Smuzhiyun};
1177