xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/rk3368-lion.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * (C) Copyright 2017 Theobroma Systems Design und Consulting GmbH
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier:     GPL-2.0+	X11
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/dts-v1/;
8*4882a593Smuzhiyun#include "rk3368.dtsi"
9*4882a593Smuzhiyun#include "rk3368-lion-u-boot.dtsi"
10*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	model = "Theobroma Systems RK3368-uQ7 SoM";
14*4882a593Smuzhiyun	compatible = "tsd,rk3368-uq7", "tsd,lion", "rockchip,rk3368";
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	aliases {
17*4882a593Smuzhiyun		mmc0 = &emmc;
18*4882a593Smuzhiyun		mmc1 = &sdmmc;
19*4882a593Smuzhiyun	};
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	memory@0 {
22*4882a593Smuzhiyun		device_type = "memory";
23*4882a593Smuzhiyun		reg = <0x0 0x0 0x0 0x80000000>;
24*4882a593Smuzhiyun	};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun	ext_gmac: gmac-clk {
27*4882a593Smuzhiyun		compatible = "fixed-clock";
28*4882a593Smuzhiyun		clock-frequency = <125000000>;
29*4882a593Smuzhiyun		clock-output-names = "ext_gmac";
30*4882a593Smuzhiyun		#clock-cells = <0>;
31*4882a593Smuzhiyun	};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun	vcc_sys: vcc-sys-regulator {
34*4882a593Smuzhiyun		compatible = "regulator-fixed";
35*4882a593Smuzhiyun		regulator-name = "vcc_sys";
36*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
37*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
38*4882a593Smuzhiyun		regulator-always-on;
39*4882a593Smuzhiyun		regulator-boot-on;
40*4882a593Smuzhiyun	};
41*4882a593Smuzhiyun};
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun&uart0 {
44*4882a593Smuzhiyun	status = "okay";
45*4882a593Smuzhiyun};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun&emmc {
48*4882a593Smuzhiyun	status = "okay";
49*4882a593Smuzhiyun	bus-width = <8>;
50*4882a593Smuzhiyun	cap-mmc-highspeed;
51*4882a593Smuzhiyun	clock-frequency = <150000000>;
52*4882a593Smuzhiyun	disable-wp;
53*4882a593Smuzhiyun	keep-power-in-suspend;
54*4882a593Smuzhiyun	non-removable;
55*4882a593Smuzhiyun	num-slots = <1>;
56*4882a593Smuzhiyun	vmmc-supply = <&vcc33_io>;
57*4882a593Smuzhiyun	vqmmc-supply = <&vcc18_io>;
58*4882a593Smuzhiyun	pinctrl-names = "default";
59*4882a593Smuzhiyun	pinctrl-0 = <&emmc_clk>, <&emmc_cmd>, <&emmc_bus8>;
60*4882a593Smuzhiyun};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun&sdmmc {
63*4882a593Smuzhiyun	status = "okay";
64*4882a593Smuzhiyun};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun&gmac {
67*4882a593Smuzhiyun	status = "okay";
68*4882a593Smuzhiyun	phy-supply = <&vcc33_io>;
69*4882a593Smuzhiyun	phy-mode = "rgmii";
70*4882a593Smuzhiyun	clock_in_out = "input";
71*4882a593Smuzhiyun	snps,reset-gpio = <&gpio3 RK_PB3 GPIO_ACTIVE_LOW>;
72*4882a593Smuzhiyun	snps,reset-active-low;
73*4882a593Smuzhiyun	snps,reset-delays-us = <2 10000 50000>;
74*4882a593Smuzhiyun	assigned-clocks = <&cru SCLK_MAC>;
75*4882a593Smuzhiyun	assigned-clock-parents = <&ext_gmac>;
76*4882a593Smuzhiyun	pinctrl-names = "default";
77*4882a593Smuzhiyun	pinctrl-0 = <&rgmii_pins>;
78*4882a593Smuzhiyun	tx_delay = <0x10>;
79*4882a593Smuzhiyun	rx_delay = <0x10>;
80*4882a593Smuzhiyun};
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun&i2c0 {
83*4882a593Smuzhiyun	status = "okay";
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun	rk808: pmic@1b {
86*4882a593Smuzhiyun		compatible = "rockchip,rk808";
87*4882a593Smuzhiyun		reg = <0x1b>;
88*4882a593Smuzhiyun		interrupt-parent = <&gpio0>;
89*4882a593Smuzhiyun		interrupts = <5 IRQ_TYPE_LEVEL_LOW>;
90*4882a593Smuzhiyun		rockchip,system-power-controller;
91*4882a593Smuzhiyun		vcc1-supply = <&vcc_sys>;
92*4882a593Smuzhiyun		vcc2-supply = <&vcc_sys>;
93*4882a593Smuzhiyun		vcc3-supply = <&vcc_sys>;
94*4882a593Smuzhiyun		vcc4-supply = <&vcc_sys>;
95*4882a593Smuzhiyun		vcc6-supply = <&vcc_sys>;
96*4882a593Smuzhiyun		vcc7-supply = <&vcc_sys>;
97*4882a593Smuzhiyun		vcc8-supply = <&vcc_sys>;
98*4882a593Smuzhiyun		vcc9-supply = <&vcc_sys>;
99*4882a593Smuzhiyun		vcc10-supply = <&vcc_sys>;
100*4882a593Smuzhiyun		vcc11-supply = <&vcc_sys>;
101*4882a593Smuzhiyun		vcc12-supply = <&vcc_sys>;
102*4882a593Smuzhiyun		clock-output-names = "xin32k", "rk808-clkout2";
103*4882a593Smuzhiyun		#clock-cells = <1>;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun		regulators {
106*4882a593Smuzhiyun			vdd_cpu: DCDC_REG1 {
107*4882a593Smuzhiyun				regulator-always-on;
108*4882a593Smuzhiyun				regulator-boot-on;
109*4882a593Smuzhiyun				regulator-min-microvolt = <700000>;
110*4882a593Smuzhiyun				regulator-max-microvolt = <1500000>;
111*4882a593Smuzhiyun				regulator-name = "vdd_cpu";
112*4882a593Smuzhiyun			};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun			vdd_log: DCDC_REG2 {
115*4882a593Smuzhiyun				regulator-always-on;
116*4882a593Smuzhiyun				regulator-boot-on;
117*4882a593Smuzhiyun				regulator-min-microvolt = <700000>;
118*4882a593Smuzhiyun				regulator-max-microvolt = <1500000>;
119*4882a593Smuzhiyun				regulator-name = "vdd_log";
120*4882a593Smuzhiyun			};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun			vcc_ddr: DCDC_REG3 {
123*4882a593Smuzhiyun				regulator-always-on;
124*4882a593Smuzhiyun				regulator-boot-on;
125*4882a593Smuzhiyun				regulator-name = "vcc_ddr";
126*4882a593Smuzhiyun			};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun			vcc33_io: DCDC_REG4 {
129*4882a593Smuzhiyun				regulator-always-on;
130*4882a593Smuzhiyun				regulator-boot-on;
131*4882a593Smuzhiyun				regulator-min-microvolt = <3300000>;
132*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
133*4882a593Smuzhiyun				regulator-name = "vcc33_io";
134*4882a593Smuzhiyun			};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun			vcc33_video: LDO_REG2 {
137*4882a593Smuzhiyun				regulator-always-on;
138*4882a593Smuzhiyun				regulator-boot-on;
139*4882a593Smuzhiyun				regulator-min-microvolt = <3300000>;
140*4882a593Smuzhiyun				regulator-max-microvolt = <3300000>;
141*4882a593Smuzhiyun				regulator-name = "vcc33_video";
142*4882a593Smuzhiyun			};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun			vdd10_pll: LDO_REG3 {
145*4882a593Smuzhiyun				regulator-always-on;
146*4882a593Smuzhiyun				regulator-boot-on;
147*4882a593Smuzhiyun				regulator-min-microvolt = <1000000>;
148*4882a593Smuzhiyun				regulator-max-microvolt = <1000000>;
149*4882a593Smuzhiyun				regulator-name = "vdd10_pll";
150*4882a593Smuzhiyun			};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun			vcc18_io: LDO_REG4 {
153*4882a593Smuzhiyun				regulator-boot-on;
154*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
155*4882a593Smuzhiyun				regulator-max-microvolt = <1800000>;
156*4882a593Smuzhiyun				regulator-name = "vcc18_io";
157*4882a593Smuzhiyun			};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun			vdd10_video: LDO_REG6 {
160*4882a593Smuzhiyun				regulator-always-on;
161*4882a593Smuzhiyun				regulator-boot-on;
162*4882a593Smuzhiyun				regulator-min-microvolt = <1000000>;
163*4882a593Smuzhiyun				regulator-max-microvolt = <1000000>;
164*4882a593Smuzhiyun				regulator-name = "vdd10_video";
165*4882a593Smuzhiyun			};
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun			vcc18_video: LDO_REG8 {
168*4882a593Smuzhiyun				regulator-always-on;
169*4882a593Smuzhiyun				regulator-boot-on;
170*4882a593Smuzhiyun				regulator-min-microvolt = <1800000>;
171*4882a593Smuzhiyun				regulator-max-microvolt = <1800000>;
172*4882a593Smuzhiyun				regulator-name = "vcc18_video";
173*4882a593Smuzhiyun			};
174*4882a593Smuzhiyun		};
175*4882a593Smuzhiyun	};
176*4882a593Smuzhiyun};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun&uart0 {
179*4882a593Smuzhiyun	status = "okay";
180*4882a593Smuzhiyun};
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun&spi1 {
183*4882a593Smuzhiyun	status = "okay";
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun	#address-cells = <1>;
186*4882a593Smuzhiyun	#size-cells = <0>;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun	spiflash: w25q32dw@0 {
189*4882a593Smuzhiyun		compatible = "spi-flash";
190*4882a593Smuzhiyun		reg = <0>;
191*4882a593Smuzhiyun		spi-max-frequency = <49500000>;
192*4882a593Smuzhiyun		spi-cpol;
193*4882a593Smuzhiyun		spi-cpha;
194*4882a593Smuzhiyun	};
195*4882a593Smuzhiyun};
196