1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 3*4882a593Smuzhiyun */ 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 6*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 8*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 9*4882a593Smuzhiyun#include <dt-bindings/clock/rk3288-cru.h> 10*4882a593Smuzhiyun#include <dt-bindings/power-domain/rk3288.h> 11*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 12*4882a593Smuzhiyun#include <dt-bindings/video/rk3288.h> 13*4882a593Smuzhiyun#include "skeleton.dtsi" 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun/ { 16*4882a593Smuzhiyun compatible = "rockchip,rk3288"; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun interrupt-parent = <&gic>; 19*4882a593Smuzhiyun aliases { 20*4882a593Smuzhiyun gpio0 = &gpio0; 21*4882a593Smuzhiyun gpio1 = &gpio1; 22*4882a593Smuzhiyun gpio2 = &gpio2; 23*4882a593Smuzhiyun gpio3 = &gpio3; 24*4882a593Smuzhiyun gpio4 = &gpio4; 25*4882a593Smuzhiyun gpio5 = &gpio5; 26*4882a593Smuzhiyun gpio6 = &gpio6; 27*4882a593Smuzhiyun gpio7 = &gpio7; 28*4882a593Smuzhiyun gpio8 = &gpio8; 29*4882a593Smuzhiyun i2c0 = &i2c0; 30*4882a593Smuzhiyun i2c1 = &i2c1; 31*4882a593Smuzhiyun i2c2 = &i2c2; 32*4882a593Smuzhiyun i2c3 = &i2c3; 33*4882a593Smuzhiyun i2c4 = &i2c4; 34*4882a593Smuzhiyun i2c5 = &i2c5; 35*4882a593Smuzhiyun mmc0 = &emmc; 36*4882a593Smuzhiyun mmc1 = &sdmmc; 37*4882a593Smuzhiyun mmc2 = &sdio0; 38*4882a593Smuzhiyun mmc3 = &sdio1; 39*4882a593Smuzhiyun mshc0 = &emmc; 40*4882a593Smuzhiyun mshc1 = &sdmmc; 41*4882a593Smuzhiyun mshc2 = &sdio0; 42*4882a593Smuzhiyun mshc3 = &sdio1; 43*4882a593Smuzhiyun serial0 = &uart0; 44*4882a593Smuzhiyun serial1 = &uart1; 45*4882a593Smuzhiyun serial2 = &uart2; 46*4882a593Smuzhiyun serial3 = &uart3; 47*4882a593Smuzhiyun serial4 = &uart4; 48*4882a593Smuzhiyun spi0 = &spi0; 49*4882a593Smuzhiyun spi1 = &spi1; 50*4882a593Smuzhiyun spi2 = &spi2; 51*4882a593Smuzhiyun }; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun cpus { 54*4882a593Smuzhiyun #address-cells = <1>; 55*4882a593Smuzhiyun #size-cells = <0>; 56*4882a593Smuzhiyun enable-method = "rockchip,rk3066-smp"; 57*4882a593Smuzhiyun rockchip,pmu = <&pmu>; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun cpu0: cpu@500 { 60*4882a593Smuzhiyun device_type = "cpu"; 61*4882a593Smuzhiyun compatible = "arm,cortex-a12"; 62*4882a593Smuzhiyun reg = <0x500>; 63*4882a593Smuzhiyun operating-points = < 64*4882a593Smuzhiyun /* KHz uV */ 65*4882a593Smuzhiyun 1800000 1400000 66*4882a593Smuzhiyun 1704000 1350000 67*4882a593Smuzhiyun 1608000 1300000 68*4882a593Smuzhiyun 1512000 1250000 69*4882a593Smuzhiyun 1416000 1200000 70*4882a593Smuzhiyun 1200000 1100000 71*4882a593Smuzhiyun 1008000 1050000 72*4882a593Smuzhiyun 816000 1000000 73*4882a593Smuzhiyun 696000 950000 74*4882a593Smuzhiyun 600000 900000 75*4882a593Smuzhiyun 408000 900000 76*4882a593Smuzhiyun 216000 900000 77*4882a593Smuzhiyun 126000 900000 78*4882a593Smuzhiyun >; 79*4882a593Smuzhiyun #cooling-cells = <2>; /* min followed by max */ 80*4882a593Smuzhiyun clock-latency = <40000>; 81*4882a593Smuzhiyun clocks = <&cru ARMCLK>; 82*4882a593Smuzhiyun resets = <&cru SRST_CORE0>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun cpu@501 { 85*4882a593Smuzhiyun device_type = "cpu"; 86*4882a593Smuzhiyun compatible = "arm,cortex-a12"; 87*4882a593Smuzhiyun reg = <0x501>; 88*4882a593Smuzhiyun resets = <&cru SRST_CORE1>; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun cpu@502 { 91*4882a593Smuzhiyun device_type = "cpu"; 92*4882a593Smuzhiyun compatible = "arm,cortex-a12"; 93*4882a593Smuzhiyun reg = <0x502>; 94*4882a593Smuzhiyun resets = <&cru SRST_CORE2>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun cpu@503 { 97*4882a593Smuzhiyun device_type = "cpu"; 98*4882a593Smuzhiyun compatible = "arm,cortex-a12"; 99*4882a593Smuzhiyun reg = <0x503>; 100*4882a593Smuzhiyun resets = <&cru SRST_CORE3>; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun }; 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun amba { 105*4882a593Smuzhiyun compatible = "arm,amba-bus"; 106*4882a593Smuzhiyun #address-cells = <1>; 107*4882a593Smuzhiyun #size-cells = <1>; 108*4882a593Smuzhiyun ranges; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun dmac_peri: dma-controller@ff250000 { 111*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 112*4882a593Smuzhiyun broken-no-flushp; 113*4882a593Smuzhiyun reg = <0xff250000 0x4000>; 114*4882a593Smuzhiyun interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 115*4882a593Smuzhiyun <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 116*4882a593Smuzhiyun #dma-cells = <1>; 117*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC2>; 118*4882a593Smuzhiyun clock-names = "apb_pclk"; 119*4882a593Smuzhiyun }; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun dmac_bus_ns: dma-controller@ff600000 { 122*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 123*4882a593Smuzhiyun broken-no-flushp; 124*4882a593Smuzhiyun reg = <0xff600000 0x4000>; 125*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 126*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 127*4882a593Smuzhiyun #dma-cells = <1>; 128*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC1>; 129*4882a593Smuzhiyun clock-names = "apb_pclk"; 130*4882a593Smuzhiyun status = "disabled"; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun dmac_bus_s: dma-controller@ffb20000 { 134*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 135*4882a593Smuzhiyun broken-no-flushp; 136*4882a593Smuzhiyun reg = <0xffb20000 0x4000>; 137*4882a593Smuzhiyun interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 138*4882a593Smuzhiyun <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 139*4882a593Smuzhiyun #dma-cells = <1>; 140*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC1>; 141*4882a593Smuzhiyun clock-names = "apb_pclk"; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun xin24m: oscillator { 146*4882a593Smuzhiyun compatible = "fixed-clock"; 147*4882a593Smuzhiyun clock-frequency = <24000000>; 148*4882a593Smuzhiyun clock-output-names = "xin24m"; 149*4882a593Smuzhiyun #clock-cells = <0>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun psci: psci { 153*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 154*4882a593Smuzhiyun method = "smc"; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun timer { 158*4882a593Smuzhiyun arm,use-physical-timer; 159*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 160*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 161*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 162*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 163*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 164*4882a593Smuzhiyun clock-frequency = <24000000>; 165*4882a593Smuzhiyun always-on; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun display_subsystem: display-subsystem { 169*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 170*4882a593Smuzhiyun ports = <&vopl_out>, <&vopb_out>; 171*4882a593Smuzhiyun status = "disabled"; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun route { 174*4882a593Smuzhiyun route_hdmi: route-hdmi { 175*4882a593Smuzhiyun status = "disabled"; 176*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 177*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 178*4882a593Smuzhiyun logo,mode = "center"; 179*4882a593Smuzhiyun charge_logo,mode = "center"; 180*4882a593Smuzhiyun connect = <&vopb_out_hdmi>; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun route_edp: route-edp { 184*4882a593Smuzhiyun status = "disabled"; 185*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 186*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 187*4882a593Smuzhiyun logo,mode = "center"; 188*4882a593Smuzhiyun charge_logo,mode = "center"; 189*4882a593Smuzhiyun connect = <&vopl_out_edp>; 190*4882a593Smuzhiyun }; 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun route_dsi0: route-dsi0 { 193*4882a593Smuzhiyun status = "disabled"; 194*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 195*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 196*4882a593Smuzhiyun logo,mode = "center"; 197*4882a593Smuzhiyun charge_logo,mode = "center"; 198*4882a593Smuzhiyun connect = <&vopl_out_dsi0>; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun route_lvds: route-lvds { 202*4882a593Smuzhiyun status = "disabled"; 203*4882a593Smuzhiyun logo,uboot = "logo.bmp"; 204*4882a593Smuzhiyun logo,kernel = "logo_kernel.bmp"; 205*4882a593Smuzhiyun logo,mode = "center"; 206*4882a593Smuzhiyun charge_logo,mode = "center"; 207*4882a593Smuzhiyun connect = <&vopl_out_lvds>; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun }; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun sdmmc: dwmmc@ff0c0000 { 213*4882a593Smuzhiyun compatible = "rockchip,rk3288-dw-mshc"; 214*4882a593Smuzhiyun max-frequency = <150000000>; 215*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 216*4882a593Smuzhiyun <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 217*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drv", "ciu-sample"; 218*4882a593Smuzhiyun fifo-depth = <0x100>; 219*4882a593Smuzhiyun cd-gpios = <&gpio6 RK_PC6 GPIO_ACTIVE_HIGH>; 220*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 221*4882a593Smuzhiyun reg = <0xff0c0000 0x4000>; 222*4882a593Smuzhiyun status = "disabled"; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun sdio0: dwmmc@ff0d0000 { 226*4882a593Smuzhiyun compatible = "rockchip,rk3288-dw-mshc"; 227*4882a593Smuzhiyun max-frequency = <150000000>; 228*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO0>, <&cru SCLK_SDIO0>, 229*4882a593Smuzhiyun <&cru SCLK_SDIO0_DRV>, <&cru SCLK_SDIO0_SAMPLE>; 230*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drv", "ciu-sample"; 231*4882a593Smuzhiyun fifo-depth = <0x100>; 232*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 233*4882a593Smuzhiyun reg = <0xff0d0000 0x4000>; 234*4882a593Smuzhiyun status = "disabled"; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun sdio1: dwmmc@ff0e0000 { 238*4882a593Smuzhiyun compatible = "rockchip,rk3288-dw-mshc"; 239*4882a593Smuzhiyun max-frequency = <150000000>; 240*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO1>, <&cru SCLK_SDIO1>, 241*4882a593Smuzhiyun <&cru SCLK_SDIO1_DRV>, <&cru SCLK_SDIO1_SAMPLE>; 242*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drv", "ciu-sample"; 243*4882a593Smuzhiyun fifo-depth = <0x100>; 244*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 245*4882a593Smuzhiyun reg = <0xff0e0000 0x4000>; 246*4882a593Smuzhiyun status = "disabled"; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun emmc: dwmmc@ff0f0000 { 250*4882a593Smuzhiyun compatible = "rockchip,rk3288-dw-mshc"; 251*4882a593Smuzhiyun max-frequency = <150000000>; 252*4882a593Smuzhiyun clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>, 253*4882a593Smuzhiyun <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 254*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drv", "ciu-sample"; 255*4882a593Smuzhiyun fifo-depth = <0x100>; 256*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 257*4882a593Smuzhiyun reg = <0xff0f0000 0x4000>; 258*4882a593Smuzhiyun status = "disabled"; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun saradc: saradc@ff100000 { 262*4882a593Smuzhiyun compatible = "rockchip,saradc"; 263*4882a593Smuzhiyun reg = <0xff100000 0x100>; 264*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 265*4882a593Smuzhiyun #io-channel-cells = <1>; 266*4882a593Smuzhiyun clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>; 267*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 268*4882a593Smuzhiyun status = "disabled"; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun spi0: spi@ff110000 { 272*4882a593Smuzhiyun compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi"; 273*4882a593Smuzhiyun clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>; 274*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 275*4882a593Smuzhiyun dmas = <&dmac_peri 11>, <&dmac_peri 12>; 276*4882a593Smuzhiyun dma-names = "tx", "rx"; 277*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 278*4882a593Smuzhiyun pinctrl-names = "default"; 279*4882a593Smuzhiyun pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>; 280*4882a593Smuzhiyun reg = <0xff110000 0x1000>; 281*4882a593Smuzhiyun #address-cells = <1>; 282*4882a593Smuzhiyun #size-cells = <0>; 283*4882a593Smuzhiyun status = "disabled"; 284*4882a593Smuzhiyun }; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun spi1: spi@ff120000 { 287*4882a593Smuzhiyun compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi"; 288*4882a593Smuzhiyun clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>; 289*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 290*4882a593Smuzhiyun dmas = <&dmac_peri 13>, <&dmac_peri 14>; 291*4882a593Smuzhiyun dma-names = "tx", "rx"; 292*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 293*4882a593Smuzhiyun pinctrl-names = "default"; 294*4882a593Smuzhiyun pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>; 295*4882a593Smuzhiyun reg = <0xff120000 0x1000>; 296*4882a593Smuzhiyun #address-cells = <1>; 297*4882a593Smuzhiyun #size-cells = <0>; 298*4882a593Smuzhiyun status = "disabled"; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun spi2: spi@ff130000 { 302*4882a593Smuzhiyun compatible = "rockchip,rk3288-spi", "rockchip,rk3066-spi"; 303*4882a593Smuzhiyun clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>; 304*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 305*4882a593Smuzhiyun dmas = <&dmac_peri 15>, <&dmac_peri 16>; 306*4882a593Smuzhiyun dma-names = "tx", "rx"; 307*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 308*4882a593Smuzhiyun pinctrl-names = "default"; 309*4882a593Smuzhiyun pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>; 310*4882a593Smuzhiyun reg = <0xff130000 0x1000>; 311*4882a593Smuzhiyun #address-cells = <1>; 312*4882a593Smuzhiyun #size-cells = <0>; 313*4882a593Smuzhiyun status = "disabled"; 314*4882a593Smuzhiyun }; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun i2c1: i2c@ff140000 { 317*4882a593Smuzhiyun compatible = "rockchip,rk3288-i2c"; 318*4882a593Smuzhiyun reg = <0xff140000 0x1000>; 319*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 320*4882a593Smuzhiyun #address-cells = <1>; 321*4882a593Smuzhiyun #size-cells = <0>; 322*4882a593Smuzhiyun clock-names = "i2c"; 323*4882a593Smuzhiyun clocks = <&cru PCLK_I2C1>; 324*4882a593Smuzhiyun pinctrl-names = "default"; 325*4882a593Smuzhiyun pinctrl-0 = <&i2c1_xfer>; 326*4882a593Smuzhiyun status = "disabled"; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun i2c3: i2c@ff150000 { 330*4882a593Smuzhiyun compatible = "rockchip,rk3288-i2c"; 331*4882a593Smuzhiyun reg = <0xff150000 0x1000>; 332*4882a593Smuzhiyun interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 333*4882a593Smuzhiyun #address-cells = <1>; 334*4882a593Smuzhiyun #size-cells = <0>; 335*4882a593Smuzhiyun clock-names = "i2c"; 336*4882a593Smuzhiyun clocks = <&cru PCLK_I2C3>; 337*4882a593Smuzhiyun pinctrl-names = "default"; 338*4882a593Smuzhiyun pinctrl-0 = <&i2c3_xfer>; 339*4882a593Smuzhiyun status = "disabled"; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun i2c4: i2c@ff160000 { 343*4882a593Smuzhiyun compatible = "rockchip,rk3288-i2c"; 344*4882a593Smuzhiyun reg = <0xff160000 0x1000>; 345*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 346*4882a593Smuzhiyun #address-cells = <1>; 347*4882a593Smuzhiyun #size-cells = <0>; 348*4882a593Smuzhiyun clock-names = "i2c"; 349*4882a593Smuzhiyun clocks = <&cru PCLK_I2C4>; 350*4882a593Smuzhiyun pinctrl-names = "default"; 351*4882a593Smuzhiyun pinctrl-0 = <&i2c4_xfer>; 352*4882a593Smuzhiyun status = "disabled"; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun i2c5: i2c@ff170000 { 356*4882a593Smuzhiyun compatible = "rockchip,rk3288-i2c"; 357*4882a593Smuzhiyun reg = <0xff170000 0x1000>; 358*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 359*4882a593Smuzhiyun #address-cells = <1>; 360*4882a593Smuzhiyun #size-cells = <0>; 361*4882a593Smuzhiyun clock-names = "i2c"; 362*4882a593Smuzhiyun clocks = <&cru PCLK_I2C5>; 363*4882a593Smuzhiyun pinctrl-names = "default"; 364*4882a593Smuzhiyun pinctrl-0 = <&i2c5_xfer>; 365*4882a593Smuzhiyun status = "disabled"; 366*4882a593Smuzhiyun }; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun uart0: serial@ff180000 { 369*4882a593Smuzhiyun compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart"; 370*4882a593Smuzhiyun reg = <0xff180000 0x100>; 371*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 372*4882a593Smuzhiyun reg-shift = <2>; 373*4882a593Smuzhiyun reg-io-width = <4>; 374*4882a593Smuzhiyun clock-frequency = <24000000>; 375*4882a593Smuzhiyun clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 376*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 377*4882a593Smuzhiyun pinctrl-names = "default"; 378*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer>; 379*4882a593Smuzhiyun status = "disabled"; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun uart1: serial@ff190000 { 383*4882a593Smuzhiyun compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart"; 384*4882a593Smuzhiyun reg = <0xff190000 0x100>; 385*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 386*4882a593Smuzhiyun reg-shift = <2>; 387*4882a593Smuzhiyun reg-io-width = <4>; 388*4882a593Smuzhiyun clock-frequency = <24000000>; 389*4882a593Smuzhiyun clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 390*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 391*4882a593Smuzhiyun pinctrl-names = "default"; 392*4882a593Smuzhiyun pinctrl-0 = <&uart1_xfer>; 393*4882a593Smuzhiyun status = "disabled"; 394*4882a593Smuzhiyun }; 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun uart2: serial@ff690000 { 397*4882a593Smuzhiyun compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart"; 398*4882a593Smuzhiyun reg = <0xff690000 0x100>; 399*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 400*4882a593Smuzhiyun reg-shift = <2>; 401*4882a593Smuzhiyun reg-io-width = <4>; 402*4882a593Smuzhiyun clock-frequency = <24000000>; 403*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 404*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 405*4882a593Smuzhiyun pinctrl-names = "default"; 406*4882a593Smuzhiyun pinctrl-0 = <&uart2_xfer>; 407*4882a593Smuzhiyun status = "disabled"; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun uart3: serial@ff1b0000 { 410*4882a593Smuzhiyun compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart"; 411*4882a593Smuzhiyun reg = <0xff1b0000 0x100>; 412*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 413*4882a593Smuzhiyun reg-shift = <2>; 414*4882a593Smuzhiyun reg-io-width = <4>; 415*4882a593Smuzhiyun clock-frequency = <24000000>; 416*4882a593Smuzhiyun clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>; 417*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 418*4882a593Smuzhiyun pinctrl-names = "default"; 419*4882a593Smuzhiyun pinctrl-0 = <&uart3_xfer>; 420*4882a593Smuzhiyun status = "disabled"; 421*4882a593Smuzhiyun }; 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun uart4: serial@ff1c0000 { 424*4882a593Smuzhiyun compatible = "rockchip,rk3288-uart", "snps,dw-apb-uart"; 425*4882a593Smuzhiyun reg = <0xff1c0000 0x100>; 426*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 427*4882a593Smuzhiyun reg-shift = <2>; 428*4882a593Smuzhiyun reg-io-width = <4>; 429*4882a593Smuzhiyun clock-frequency = <24000000>; 430*4882a593Smuzhiyun clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>; 431*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 432*4882a593Smuzhiyun pinctrl-names = "default"; 433*4882a593Smuzhiyun pinctrl-0 = <&uart4_xfer>; 434*4882a593Smuzhiyun status = "disabled"; 435*4882a593Smuzhiyun }; 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun thermal: thermal-zones { 438*4882a593Smuzhiyun #include "rk3288-thermal.dtsi" 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun tsadc: tsadc@ff280000 { 442*4882a593Smuzhiyun compatible = "rockchip,rk3288-tsadc"; 443*4882a593Smuzhiyun reg = <0xff280000 0x100>; 444*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 445*4882a593Smuzhiyun clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>; 446*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk"; 447*4882a593Smuzhiyun resets = <&cru SRST_TSADC>; 448*4882a593Smuzhiyun reset-names = "tsadc-apb"; 449*4882a593Smuzhiyun pinctrl-names = "otp_out"; 450*4882a593Smuzhiyun pinctrl-0 = <&otp_out>; 451*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 452*4882a593Smuzhiyun hw-shut-temp = <125000>; 453*4882a593Smuzhiyun status = "disabled"; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun gmac: ethernet@ff290000 { 457*4882a593Smuzhiyun compatible = "rockchip,rk3288-gmac"; 458*4882a593Smuzhiyun reg = <0xff290000 0x10000>; 459*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 460*4882a593Smuzhiyun interrupt-names = "macirq"; 461*4882a593Smuzhiyun rockchip,grf = <&grf>; 462*4882a593Smuzhiyun clocks = <&cru SCLK_MAC>, 463*4882a593Smuzhiyun <&cru SCLK_MAC_RX>, <&cru SCLK_MAC_TX>, 464*4882a593Smuzhiyun <&cru SCLK_MACREF>, <&cru SCLK_MACREF_OUT>, 465*4882a593Smuzhiyun <&cru ACLK_GMAC>, <&cru PCLK_GMAC>; 466*4882a593Smuzhiyun clock-names = "stmmaceth", 467*4882a593Smuzhiyun "mac_clk_rx", "mac_clk_tx", 468*4882a593Smuzhiyun "clk_mac_ref", "clk_mac_refout", 469*4882a593Smuzhiyun "aclk_mac", "pclk_mac"; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun usb_host0_ehci: usb@ff500000 { 473*4882a593Smuzhiyun compatible = "generic-ehci"; 474*4882a593Smuzhiyun reg = <0xff500000 0x100>; 475*4882a593Smuzhiyun interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 476*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST0>; 477*4882a593Smuzhiyun clock-names = "usbhost"; 478*4882a593Smuzhiyun phys = <&usbphy1>; 479*4882a593Smuzhiyun phy-names = "usb"; 480*4882a593Smuzhiyun status = "disabled"; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun /* NOTE: ohci@ff520000 doesn't actually work on hardware */ 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun usb_host1: usb@ff540000 { 486*4882a593Smuzhiyun compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb", 487*4882a593Smuzhiyun "snps,dwc2"; 488*4882a593Smuzhiyun reg = <0xff540000 0x40000>; 489*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 490*4882a593Smuzhiyun clocks = <&cru HCLK_USBHOST1>; 491*4882a593Smuzhiyun clock-names = "otg"; 492*4882a593Smuzhiyun phys = <&usbphy2>; 493*4882a593Smuzhiyun phy-names = "usb2-phy"; 494*4882a593Smuzhiyun status = "disabled"; 495*4882a593Smuzhiyun }; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun usb_otg: usb@ff580000 { 498*4882a593Smuzhiyun compatible = "rockchip,rk3288-usb", "rockchip,rk3066-usb", 499*4882a593Smuzhiyun "snps,dwc2"; 500*4882a593Smuzhiyun reg = <0xff580000 0x40000>; 501*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 502*4882a593Smuzhiyun clocks = <&cru HCLK_OTG0>; 503*4882a593Smuzhiyun clock-names = "otg"; 504*4882a593Smuzhiyun dr_mode = "otg"; 505*4882a593Smuzhiyun phys = <&usbphy0>; 506*4882a593Smuzhiyun phy-names = "usb2-phy"; 507*4882a593Smuzhiyun status = "disabled"; 508*4882a593Smuzhiyun }; 509*4882a593Smuzhiyun 510*4882a593Smuzhiyun usb_hsic: usb@ff5c0000 { 511*4882a593Smuzhiyun compatible = "generic-ehci"; 512*4882a593Smuzhiyun reg = <0xff5c0000 0x100>; 513*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 514*4882a593Smuzhiyun clocks = <&cru HCLK_HSIC>; 515*4882a593Smuzhiyun clock-names = "usbhost"; 516*4882a593Smuzhiyun status = "disabled"; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun dmc: dmc@ff610000 { 520*4882a593Smuzhiyun compatible = "rockchip,rk3288-dmc", "syscon"; 521*4882a593Smuzhiyun rockchip,cru = <&cru>; 522*4882a593Smuzhiyun rockchip,grf = <&grf>; 523*4882a593Smuzhiyun rockchip,pmu = <&pmu>; 524*4882a593Smuzhiyun rockchip,sgrf = <&sgrf>; 525*4882a593Smuzhiyun rockchip,noc = <&noc>; 526*4882a593Smuzhiyun reg = <0xff610000 0x3fc 527*4882a593Smuzhiyun 0xff620000 0x294 528*4882a593Smuzhiyun 0xff630000 0x3fc 529*4882a593Smuzhiyun 0xff640000 0x294>; 530*4882a593Smuzhiyun rockchip,sram = <&ddr_sram>; 531*4882a593Smuzhiyun clocks = <&cru PCLK_DDRUPCTL0>, <&cru PCLK_PUBL0>, 532*4882a593Smuzhiyun <&cru PCLK_DDRUPCTL1>, <&cru PCLK_PUBL1>, 533*4882a593Smuzhiyun <&cru ARMCLK>; 534*4882a593Smuzhiyun clock-names = "pclk_ddrupctl0", "pclk_publ0", 535*4882a593Smuzhiyun "pclk_ddrupctl1", "pclk_publ1", 536*4882a593Smuzhiyun "arm_clk"; 537*4882a593Smuzhiyun }; 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun i2c0: i2c@ff650000 { 540*4882a593Smuzhiyun compatible = "rockchip,rk3288-i2c"; 541*4882a593Smuzhiyun reg = <0xff650000 0x1000>; 542*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 543*4882a593Smuzhiyun #address-cells = <1>; 544*4882a593Smuzhiyun #size-cells = <0>; 545*4882a593Smuzhiyun clock-names = "i2c"; 546*4882a593Smuzhiyun clocks = <&cru PCLK_I2C0>; 547*4882a593Smuzhiyun pinctrl-names = "default"; 548*4882a593Smuzhiyun pinctrl-0 = <&i2c0_xfer>; 549*4882a593Smuzhiyun status = "disabled"; 550*4882a593Smuzhiyun }; 551*4882a593Smuzhiyun 552*4882a593Smuzhiyun i2c2: i2c@ff660000 { 553*4882a593Smuzhiyun compatible = "rockchip,rk3288-i2c"; 554*4882a593Smuzhiyun reg = <0xff660000 0x1000>; 555*4882a593Smuzhiyun interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 556*4882a593Smuzhiyun #address-cells = <1>; 557*4882a593Smuzhiyun #size-cells = <0>; 558*4882a593Smuzhiyun clock-names = "i2c"; 559*4882a593Smuzhiyun clocks = <&cru PCLK_I2C2>; 560*4882a593Smuzhiyun pinctrl-names = "default"; 561*4882a593Smuzhiyun pinctrl-0 = <&i2c2_xfer>; 562*4882a593Smuzhiyun status = "disabled"; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun pwm0: pwm@ff680000 { 566*4882a593Smuzhiyun compatible = "rockchip,rk3288-pwm"; 567*4882a593Smuzhiyun reg = <0xff680000 0x10>; 568*4882a593Smuzhiyun #pwm-cells = <3>; 569*4882a593Smuzhiyun pinctrl-names = "active"; 570*4882a593Smuzhiyun pinctrl-0 = <&pwm0_pin>; 571*4882a593Smuzhiyun clocks = <&cru PCLK_PWM>; 572*4882a593Smuzhiyun clock-names = "pwm"; 573*4882a593Smuzhiyun rockchip,grf = <&grf>; 574*4882a593Smuzhiyun status = "disabled"; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun pwm1: pwm@ff680010 { 578*4882a593Smuzhiyun compatible = "rockchip,rk3288-pwm"; 579*4882a593Smuzhiyun reg = <0xff680010 0x10>; 580*4882a593Smuzhiyun #pwm-cells = <3>; 581*4882a593Smuzhiyun pinctrl-names = "active"; 582*4882a593Smuzhiyun pinctrl-0 = <&pwm1_pin>; 583*4882a593Smuzhiyun clocks = <&cru PCLK_PWM>; 584*4882a593Smuzhiyun clock-names = "pwm"; 585*4882a593Smuzhiyun rockchip,grf = <&grf>; 586*4882a593Smuzhiyun status = "disabled"; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun pwm2: pwm@ff680020 { 590*4882a593Smuzhiyun compatible = "rockchip,rk3288-pwm"; 591*4882a593Smuzhiyun reg = <0xff680020 0x10>; 592*4882a593Smuzhiyun #pwm-cells = <3>; 593*4882a593Smuzhiyun pinctrl-names = "active"; 594*4882a593Smuzhiyun pinctrl-0 = <&pwm2_pin>; 595*4882a593Smuzhiyun clocks = <&cru PCLK_PWM>; 596*4882a593Smuzhiyun clock-names = "pwm"; 597*4882a593Smuzhiyun rockchip,grf = <&grf>; 598*4882a593Smuzhiyun status = "disabled"; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun pwm3: pwm@ff680030 { 602*4882a593Smuzhiyun compatible = "rockchip,rk3288-pwm"; 603*4882a593Smuzhiyun reg = <0xff680030 0x10>; 604*4882a593Smuzhiyun #pwm-cells = <2>; 605*4882a593Smuzhiyun pinctrl-names = "active"; 606*4882a593Smuzhiyun pinctrl-0 = <&pwm3_pin>; 607*4882a593Smuzhiyun clocks = <&cru PCLK_PWM>; 608*4882a593Smuzhiyun clock-names = "pwm"; 609*4882a593Smuzhiyun rockchip,grf = <&grf>; 610*4882a593Smuzhiyun status = "disabled"; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun bus_intmem@ff700000 { 614*4882a593Smuzhiyun compatible = "mmio-sram"; 615*4882a593Smuzhiyun reg = <0xff700000 0x18000>; 616*4882a593Smuzhiyun #address-cells = <1>; 617*4882a593Smuzhiyun #size-cells = <1>; 618*4882a593Smuzhiyun ranges = <0 0xff700000 0x18000>; 619*4882a593Smuzhiyun smp-sram@0 { 620*4882a593Smuzhiyun compatible = "rockchip,rk3066-smp-sram"; 621*4882a593Smuzhiyun reg = <0x00 0x10>; 622*4882a593Smuzhiyun }; 623*4882a593Smuzhiyun ddr_sram: ddr-sram@1000 { 624*4882a593Smuzhiyun compatible = "rockchip,rk3288-ddr-sram"; 625*4882a593Smuzhiyun reg = <0x1000 0x4000>; 626*4882a593Smuzhiyun }; 627*4882a593Smuzhiyun }; 628*4882a593Smuzhiyun 629*4882a593Smuzhiyun sram@ff720000 { 630*4882a593Smuzhiyun compatible = "rockchip,rk3288-pmu-sram", "mmio-sram"; 631*4882a593Smuzhiyun reg = <0xff720000 0x1000>; 632*4882a593Smuzhiyun }; 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun pmu: power-management@ff730000 { 635*4882a593Smuzhiyun compatible = "rockchip,rk3288-pmu", "syscon"; 636*4882a593Smuzhiyun reg = <0xff730000 0x100>; 637*4882a593Smuzhiyun }; 638*4882a593Smuzhiyun 639*4882a593Smuzhiyun sgrf: syscon@ff740000 { 640*4882a593Smuzhiyun compatible = "rockchip,rk3288-sgrf", "syscon"; 641*4882a593Smuzhiyun reg = <0xff740000 0x1000>; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun cru: clock-controller@ff760000 { 645*4882a593Smuzhiyun compatible = "rockchip,rk3288-cru"; 646*4882a593Smuzhiyun reg = <0xff760000 0x1000>; 647*4882a593Smuzhiyun rockchip,grf = <&grf>; 648*4882a593Smuzhiyun #clock-cells = <1>; 649*4882a593Smuzhiyun #reset-cells = <1>; 650*4882a593Smuzhiyun assigned-clocks = <&cru PLL_GPLL>, <&cru PLL_CPLL>, 651*4882a593Smuzhiyun <&cru PLL_NPLL>, <&cru ACLK_CPU>, 652*4882a593Smuzhiyun <&cru HCLK_CPU>, <&cru PCLK_CPU>, 653*4882a593Smuzhiyun <&cru ACLK_PERI>, <&cru HCLK_PERI>, 654*4882a593Smuzhiyun <&cru PCLK_PERI>; 655*4882a593Smuzhiyun assigned-clock-rates = <594000000>, <400000000>, 656*4882a593Smuzhiyun <500000000>, <300000000>, 657*4882a593Smuzhiyun <150000000>, <75000000>, 658*4882a593Smuzhiyun <300000000>, <150000000>, 659*4882a593Smuzhiyun <75000000>; 660*4882a593Smuzhiyun }; 661*4882a593Smuzhiyun 662*4882a593Smuzhiyun grf: syscon@ff770000 { 663*4882a593Smuzhiyun compatible = "rockchip,rk3288-grf", "syscon"; 664*4882a593Smuzhiyun reg = <0xff770000 0x1000>; 665*4882a593Smuzhiyun }; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun wdt: watchdog@ff800000 { 668*4882a593Smuzhiyun compatible = "rockchip,rk3288-wdt", "snps,dw-wdt"; 669*4882a593Smuzhiyun reg = <0xff800000 0x100>; 670*4882a593Smuzhiyun clocks = <&cru PCLK_WDT>; 671*4882a593Smuzhiyun interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 672*4882a593Smuzhiyun status = "disabled"; 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun 675*4882a593Smuzhiyun spdif: sound@ff88b0000 { 676*4882a593Smuzhiyun compatible = "rockchip,rk3288-spdif", "rockchip,rk3066-spdif"; 677*4882a593Smuzhiyun reg = <0xff8b0000 0x10000>; 678*4882a593Smuzhiyun #sound-dai-cells = <0>; 679*4882a593Smuzhiyun clock-names = "hclk", "mclk"; 680*4882a593Smuzhiyun clocks = <&cru HCLK_SPDIF8CH>, <&cru SCLK_SPDIF8CH>; 681*4882a593Smuzhiyun dmas = <&dmac_bus_s 3>; 682*4882a593Smuzhiyun dma-names = "tx"; 683*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 684*4882a593Smuzhiyun pinctrl-names = "default"; 685*4882a593Smuzhiyun pinctrl-0 = <&spdif_tx>; 686*4882a593Smuzhiyun rockchip,grf = <&grf>; 687*4882a593Smuzhiyun status = "disabled"; 688*4882a593Smuzhiyun }; 689*4882a593Smuzhiyun 690*4882a593Smuzhiyun i2s: i2s@ff890000 { 691*4882a593Smuzhiyun compatible = "rockchip,rk3288-i2s", "rockchip,rk3066-i2s"; 692*4882a593Smuzhiyun reg = <0xff890000 0x10000>; 693*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 694*4882a593Smuzhiyun #address-cells = <1>; 695*4882a593Smuzhiyun #size-cells = <0>; 696*4882a593Smuzhiyun dmas = <&dmac_bus_s 0>, <&dmac_bus_s 1>; 697*4882a593Smuzhiyun dma-names = "tx", "rx"; 698*4882a593Smuzhiyun clock-names = "i2s_hclk", "i2s_clk"; 699*4882a593Smuzhiyun clocks = <&cru HCLK_I2S0>, <&cru SCLK_I2S0>; 700*4882a593Smuzhiyun pinctrl-names = "default"; 701*4882a593Smuzhiyun pinctrl-0 = <&i2s0_bus>; 702*4882a593Smuzhiyun status = "disabled"; 703*4882a593Smuzhiyun }; 704*4882a593Smuzhiyun 705*4882a593Smuzhiyun crypto: crypto@ff8a0000 { 706*4882a593Smuzhiyun compatible = "rockchip,rk3288-crypto"; 707*4882a593Smuzhiyun reg = <0xff8a0000 0x10000>; 708*4882a593Smuzhiyun clock-names = "sclk_crypto"; 709*4882a593Smuzhiyun clocks = <&cru SCLK_CRYPTO>; 710*4882a593Smuzhiyun resets = <&cru SRST_CRYPTO>; 711*4882a593Smuzhiyun reset-names = "reset"; 712*4882a593Smuzhiyun status = "disabled"; 713*4882a593Smuzhiyun }; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun vopb: vop@ff930000 { 716*4882a593Smuzhiyun compatible = "rockchip,rk3288-vop-big"; 717*4882a593Smuzhiyun reg = <0xff930000 0x19c>; 718*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 719*4882a593Smuzhiyun clocks = <&cru ACLK_VOP0>, <&cru DCLK_VOP0>, <&cru HCLK_VOP0>; 720*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 721*4882a593Smuzhiyun resets = <&cru SRST_LCDC0_AXI>, <&cru SRST_LCDC0_AHB>, <&cru SRST_LCDC0_DCLK>; 722*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 723*4882a593Smuzhiyun iommus = <&vopb_mmu>; 724*4882a593Smuzhiyun power-domains = <&power RK3288_PD_VIO>; 725*4882a593Smuzhiyun status = "disabled"; 726*4882a593Smuzhiyun vopb_out: port { 727*4882a593Smuzhiyun #address-cells = <1>; 728*4882a593Smuzhiyun #size-cells = <0>; 729*4882a593Smuzhiyun vopb_out_edp: endpoint@0 { 730*4882a593Smuzhiyun reg = <0>; 731*4882a593Smuzhiyun remote-endpoint = <&edp_in_vopb>; 732*4882a593Smuzhiyun }; 733*4882a593Smuzhiyun vopb_out_hdmi: endpoint@1 { 734*4882a593Smuzhiyun reg = <1>; 735*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vopb>; 736*4882a593Smuzhiyun }; 737*4882a593Smuzhiyun vopb_out_lvds: endpoint@2 { 738*4882a593Smuzhiyun reg = <2>; 739*4882a593Smuzhiyun remote-endpoint = <&lvds_in_vopb>; 740*4882a593Smuzhiyun }; 741*4882a593Smuzhiyun vopb_out_dsi0: endpoint@3 { 742*4882a593Smuzhiyun reg = <3>; 743*4882a593Smuzhiyun remote-endpoint = <&dsi0_in_vopb>; 744*4882a593Smuzhiyun }; 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun }; 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun vopb_mmu: iommu@ff930300 { 750*4882a593Smuzhiyun compatible = "rockchip,iommu"; 751*4882a593Smuzhiyun reg = <0xff930300 0x100>; 752*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 753*4882a593Smuzhiyun interrupt-names = "vopb_mmu"; 754*4882a593Smuzhiyun power-domains = <&power RK3288_PD_VIO>; 755*4882a593Smuzhiyun #iommu-cells = <0>; 756*4882a593Smuzhiyun status = "disabled"; 757*4882a593Smuzhiyun }; 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun vopl: vop@ff940000 { 760*4882a593Smuzhiyun compatible = "rockchip,rk3288-vop-lit"; 761*4882a593Smuzhiyun reg = <0xff940000 0x19c>; 762*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 763*4882a593Smuzhiyun clocks = <&cru ACLK_VOP1>, <&cru DCLK_VOP1>, <&cru HCLK_VOP1>; 764*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 765*4882a593Smuzhiyun resets = <&cru SRST_LCDC1_AXI>, <&cru SRST_LCDC1_AHB>, <&cru SRST_LCDC1_DCLK>; 766*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 767*4882a593Smuzhiyun iommus = <&vopl_mmu>; 768*4882a593Smuzhiyun power-domains = <&power RK3288_PD_VIO>; 769*4882a593Smuzhiyun status = "disabled"; 770*4882a593Smuzhiyun vopl_out: port { 771*4882a593Smuzhiyun #address-cells = <1>; 772*4882a593Smuzhiyun #size-cells = <0>; 773*4882a593Smuzhiyun vopl_out_edp: endpoint@0 { 774*4882a593Smuzhiyun reg = <0>; 775*4882a593Smuzhiyun remote-endpoint = <&edp_in_vopl>; 776*4882a593Smuzhiyun }; 777*4882a593Smuzhiyun vopl_out_hdmi: endpoint@1 { 778*4882a593Smuzhiyun reg = <1>; 779*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vopl>; 780*4882a593Smuzhiyun }; 781*4882a593Smuzhiyun vopl_out_lvds: endpoint@2 { 782*4882a593Smuzhiyun reg = <2>; 783*4882a593Smuzhiyun remote-endpoint = <&lvds_in_vopl>; 784*4882a593Smuzhiyun }; 785*4882a593Smuzhiyun vopl_out_dsi0: endpoint@3 { 786*4882a593Smuzhiyun reg = <3>; 787*4882a593Smuzhiyun remote-endpoint = <&dsi0_in_vopl>; 788*4882a593Smuzhiyun }; 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun }; 791*4882a593Smuzhiyun }; 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun vopl_mmu: iommu@ff940300 { 794*4882a593Smuzhiyun compatible = "rockchip,iommu"; 795*4882a593Smuzhiyun reg = <0xff940300 0x100>; 796*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 797*4882a593Smuzhiyun interrupt-names = "vopl_mmu"; 798*4882a593Smuzhiyun power-domains = <&power RK3288_PD_VIO>; 799*4882a593Smuzhiyun #iommu-cells = <0>; 800*4882a593Smuzhiyun status = "disabled"; 801*4882a593Smuzhiyun }; 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun edp: edp@ff970000 { 804*4882a593Smuzhiyun compatible = "rockchip,rk3288-dp"; 805*4882a593Smuzhiyun reg = <0xff970000 0x4000>; 806*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 807*4882a593Smuzhiyun clocks = <&cru SCLK_EDP>, <&cru SCLK_EDP_24M>, <&cru PCLK_EDP_CTRL>; 808*4882a593Smuzhiyun rockchip,grf = <&grf>; 809*4882a593Smuzhiyun clock-names = "clk_edp", "clk_edp_24m", "pclk_edp"; 810*4882a593Smuzhiyun resets = <&cru 111>; 811*4882a593Smuzhiyun reset-names = "edp"; 812*4882a593Smuzhiyun power-domains = <&power RK3288_PD_VIO>; 813*4882a593Smuzhiyun status = "disabled"; 814*4882a593Smuzhiyun ports { 815*4882a593Smuzhiyun #address-cells = <1>; 816*4882a593Smuzhiyun #size-cells = <0>; 817*4882a593Smuzhiyun 818*4882a593Smuzhiyun edp_in: port { 819*4882a593Smuzhiyun #address-cells = <1>; 820*4882a593Smuzhiyun #size-cells = <0>; 821*4882a593Smuzhiyun edp_in_vopb: endpoint@0 { 822*4882a593Smuzhiyun reg = <0>; 823*4882a593Smuzhiyun remote-endpoint = <&vopb_out_edp>; 824*4882a593Smuzhiyun }; 825*4882a593Smuzhiyun edp_in_vopl: endpoint@1 { 826*4882a593Smuzhiyun reg = <1>; 827*4882a593Smuzhiyun remote-endpoint = <&vopl_out_edp>; 828*4882a593Smuzhiyun }; 829*4882a593Smuzhiyun }; 830*4882a593Smuzhiyun }; 831*4882a593Smuzhiyun }; 832*4882a593Smuzhiyun 833*4882a593Smuzhiyun hdmi: hdmi@ff980000 { 834*4882a593Smuzhiyun compatible = "rockchip,rk3288-dw-hdmi"; 835*4882a593Smuzhiyun reg = <0xff980000 0x20000>; 836*4882a593Smuzhiyun reg-io-width = <4>; 837*4882a593Smuzhiyun rockchip,grf = <&grf>; 838*4882a593Smuzhiyun interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 839*4882a593Smuzhiyun clocks = <&cru PCLK_HDMI_CTRL>, <&cru SCLK_HDMI_HDCP>; 840*4882a593Smuzhiyun clock-names = "iahb", "isfr"; 841*4882a593Smuzhiyun pinctrl-names = "default"; 842*4882a593Smuzhiyun pinctrl-0 = <&hdmi_ddc>; 843*4882a593Smuzhiyun status = "disabled"; 844*4882a593Smuzhiyun ports { 845*4882a593Smuzhiyun hdmi_in: port { 846*4882a593Smuzhiyun #address-cells = <1>; 847*4882a593Smuzhiyun #size-cells = <0>; 848*4882a593Smuzhiyun hdmi_in_vopb: endpoint@0 { 849*4882a593Smuzhiyun reg = <0>; 850*4882a593Smuzhiyun remote-endpoint = <&vopb_out_hdmi>; 851*4882a593Smuzhiyun }; 852*4882a593Smuzhiyun hdmi_in_vopl: endpoint@1 { 853*4882a593Smuzhiyun reg = <1>; 854*4882a593Smuzhiyun remote-endpoint = <&vopl_out_hdmi>; 855*4882a593Smuzhiyun }; 856*4882a593Smuzhiyun }; 857*4882a593Smuzhiyun }; 858*4882a593Smuzhiyun }; 859*4882a593Smuzhiyun 860*4882a593Smuzhiyun lvds: lvds@ff96c000 { 861*4882a593Smuzhiyun compatible = "rockchip,rk3288-lvds"; 862*4882a593Smuzhiyun reg = <0xff96c000 0x4000>; 863*4882a593Smuzhiyun clocks = <&cru PCLK_LVDS_PHY>; 864*4882a593Smuzhiyun clock-names = "pclk_lvds"; 865*4882a593Smuzhiyun pinctrl-names = "default"; 866*4882a593Smuzhiyun pinctrl-0 = <&lcdc0_ctl>; 867*4882a593Smuzhiyun rockchip,grf = <&grf>; 868*4882a593Smuzhiyun status = "disabled"; 869*4882a593Smuzhiyun ports { 870*4882a593Smuzhiyun #address-cells = <1>; 871*4882a593Smuzhiyun #size-cells = <0>; 872*4882a593Smuzhiyun lvds_in: port@0 { 873*4882a593Smuzhiyun reg = <0>; 874*4882a593Smuzhiyun #address-cells = <1>; 875*4882a593Smuzhiyun #size-cells = <0>; 876*4882a593Smuzhiyun lvds_in_vopb: endpoint@0 { 877*4882a593Smuzhiyun reg = <0>; 878*4882a593Smuzhiyun remote-endpoint = <&vopb_out_lvds>; 879*4882a593Smuzhiyun }; 880*4882a593Smuzhiyun lvds_in_vopl: endpoint@1 { 881*4882a593Smuzhiyun reg = <1>; 882*4882a593Smuzhiyun remote-endpoint = <&vopl_out_lvds>; 883*4882a593Smuzhiyun }; 884*4882a593Smuzhiyun }; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun }; 887*4882a593Smuzhiyun 888*4882a593Smuzhiyun dsi0: mipi@ff960000 { 889*4882a593Smuzhiyun compatible = "rockchip,rk3288-mipi-dsi", "snps,dw-mipi-dsi"; 890*4882a593Smuzhiyun reg = <0xff960000 0x4000>; 891*4882a593Smuzhiyun interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 892*4882a593Smuzhiyun clocks = <&cru SCLK_MIPIDSI_24M>, <&cru PCLK_MIPI_DSI0>; 893*4882a593Smuzhiyun clock-names = "ref", "pclk"; 894*4882a593Smuzhiyun resets = <&cru SRST_MIPIDSI0>; 895*4882a593Smuzhiyun reset-names = "apb"; 896*4882a593Smuzhiyun power-domains = <&power RK3288_PD_VIO>; 897*4882a593Smuzhiyun rockchip,grf = <&grf>; 898*4882a593Smuzhiyun #address-cells = <1>; 899*4882a593Smuzhiyun #size-cells = <0>; 900*4882a593Smuzhiyun status = "disabled"; 901*4882a593Smuzhiyun ports { 902*4882a593Smuzhiyun #address-cells = <1>; 903*4882a593Smuzhiyun #size-cells = <0>; 904*4882a593Smuzhiyun reg = <1>; 905*4882a593Smuzhiyun mipi_in: port { 906*4882a593Smuzhiyun #address-cells = <1>; 907*4882a593Smuzhiyun #size-cells = <0>; 908*4882a593Smuzhiyun dsi0_in_vopb: endpoint@0 { 909*4882a593Smuzhiyun reg = <0>; 910*4882a593Smuzhiyun remote-endpoint = <&vopb_out_dsi0>; 911*4882a593Smuzhiyun }; 912*4882a593Smuzhiyun dsi0_in_vopl: endpoint@1 { 913*4882a593Smuzhiyun reg = <1>; 914*4882a593Smuzhiyun remote-endpoint = <&vopl_out_dsi0>; 915*4882a593Smuzhiyun }; 916*4882a593Smuzhiyun }; 917*4882a593Smuzhiyun }; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun hdmi_audio: hdmi_audio { 921*4882a593Smuzhiyun compatible = "rockchip,rk3288-hdmi-audio"; 922*4882a593Smuzhiyun i2s-controller = <&i2s>; 923*4882a593Smuzhiyun status = "disable"; 924*4882a593Smuzhiyun }; 925*4882a593Smuzhiyun 926*4882a593Smuzhiyun vpu: video-codec@ff9a0000 { 927*4882a593Smuzhiyun compatible = "rockchip,rk3288-vpu"; 928*4882a593Smuzhiyun reg = <0xff9a0000 0x800>; 929*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 930*4882a593Smuzhiyun <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 931*4882a593Smuzhiyun interrupt-names = "vepu", "vdpu"; 932*4882a593Smuzhiyun clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>; 933*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 934*4882a593Smuzhiyun power-domains = <&power RK3288_PD_VIDEO>; 935*4882a593Smuzhiyun iommus = <&vpu_mmu>; 936*4882a593Smuzhiyun }; 937*4882a593Smuzhiyun 938*4882a593Smuzhiyun vpu_mmu: iommu@ff9a0800 { 939*4882a593Smuzhiyun compatible = "rockchip,iommu"; 940*4882a593Smuzhiyun reg = <0xff9a0800 0x100>; 941*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 942*4882a593Smuzhiyun interrupt-names = "vpu_mmu"; 943*4882a593Smuzhiyun power-domains = <&power RK3288_PD_VIDEO>; 944*4882a593Smuzhiyun #iommu-cells = <0>; 945*4882a593Smuzhiyun }; 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun gpu: gpu@ffa30000 { 948*4882a593Smuzhiyun compatible = "arm,malit764", 949*4882a593Smuzhiyun "arm,malit76x", 950*4882a593Smuzhiyun "arm,malit7xx", 951*4882a593Smuzhiyun "arm,mali-midgard"; 952*4882a593Smuzhiyun reg = <0xffa30000 0x10000>; 953*4882a593Smuzhiyun interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 954*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 955*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 956*4882a593Smuzhiyun interrupt-names = "JOB", "MMU", "GPU"; 957*4882a593Smuzhiyun clocks = <&cru ACLK_GPU>; 958*4882a593Smuzhiyun clock-names = "aclk_gpu"; 959*4882a593Smuzhiyun operating-points = < 960*4882a593Smuzhiyun /* KHz uV */ 961*4882a593Smuzhiyun 100000 950000 962*4882a593Smuzhiyun 200000 950000 963*4882a593Smuzhiyun 300000 1000000 964*4882a593Smuzhiyun 400000 1100000 965*4882a593Smuzhiyun /* 500000 1200000 - See crosbug.com/p/33857 */ 966*4882a593Smuzhiyun 600000 1250000 967*4882a593Smuzhiyun >; 968*4882a593Smuzhiyun power-domains = <&power RK3288_PD_GPU>; 969*4882a593Smuzhiyun status = "disabled"; 970*4882a593Smuzhiyun }; 971*4882a593Smuzhiyun 972*4882a593Smuzhiyun noc: syscon@ffac0000 { 973*4882a593Smuzhiyun compatible = "rockchip,rk3288-noc", "syscon"; 974*4882a593Smuzhiyun reg = <0xffac0000 0x2000>; 975*4882a593Smuzhiyun }; 976*4882a593Smuzhiyun 977*4882a593Smuzhiyun efuse: efuse@ffb40000 { 978*4882a593Smuzhiyun compatible = "rockchip,rk3288-efuse"; 979*4882a593Smuzhiyun reg = <0xffb40000 0x10000>; 980*4882a593Smuzhiyun status = "disabled"; 981*4882a593Smuzhiyun }; 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun gic: interrupt-controller@ffc01000 { 984*4882a593Smuzhiyun compatible = "arm,gic-400"; 985*4882a593Smuzhiyun interrupt-controller; 986*4882a593Smuzhiyun #interrupt-cells = <3>; 987*4882a593Smuzhiyun #address-cells = <0>; 988*4882a593Smuzhiyun 989*4882a593Smuzhiyun reg = <0xffc01000 0x1000>, 990*4882a593Smuzhiyun <0xffc02000 0x1000>, 991*4882a593Smuzhiyun <0xffc04000 0x2000>, 992*4882a593Smuzhiyun <0xffc06000 0x2000>; 993*4882a593Smuzhiyun interrupts = <GIC_PPI 9 0xf04>; 994*4882a593Smuzhiyun }; 995*4882a593Smuzhiyun 996*4882a593Smuzhiyun cpuidle: cpuidle { 997*4882a593Smuzhiyun compatible = "rockchip,rk3288-cpuidle"; 998*4882a593Smuzhiyun }; 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun usbphy: phy { 1001*4882a593Smuzhiyun compatible = "rockchip,rk3288-usb-phy"; 1002*4882a593Smuzhiyun rockchip,grf = <&grf>; 1003*4882a593Smuzhiyun #address-cells = <1>; 1004*4882a593Smuzhiyun #size-cells = <0>; 1005*4882a593Smuzhiyun status = "disabled"; 1006*4882a593Smuzhiyun 1007*4882a593Smuzhiyun usbphy0: usb-phy0 { 1008*4882a593Smuzhiyun #phy-cells = <0>; 1009*4882a593Smuzhiyun reg = <0x320>; 1010*4882a593Smuzhiyun clocks = <&cru SCLK_OTGPHY0>; 1011*4882a593Smuzhiyun clock-names = "phyclk"; 1012*4882a593Smuzhiyun }; 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun usbphy1: usb-phy1 { 1015*4882a593Smuzhiyun #phy-cells = <0>; 1016*4882a593Smuzhiyun reg = <0x334>; 1017*4882a593Smuzhiyun clocks = <&cru SCLK_OTGPHY1>; 1018*4882a593Smuzhiyun clock-names = "phyclk"; 1019*4882a593Smuzhiyun }; 1020*4882a593Smuzhiyun 1021*4882a593Smuzhiyun usbphy2: usb-phy2 { 1022*4882a593Smuzhiyun #phy-cells = <0>; 1023*4882a593Smuzhiyun reg = <0x348>; 1024*4882a593Smuzhiyun clocks = <&cru SCLK_OTGPHY2>; 1025*4882a593Smuzhiyun clock-names = "phyclk"; 1026*4882a593Smuzhiyun }; 1027*4882a593Smuzhiyun }; 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun pinctrl: pinctrl { 1030*4882a593Smuzhiyun compatible = "rockchip,rk3288-pinctrl"; 1031*4882a593Smuzhiyun rockchip,grf = <&grf>; 1032*4882a593Smuzhiyun rockchip,pmu = <&pmu>; 1033*4882a593Smuzhiyun #address-cells = <1>; 1034*4882a593Smuzhiyun #size-cells = <1>; 1035*4882a593Smuzhiyun ranges; 1036*4882a593Smuzhiyun 1037*4882a593Smuzhiyun gpio0: gpio0@ff750000 { 1038*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1039*4882a593Smuzhiyun reg = <0xff750000 0x100>; 1040*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 1041*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO0>; 1042*4882a593Smuzhiyun 1043*4882a593Smuzhiyun gpio-controller; 1044*4882a593Smuzhiyun #gpio-cells = <2>; 1045*4882a593Smuzhiyun 1046*4882a593Smuzhiyun interrupt-controller; 1047*4882a593Smuzhiyun #interrupt-cells = <2>; 1048*4882a593Smuzhiyun }; 1049*4882a593Smuzhiyun 1050*4882a593Smuzhiyun gpio1: gpio1@ff780000 { 1051*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1052*4882a593Smuzhiyun reg = <0xff780000 0x100>; 1053*4882a593Smuzhiyun interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 1054*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO1>; 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun gpio-controller; 1057*4882a593Smuzhiyun #gpio-cells = <2>; 1058*4882a593Smuzhiyun 1059*4882a593Smuzhiyun interrupt-controller; 1060*4882a593Smuzhiyun #interrupt-cells = <2>; 1061*4882a593Smuzhiyun }; 1062*4882a593Smuzhiyun 1063*4882a593Smuzhiyun gpio2: gpio2@ff790000 { 1064*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1065*4882a593Smuzhiyun reg = <0xff790000 0x100>; 1066*4882a593Smuzhiyun interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 1067*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>; 1068*4882a593Smuzhiyun 1069*4882a593Smuzhiyun gpio-controller; 1070*4882a593Smuzhiyun #gpio-cells = <2>; 1071*4882a593Smuzhiyun 1072*4882a593Smuzhiyun interrupt-controller; 1073*4882a593Smuzhiyun #interrupt-cells = <2>; 1074*4882a593Smuzhiyun }; 1075*4882a593Smuzhiyun 1076*4882a593Smuzhiyun gpio3: gpio3@ff7a0000 { 1077*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1078*4882a593Smuzhiyun reg = <0xff7a0000 0x100>; 1079*4882a593Smuzhiyun interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 1080*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>; 1081*4882a593Smuzhiyun 1082*4882a593Smuzhiyun gpio-controller; 1083*4882a593Smuzhiyun #gpio-cells = <2>; 1084*4882a593Smuzhiyun 1085*4882a593Smuzhiyun interrupt-controller; 1086*4882a593Smuzhiyun #interrupt-cells = <2>; 1087*4882a593Smuzhiyun }; 1088*4882a593Smuzhiyun 1089*4882a593Smuzhiyun gpio4: gpio4@ff7b0000 { 1090*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1091*4882a593Smuzhiyun reg = <0xff7b0000 0x100>; 1092*4882a593Smuzhiyun interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 1093*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO4>; 1094*4882a593Smuzhiyun 1095*4882a593Smuzhiyun gpio-controller; 1096*4882a593Smuzhiyun #gpio-cells = <2>; 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun interrupt-controller; 1099*4882a593Smuzhiyun #interrupt-cells = <2>; 1100*4882a593Smuzhiyun }; 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun gpio5: gpio5@ff7c0000 { 1103*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1104*4882a593Smuzhiyun reg = <0xff7c0000 0x100>; 1105*4882a593Smuzhiyun interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 1106*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO5>; 1107*4882a593Smuzhiyun 1108*4882a593Smuzhiyun gpio-controller; 1109*4882a593Smuzhiyun #gpio-cells = <2>; 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun interrupt-controller; 1112*4882a593Smuzhiyun #interrupt-cells = <2>; 1113*4882a593Smuzhiyun }; 1114*4882a593Smuzhiyun 1115*4882a593Smuzhiyun gpio6: gpio6@ff7d0000 { 1116*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1117*4882a593Smuzhiyun reg = <0xff7d0000 0x100>; 1118*4882a593Smuzhiyun interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 1119*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO6>; 1120*4882a593Smuzhiyun 1121*4882a593Smuzhiyun gpio-controller; 1122*4882a593Smuzhiyun #gpio-cells = <2>; 1123*4882a593Smuzhiyun 1124*4882a593Smuzhiyun interrupt-controller; 1125*4882a593Smuzhiyun #interrupt-cells = <2>; 1126*4882a593Smuzhiyun }; 1127*4882a593Smuzhiyun 1128*4882a593Smuzhiyun gpio7: gpio7@ff7e0000 { 1129*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1130*4882a593Smuzhiyun reg = <0xff7e0000 0x100>; 1131*4882a593Smuzhiyun interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 1132*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO7>; 1133*4882a593Smuzhiyun 1134*4882a593Smuzhiyun gpio-controller; 1135*4882a593Smuzhiyun #gpio-cells = <2>; 1136*4882a593Smuzhiyun 1137*4882a593Smuzhiyun interrupt-controller; 1138*4882a593Smuzhiyun #interrupt-cells = <2>; 1139*4882a593Smuzhiyun }; 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun gpio8: gpio8@ff7f0000 { 1142*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 1143*4882a593Smuzhiyun reg = <0xff7f0000 0x100>; 1144*4882a593Smuzhiyun interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>; 1145*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO8>; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun gpio-controller; 1148*4882a593Smuzhiyun #gpio-cells = <2>; 1149*4882a593Smuzhiyun 1150*4882a593Smuzhiyun interrupt-controller; 1151*4882a593Smuzhiyun #interrupt-cells = <2>; 1152*4882a593Smuzhiyun }; 1153*4882a593Smuzhiyun 1154*4882a593Smuzhiyun hdmi { 1155*4882a593Smuzhiyun hdmi_ddc: hdmi-ddc { 1156*4882a593Smuzhiyun rockchip,pins = <7 19 RK_FUNC_2 &pcfg_pull_none>, 1157*4882a593Smuzhiyun <7 20 RK_FUNC_2 &pcfg_pull_none>; 1158*4882a593Smuzhiyun }; 1159*4882a593Smuzhiyun }; 1160*4882a593Smuzhiyun 1161*4882a593Smuzhiyun pcfg_pull_up: pcfg-pull-up { 1162*4882a593Smuzhiyun bias-pull-up; 1163*4882a593Smuzhiyun }; 1164*4882a593Smuzhiyun 1165*4882a593Smuzhiyun pcfg_pull_down: pcfg-pull-down { 1166*4882a593Smuzhiyun bias-pull-down; 1167*4882a593Smuzhiyun }; 1168*4882a593Smuzhiyun 1169*4882a593Smuzhiyun pcfg_pull_none: pcfg-pull-none { 1170*4882a593Smuzhiyun bias-disable; 1171*4882a593Smuzhiyun }; 1172*4882a593Smuzhiyun 1173*4882a593Smuzhiyun pcfg_pull_none_12ma: pcfg-pull-none-12ma { 1174*4882a593Smuzhiyun bias-disable; 1175*4882a593Smuzhiyun drive-strength = <12>; 1176*4882a593Smuzhiyun }; 1177*4882a593Smuzhiyun 1178*4882a593Smuzhiyun sleep { 1179*4882a593Smuzhiyun global_pwroff: global-pwroff { 1180*4882a593Smuzhiyun rockchip,pins = <0 0 RK_FUNC_1 &pcfg_pull_none>; 1181*4882a593Smuzhiyun }; 1182*4882a593Smuzhiyun 1183*4882a593Smuzhiyun ddrio_pwroff: ddrio-pwroff { 1184*4882a593Smuzhiyun rockchip,pins = <0 1 RK_FUNC_1 &pcfg_pull_none>; 1185*4882a593Smuzhiyun }; 1186*4882a593Smuzhiyun 1187*4882a593Smuzhiyun ddr0_retention: ddr0-retention { 1188*4882a593Smuzhiyun rockchip,pins = <0 2 RK_FUNC_1 &pcfg_pull_up>; 1189*4882a593Smuzhiyun }; 1190*4882a593Smuzhiyun 1191*4882a593Smuzhiyun ddr1_retention: ddr1-retention { 1192*4882a593Smuzhiyun rockchip,pins = <0 3 RK_FUNC_1 &pcfg_pull_up>; 1193*4882a593Smuzhiyun }; 1194*4882a593Smuzhiyun }; 1195*4882a593Smuzhiyun 1196*4882a593Smuzhiyun i2c0 { 1197*4882a593Smuzhiyun i2c0_xfer: i2c0-xfer { 1198*4882a593Smuzhiyun rockchip,pins = <0 15 RK_FUNC_1 &pcfg_pull_none>, 1199*4882a593Smuzhiyun <0 16 RK_FUNC_1 &pcfg_pull_none>; 1200*4882a593Smuzhiyun }; 1201*4882a593Smuzhiyun }; 1202*4882a593Smuzhiyun 1203*4882a593Smuzhiyun i2c1 { 1204*4882a593Smuzhiyun i2c1_xfer: i2c1-xfer { 1205*4882a593Smuzhiyun rockchip,pins = <8 4 RK_FUNC_1 &pcfg_pull_none>, 1206*4882a593Smuzhiyun <8 5 RK_FUNC_1 &pcfg_pull_none>; 1207*4882a593Smuzhiyun }; 1208*4882a593Smuzhiyun }; 1209*4882a593Smuzhiyun 1210*4882a593Smuzhiyun i2c2 { 1211*4882a593Smuzhiyun i2c2_xfer: i2c2-xfer { 1212*4882a593Smuzhiyun rockchip,pins = <6 9 RK_FUNC_1 &pcfg_pull_none>, 1213*4882a593Smuzhiyun <6 10 RK_FUNC_1 &pcfg_pull_none>; 1214*4882a593Smuzhiyun }; 1215*4882a593Smuzhiyun }; 1216*4882a593Smuzhiyun 1217*4882a593Smuzhiyun i2c3 { 1218*4882a593Smuzhiyun i2c3_xfer: i2c3-xfer { 1219*4882a593Smuzhiyun rockchip,pins = <2 16 RK_FUNC_1 &pcfg_pull_none>, 1220*4882a593Smuzhiyun <2 17 RK_FUNC_1 &pcfg_pull_none>; 1221*4882a593Smuzhiyun }; 1222*4882a593Smuzhiyun }; 1223*4882a593Smuzhiyun 1224*4882a593Smuzhiyun i2c4 { 1225*4882a593Smuzhiyun i2c4_xfer: i2c4-xfer { 1226*4882a593Smuzhiyun rockchip,pins = <7 17 RK_FUNC_1 &pcfg_pull_none>, 1227*4882a593Smuzhiyun <7 18 RK_FUNC_1 &pcfg_pull_none>; 1228*4882a593Smuzhiyun }; 1229*4882a593Smuzhiyun }; 1230*4882a593Smuzhiyun 1231*4882a593Smuzhiyun i2c5 { 1232*4882a593Smuzhiyun i2c5_xfer: i2c5-xfer { 1233*4882a593Smuzhiyun rockchip,pins = <7 19 RK_FUNC_1 &pcfg_pull_none>, 1234*4882a593Smuzhiyun <7 20 RK_FUNC_1 &pcfg_pull_none>; 1235*4882a593Smuzhiyun }; 1236*4882a593Smuzhiyun }; 1237*4882a593Smuzhiyun 1238*4882a593Smuzhiyun i2s0 { 1239*4882a593Smuzhiyun i2s0_bus: i2s0-bus { 1240*4882a593Smuzhiyun rockchip,pins = <6 0 RK_FUNC_1 &pcfg_pull_none>, 1241*4882a593Smuzhiyun <6 1 RK_FUNC_1 &pcfg_pull_none>, 1242*4882a593Smuzhiyun <6 2 RK_FUNC_1 &pcfg_pull_none>, 1243*4882a593Smuzhiyun <6 3 RK_FUNC_1 &pcfg_pull_none>, 1244*4882a593Smuzhiyun <6 4 RK_FUNC_1 &pcfg_pull_none>, 1245*4882a593Smuzhiyun <6 8 RK_FUNC_1 &pcfg_pull_none>; 1246*4882a593Smuzhiyun }; 1247*4882a593Smuzhiyun }; 1248*4882a593Smuzhiyun 1249*4882a593Smuzhiyun lcdc0 { 1250*4882a593Smuzhiyun lcdc0_ctl: lcdc0-ctl { 1251*4882a593Smuzhiyun rockchip,pins = <1 24 RK_FUNC_1 &pcfg_pull_none>, 1252*4882a593Smuzhiyun <1 25 RK_FUNC_1 &pcfg_pull_none>, 1253*4882a593Smuzhiyun <1 26 RK_FUNC_1 &pcfg_pull_none>, 1254*4882a593Smuzhiyun <1 27 RK_FUNC_1 &pcfg_pull_none>; 1255*4882a593Smuzhiyun }; 1256*4882a593Smuzhiyun }; 1257*4882a593Smuzhiyun 1258*4882a593Smuzhiyun sdmmc { 1259*4882a593Smuzhiyun sdmmc_clk: sdmmc-clk { 1260*4882a593Smuzhiyun rockchip,pins = <6 20 RK_FUNC_1 &pcfg_pull_none>; 1261*4882a593Smuzhiyun }; 1262*4882a593Smuzhiyun 1263*4882a593Smuzhiyun sdmmc_cmd: sdmmc-cmd { 1264*4882a593Smuzhiyun rockchip,pins = <6 21 RK_FUNC_1 &pcfg_pull_up>; 1265*4882a593Smuzhiyun }; 1266*4882a593Smuzhiyun 1267*4882a593Smuzhiyun sdmmc_cd: sdmcc-cd { 1268*4882a593Smuzhiyun rockchip,pins = <6 22 RK_FUNC_1 &pcfg_pull_up>; 1269*4882a593Smuzhiyun }; 1270*4882a593Smuzhiyun 1271*4882a593Smuzhiyun sdmmc_bus1: sdmmc-bus1 { 1272*4882a593Smuzhiyun rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>; 1273*4882a593Smuzhiyun }; 1274*4882a593Smuzhiyun 1275*4882a593Smuzhiyun sdmmc_bus4: sdmmc-bus4 { 1276*4882a593Smuzhiyun rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>, 1277*4882a593Smuzhiyun <6 17 RK_FUNC_1 &pcfg_pull_up>, 1278*4882a593Smuzhiyun <6 18 RK_FUNC_1 &pcfg_pull_up>, 1279*4882a593Smuzhiyun <6 19 RK_FUNC_1 &pcfg_pull_up>; 1280*4882a593Smuzhiyun }; 1281*4882a593Smuzhiyun }; 1282*4882a593Smuzhiyun 1283*4882a593Smuzhiyun sdio0 { 1284*4882a593Smuzhiyun sdio0_bus1: sdio0-bus1 { 1285*4882a593Smuzhiyun rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>; 1286*4882a593Smuzhiyun }; 1287*4882a593Smuzhiyun 1288*4882a593Smuzhiyun sdio0_bus4: sdio0-bus4 { 1289*4882a593Smuzhiyun rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>, 1290*4882a593Smuzhiyun <4 21 RK_FUNC_1 &pcfg_pull_up>, 1291*4882a593Smuzhiyun <4 22 RK_FUNC_1 &pcfg_pull_up>, 1292*4882a593Smuzhiyun <4 23 RK_FUNC_1 &pcfg_pull_up>; 1293*4882a593Smuzhiyun }; 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun sdio0_cmd: sdio0-cmd { 1296*4882a593Smuzhiyun rockchip,pins = <4 24 RK_FUNC_1 &pcfg_pull_up>; 1297*4882a593Smuzhiyun }; 1298*4882a593Smuzhiyun 1299*4882a593Smuzhiyun sdio0_clk: sdio0-clk { 1300*4882a593Smuzhiyun rockchip,pins = <4 25 RK_FUNC_1 &pcfg_pull_none>; 1301*4882a593Smuzhiyun }; 1302*4882a593Smuzhiyun 1303*4882a593Smuzhiyun sdio0_cd: sdio0-cd { 1304*4882a593Smuzhiyun rockchip,pins = <4 26 RK_FUNC_1 &pcfg_pull_up>; 1305*4882a593Smuzhiyun }; 1306*4882a593Smuzhiyun 1307*4882a593Smuzhiyun sdio0_wp: sdio0-wp { 1308*4882a593Smuzhiyun rockchip,pins = <4 27 RK_FUNC_1 &pcfg_pull_up>; 1309*4882a593Smuzhiyun }; 1310*4882a593Smuzhiyun 1311*4882a593Smuzhiyun sdio0_pwr: sdio0-pwr { 1312*4882a593Smuzhiyun rockchip,pins = <4 28 RK_FUNC_1 &pcfg_pull_up>; 1313*4882a593Smuzhiyun }; 1314*4882a593Smuzhiyun 1315*4882a593Smuzhiyun sdio0_bkpwr: sdio0-bkpwr { 1316*4882a593Smuzhiyun rockchip,pins = <4 29 RK_FUNC_1 &pcfg_pull_up>; 1317*4882a593Smuzhiyun }; 1318*4882a593Smuzhiyun 1319*4882a593Smuzhiyun sdio0_int: sdio0-int { 1320*4882a593Smuzhiyun rockchip,pins = <4 30 RK_FUNC_1 &pcfg_pull_up>; 1321*4882a593Smuzhiyun }; 1322*4882a593Smuzhiyun }; 1323*4882a593Smuzhiyun 1324*4882a593Smuzhiyun sdio1 { 1325*4882a593Smuzhiyun sdio1_bus1: sdio1-bus1 { 1326*4882a593Smuzhiyun rockchip,pins = <3 24 RK_FUNC_4 &pcfg_pull_up>; 1327*4882a593Smuzhiyun }; 1328*4882a593Smuzhiyun 1329*4882a593Smuzhiyun sdio1_bus4: sdio1-bus4 { 1330*4882a593Smuzhiyun rockchip,pins = <3 24 RK_FUNC_4 &pcfg_pull_up>, 1331*4882a593Smuzhiyun <3 25 RK_FUNC_4 &pcfg_pull_up>, 1332*4882a593Smuzhiyun <3 26 RK_FUNC_4 &pcfg_pull_up>, 1333*4882a593Smuzhiyun <3 27 RK_FUNC_4 &pcfg_pull_up>; 1334*4882a593Smuzhiyun }; 1335*4882a593Smuzhiyun 1336*4882a593Smuzhiyun sdio1_cd: sdio1-cd { 1337*4882a593Smuzhiyun rockchip,pins = <3 28 RK_FUNC_4 &pcfg_pull_up>; 1338*4882a593Smuzhiyun }; 1339*4882a593Smuzhiyun 1340*4882a593Smuzhiyun sdio1_wp: sdio1-wp { 1341*4882a593Smuzhiyun rockchip,pins = <3 29 RK_FUNC_4 &pcfg_pull_up>; 1342*4882a593Smuzhiyun }; 1343*4882a593Smuzhiyun 1344*4882a593Smuzhiyun sdio1_bkpwr: sdio1-bkpwr { 1345*4882a593Smuzhiyun rockchip,pins = <3 30 RK_FUNC_4 &pcfg_pull_up>; 1346*4882a593Smuzhiyun }; 1347*4882a593Smuzhiyun 1348*4882a593Smuzhiyun sdio1_int: sdio1-int { 1349*4882a593Smuzhiyun rockchip,pins = <3 31 RK_FUNC_4 &pcfg_pull_up>; 1350*4882a593Smuzhiyun }; 1351*4882a593Smuzhiyun 1352*4882a593Smuzhiyun sdio1_cmd: sdio1-cmd { 1353*4882a593Smuzhiyun rockchip,pins = <4 6 RK_FUNC_4 &pcfg_pull_up>; 1354*4882a593Smuzhiyun }; 1355*4882a593Smuzhiyun 1356*4882a593Smuzhiyun sdio1_clk: sdio1-clk { 1357*4882a593Smuzhiyun rockchip,pins = <4 7 RK_FUNC_4 &pcfg_pull_none>; 1358*4882a593Smuzhiyun }; 1359*4882a593Smuzhiyun 1360*4882a593Smuzhiyun sdio1_pwr: sdio1-pwr { 1361*4882a593Smuzhiyun rockchip,pins = <4 9 RK_FUNC_4 &pcfg_pull_up>; 1362*4882a593Smuzhiyun }; 1363*4882a593Smuzhiyun }; 1364*4882a593Smuzhiyun 1365*4882a593Smuzhiyun emmc { 1366*4882a593Smuzhiyun emmc_clk: emmc-clk { 1367*4882a593Smuzhiyun rockchip,pins = <3 18 RK_FUNC_2 &pcfg_pull_none>; 1368*4882a593Smuzhiyun }; 1369*4882a593Smuzhiyun 1370*4882a593Smuzhiyun emmc_cmd: emmc-cmd { 1371*4882a593Smuzhiyun rockchip,pins = <3 16 RK_FUNC_2 &pcfg_pull_up>; 1372*4882a593Smuzhiyun }; 1373*4882a593Smuzhiyun 1374*4882a593Smuzhiyun emmc_pwr: emmc-pwr { 1375*4882a593Smuzhiyun rockchip,pins = <3 9 RK_FUNC_2 &pcfg_pull_up>; 1376*4882a593Smuzhiyun }; 1377*4882a593Smuzhiyun 1378*4882a593Smuzhiyun emmc_bus1: emmc-bus1 { 1379*4882a593Smuzhiyun rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>; 1380*4882a593Smuzhiyun }; 1381*4882a593Smuzhiyun 1382*4882a593Smuzhiyun emmc_bus4: emmc-bus4 { 1383*4882a593Smuzhiyun rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>, 1384*4882a593Smuzhiyun <3 1 RK_FUNC_2 &pcfg_pull_up>, 1385*4882a593Smuzhiyun <3 2 RK_FUNC_2 &pcfg_pull_up>, 1386*4882a593Smuzhiyun <3 3 RK_FUNC_2 &pcfg_pull_up>; 1387*4882a593Smuzhiyun }; 1388*4882a593Smuzhiyun 1389*4882a593Smuzhiyun emmc_bus8: emmc-bus8 { 1390*4882a593Smuzhiyun rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>, 1391*4882a593Smuzhiyun <3 1 RK_FUNC_2 &pcfg_pull_up>, 1392*4882a593Smuzhiyun <3 2 RK_FUNC_2 &pcfg_pull_up>, 1393*4882a593Smuzhiyun <3 3 RK_FUNC_2 &pcfg_pull_up>, 1394*4882a593Smuzhiyun <3 4 RK_FUNC_2 &pcfg_pull_up>, 1395*4882a593Smuzhiyun <3 5 RK_FUNC_2 &pcfg_pull_up>, 1396*4882a593Smuzhiyun <3 6 RK_FUNC_2 &pcfg_pull_up>, 1397*4882a593Smuzhiyun <3 7 RK_FUNC_2 &pcfg_pull_up>; 1398*4882a593Smuzhiyun }; 1399*4882a593Smuzhiyun }; 1400*4882a593Smuzhiyun 1401*4882a593Smuzhiyun spi0 { 1402*4882a593Smuzhiyun spi0_clk: spi0-clk { 1403*4882a593Smuzhiyun rockchip,pins = <5 12 RK_FUNC_1 &pcfg_pull_up>; 1404*4882a593Smuzhiyun }; 1405*4882a593Smuzhiyun spi0_cs0: spi0-cs0 { 1406*4882a593Smuzhiyun rockchip,pins = <5 13 RK_FUNC_1 &pcfg_pull_up>; 1407*4882a593Smuzhiyun }; 1408*4882a593Smuzhiyun spi0_tx: spi0-tx { 1409*4882a593Smuzhiyun rockchip,pins = <5 14 RK_FUNC_1 &pcfg_pull_up>; 1410*4882a593Smuzhiyun }; 1411*4882a593Smuzhiyun spi0_rx: spi0-rx { 1412*4882a593Smuzhiyun rockchip,pins = <5 15 RK_FUNC_1 &pcfg_pull_up>; 1413*4882a593Smuzhiyun }; 1414*4882a593Smuzhiyun spi0_cs1: spi0-cs1 { 1415*4882a593Smuzhiyun rockchip,pins = <5 16 RK_FUNC_1 &pcfg_pull_up>; 1416*4882a593Smuzhiyun }; 1417*4882a593Smuzhiyun }; 1418*4882a593Smuzhiyun spi1 { 1419*4882a593Smuzhiyun spi1_clk: spi1-clk { 1420*4882a593Smuzhiyun rockchip,pins = <7 12 RK_FUNC_2 &pcfg_pull_up>; 1421*4882a593Smuzhiyun }; 1422*4882a593Smuzhiyun spi1_cs0: spi1-cs0 { 1423*4882a593Smuzhiyun rockchip,pins = <7 13 RK_FUNC_2 &pcfg_pull_up>; 1424*4882a593Smuzhiyun }; 1425*4882a593Smuzhiyun spi1_rx: spi1-rx { 1426*4882a593Smuzhiyun rockchip,pins = <7 14 RK_FUNC_2 &pcfg_pull_up>; 1427*4882a593Smuzhiyun }; 1428*4882a593Smuzhiyun spi1_tx: spi1-tx { 1429*4882a593Smuzhiyun rockchip,pins = <7 15 RK_FUNC_2 &pcfg_pull_up>; 1430*4882a593Smuzhiyun }; 1431*4882a593Smuzhiyun }; 1432*4882a593Smuzhiyun 1433*4882a593Smuzhiyun spi2 { 1434*4882a593Smuzhiyun spi2_cs1: spi2-cs1 { 1435*4882a593Smuzhiyun rockchip,pins = <8 3 RK_FUNC_1 &pcfg_pull_up>; 1436*4882a593Smuzhiyun }; 1437*4882a593Smuzhiyun spi2_clk: spi2-clk { 1438*4882a593Smuzhiyun rockchip,pins = <8 6 RK_FUNC_1 &pcfg_pull_up>; 1439*4882a593Smuzhiyun }; 1440*4882a593Smuzhiyun spi2_cs0: spi2-cs0 { 1441*4882a593Smuzhiyun rockchip,pins = <8 7 RK_FUNC_1 &pcfg_pull_up>; 1442*4882a593Smuzhiyun }; 1443*4882a593Smuzhiyun spi2_rx: spi2-rx { 1444*4882a593Smuzhiyun rockchip,pins = <8 8 RK_FUNC_1 &pcfg_pull_up>; 1445*4882a593Smuzhiyun }; 1446*4882a593Smuzhiyun spi2_tx: spi2-tx { 1447*4882a593Smuzhiyun rockchip,pins = <8 9 RK_FUNC_1 &pcfg_pull_up>; 1448*4882a593Smuzhiyun }; 1449*4882a593Smuzhiyun }; 1450*4882a593Smuzhiyun 1451*4882a593Smuzhiyun uart0 { 1452*4882a593Smuzhiyun uart0_xfer: uart0-xfer { 1453*4882a593Smuzhiyun rockchip,pins = <4 16 RK_FUNC_1 &pcfg_pull_up>, 1454*4882a593Smuzhiyun <4 17 RK_FUNC_1 &pcfg_pull_none>; 1455*4882a593Smuzhiyun }; 1456*4882a593Smuzhiyun 1457*4882a593Smuzhiyun uart0_cts: uart0-cts { 1458*4882a593Smuzhiyun rockchip,pins = <4 18 RK_FUNC_1 &pcfg_pull_none>; 1459*4882a593Smuzhiyun }; 1460*4882a593Smuzhiyun 1461*4882a593Smuzhiyun uart0_rts: uart0-rts { 1462*4882a593Smuzhiyun rockchip,pins = <4 19 RK_FUNC_1 &pcfg_pull_none>; 1463*4882a593Smuzhiyun }; 1464*4882a593Smuzhiyun }; 1465*4882a593Smuzhiyun 1466*4882a593Smuzhiyun uart1 { 1467*4882a593Smuzhiyun uart1_xfer: uart1-xfer { 1468*4882a593Smuzhiyun rockchip,pins = <5 8 RK_FUNC_1 &pcfg_pull_up>, 1469*4882a593Smuzhiyun <5 9 RK_FUNC_1 &pcfg_pull_none>; 1470*4882a593Smuzhiyun }; 1471*4882a593Smuzhiyun 1472*4882a593Smuzhiyun uart1_cts: uart1-cts { 1473*4882a593Smuzhiyun rockchip,pins = <5 10 RK_FUNC_1 &pcfg_pull_none>; 1474*4882a593Smuzhiyun }; 1475*4882a593Smuzhiyun 1476*4882a593Smuzhiyun uart1_rts: uart1-rts { 1477*4882a593Smuzhiyun rockchip,pins = <5 11 RK_FUNC_1 &pcfg_pull_none>; 1478*4882a593Smuzhiyun }; 1479*4882a593Smuzhiyun }; 1480*4882a593Smuzhiyun 1481*4882a593Smuzhiyun uart2 { 1482*4882a593Smuzhiyun uart2_xfer: uart2-xfer { 1483*4882a593Smuzhiyun rockchip,pins = <7 22 RK_FUNC_1 &pcfg_pull_up>, 1484*4882a593Smuzhiyun <7 23 RK_FUNC_1 &pcfg_pull_none>; 1485*4882a593Smuzhiyun }; 1486*4882a593Smuzhiyun /* no rts / cts for uart2 */ 1487*4882a593Smuzhiyun }; 1488*4882a593Smuzhiyun 1489*4882a593Smuzhiyun uart3 { 1490*4882a593Smuzhiyun uart3_xfer: uart3-xfer { 1491*4882a593Smuzhiyun rockchip,pins = <7 7 RK_FUNC_1 &pcfg_pull_up>, 1492*4882a593Smuzhiyun <7 8 RK_FUNC_1 &pcfg_pull_none>; 1493*4882a593Smuzhiyun }; 1494*4882a593Smuzhiyun 1495*4882a593Smuzhiyun uart3_cts: uart3-cts { 1496*4882a593Smuzhiyun rockchip,pins = <7 9 RK_FUNC_1 &pcfg_pull_none>; 1497*4882a593Smuzhiyun }; 1498*4882a593Smuzhiyun 1499*4882a593Smuzhiyun uart3_rts: uart3-rts { 1500*4882a593Smuzhiyun rockchip,pins = <7 10 RK_FUNC_1 &pcfg_pull_none>; 1501*4882a593Smuzhiyun }; 1502*4882a593Smuzhiyun }; 1503*4882a593Smuzhiyun 1504*4882a593Smuzhiyun uart4 { 1505*4882a593Smuzhiyun uart4_xfer: uart4-xfer { 1506*4882a593Smuzhiyun rockchip,pins = <5 12 3 &pcfg_pull_up>, 1507*4882a593Smuzhiyun <5 13 3 &pcfg_pull_none>; 1508*4882a593Smuzhiyun }; 1509*4882a593Smuzhiyun 1510*4882a593Smuzhiyun uart4_cts: uart4-cts { 1511*4882a593Smuzhiyun rockchip,pins = <5 14 3 &pcfg_pull_none>; 1512*4882a593Smuzhiyun }; 1513*4882a593Smuzhiyun 1514*4882a593Smuzhiyun uart4_rts: uart4-rts { 1515*4882a593Smuzhiyun rockchip,pins = <5 15 3 &pcfg_pull_none>; 1516*4882a593Smuzhiyun }; 1517*4882a593Smuzhiyun }; 1518*4882a593Smuzhiyun 1519*4882a593Smuzhiyun tsadc { 1520*4882a593Smuzhiyun otp_out: otp-out { 1521*4882a593Smuzhiyun rockchip,pins = <0 10 RK_FUNC_1 &pcfg_pull_none>; 1522*4882a593Smuzhiyun }; 1523*4882a593Smuzhiyun }; 1524*4882a593Smuzhiyun 1525*4882a593Smuzhiyun pwm0 { 1526*4882a593Smuzhiyun pwm0_pin: pwm0-pin { 1527*4882a593Smuzhiyun rockchip,pins = <7 0 RK_FUNC_1 &pcfg_pull_none>; 1528*4882a593Smuzhiyun }; 1529*4882a593Smuzhiyun }; 1530*4882a593Smuzhiyun 1531*4882a593Smuzhiyun pwm1 { 1532*4882a593Smuzhiyun pwm1_pin: pwm1-pin { 1533*4882a593Smuzhiyun rockchip,pins = <7 1 RK_FUNC_1 &pcfg_pull_none>; 1534*4882a593Smuzhiyun }; 1535*4882a593Smuzhiyun }; 1536*4882a593Smuzhiyun 1537*4882a593Smuzhiyun pwm2 { 1538*4882a593Smuzhiyun pwm2_pin: pwm2-pin { 1539*4882a593Smuzhiyun rockchip,pins = <7 22 RK_FUNC_3 &pcfg_pull_none>; 1540*4882a593Smuzhiyun }; 1541*4882a593Smuzhiyun }; 1542*4882a593Smuzhiyun 1543*4882a593Smuzhiyun pwm3 { 1544*4882a593Smuzhiyun pwm3_pin: pwm3-pin { 1545*4882a593Smuzhiyun rockchip,pins = <7 23 RK_FUNC_3 &pcfg_pull_none>; 1546*4882a593Smuzhiyun }; 1547*4882a593Smuzhiyun }; 1548*4882a593Smuzhiyun 1549*4882a593Smuzhiyun gmac { 1550*4882a593Smuzhiyun rgmii_pins: rgmii-pins { 1551*4882a593Smuzhiyun rockchip,pins = <3 30 3 &pcfg_pull_none>, 1552*4882a593Smuzhiyun <3 31 3 &pcfg_pull_none>, 1553*4882a593Smuzhiyun <3 26 3 &pcfg_pull_none>, 1554*4882a593Smuzhiyun <3 27 3 &pcfg_pull_none>, 1555*4882a593Smuzhiyun <3 28 3 &pcfg_pull_none_12ma>, 1556*4882a593Smuzhiyun <3 29 3 &pcfg_pull_none_12ma>, 1557*4882a593Smuzhiyun <3 24 3 &pcfg_pull_none_12ma>, 1558*4882a593Smuzhiyun <3 25 3 &pcfg_pull_none_12ma>, 1559*4882a593Smuzhiyun <4 0 3 &pcfg_pull_none>, 1560*4882a593Smuzhiyun <4 5 3 &pcfg_pull_none>, 1561*4882a593Smuzhiyun <4 6 3 &pcfg_pull_none>, 1562*4882a593Smuzhiyun <4 9 3 &pcfg_pull_none_12ma>, 1563*4882a593Smuzhiyun <4 4 3 &pcfg_pull_none_12ma>, 1564*4882a593Smuzhiyun <4 1 3 &pcfg_pull_none>, 1565*4882a593Smuzhiyun <4 3 3 &pcfg_pull_none>; 1566*4882a593Smuzhiyun }; 1567*4882a593Smuzhiyun 1568*4882a593Smuzhiyun rmii_pins: rmii-pins { 1569*4882a593Smuzhiyun rockchip,pins = <3 30 3 &pcfg_pull_none>, 1570*4882a593Smuzhiyun <3 31 3 &pcfg_pull_none>, 1571*4882a593Smuzhiyun <3 28 3 &pcfg_pull_none>, 1572*4882a593Smuzhiyun <3 29 3 &pcfg_pull_none>, 1573*4882a593Smuzhiyun <4 0 3 &pcfg_pull_none>, 1574*4882a593Smuzhiyun <4 5 3 &pcfg_pull_none>, 1575*4882a593Smuzhiyun <4 4 3 &pcfg_pull_none>, 1576*4882a593Smuzhiyun <4 1 3 &pcfg_pull_none>, 1577*4882a593Smuzhiyun <4 2 3 &pcfg_pull_none>, 1578*4882a593Smuzhiyun <4 3 3 &pcfg_pull_none>; 1579*4882a593Smuzhiyun }; 1580*4882a593Smuzhiyun }; 1581*4882a593Smuzhiyun 1582*4882a593Smuzhiyun spdif { 1583*4882a593Smuzhiyun spdif_tx: spdif-tx { 1584*4882a593Smuzhiyun rockchip,pins = <RK_GPIO6 11 RK_FUNC_1 &pcfg_pull_none>; 1585*4882a593Smuzhiyun }; 1586*4882a593Smuzhiyun }; 1587*4882a593Smuzhiyun }; 1588*4882a593Smuzhiyun 1589*4882a593Smuzhiyun power: power-controller { 1590*4882a593Smuzhiyun compatible = "rockchip,rk3288-power-controller"; 1591*4882a593Smuzhiyun #power-domain-cells = <1>; 1592*4882a593Smuzhiyun rockchip,pmu = <&pmu>; 1593*4882a593Smuzhiyun #address-cells = <1>; 1594*4882a593Smuzhiyun #size-cells = <0>; 1595*4882a593Smuzhiyun 1596*4882a593Smuzhiyun pd_gpu { 1597*4882a593Smuzhiyun reg = <RK3288_PD_GPU>; 1598*4882a593Smuzhiyun clocks = <&cru ACLK_GPU>; 1599*4882a593Smuzhiyun }; 1600*4882a593Smuzhiyun 1601*4882a593Smuzhiyun pd_hevc { 1602*4882a593Smuzhiyun reg = <RK3288_PD_HEVC>; 1603*4882a593Smuzhiyun clocks = <&cru ACLK_HEVC>, 1604*4882a593Smuzhiyun <&cru SCLK_HEVC_CABAC>, 1605*4882a593Smuzhiyun <&cru SCLK_HEVC_CORE>, 1606*4882a593Smuzhiyun <&cru HCLK_HEVC>; 1607*4882a593Smuzhiyun }; 1608*4882a593Smuzhiyun 1609*4882a593Smuzhiyun pd_vio { 1610*4882a593Smuzhiyun reg = <RK3288_PD_VIO>; 1611*4882a593Smuzhiyun clocks = <&cru ACLK_IEP>, 1612*4882a593Smuzhiyun <&cru ACLK_ISP>, 1613*4882a593Smuzhiyun <&cru ACLK_RGA>, 1614*4882a593Smuzhiyun <&cru ACLK_VIP>, 1615*4882a593Smuzhiyun <&cru ACLK_VOP0>, 1616*4882a593Smuzhiyun <&cru ACLK_VOP1>, 1617*4882a593Smuzhiyun <&cru DCLK_VOP0>, 1618*4882a593Smuzhiyun <&cru DCLK_VOP1>, 1619*4882a593Smuzhiyun <&cru HCLK_IEP>, 1620*4882a593Smuzhiyun <&cru HCLK_ISP>, 1621*4882a593Smuzhiyun <&cru HCLK_RGA>, 1622*4882a593Smuzhiyun <&cru HCLK_VIP>, 1623*4882a593Smuzhiyun <&cru HCLK_VOP0>, 1624*4882a593Smuzhiyun <&cru HCLK_VOP1>, 1625*4882a593Smuzhiyun <&cru PCLK_EDP_CTRL>, 1626*4882a593Smuzhiyun <&cru PCLK_HDMI_CTRL>, 1627*4882a593Smuzhiyun <&cru PCLK_LVDS_PHY>, 1628*4882a593Smuzhiyun <&cru PCLK_MIPI_CSI>, 1629*4882a593Smuzhiyun <&cru PCLK_MIPI_DSI0>, 1630*4882a593Smuzhiyun <&cru PCLK_MIPI_DSI1>, 1631*4882a593Smuzhiyun <&cru SCLK_EDP_24M>, 1632*4882a593Smuzhiyun <&cru SCLK_EDP>, 1633*4882a593Smuzhiyun <&cru SCLK_HDMI_CEC>, 1634*4882a593Smuzhiyun <&cru SCLK_HDMI_HDCP>, 1635*4882a593Smuzhiyun <&cru SCLK_ISP_JPE>, 1636*4882a593Smuzhiyun <&cru SCLK_ISP>, 1637*4882a593Smuzhiyun <&cru SCLK_RGA>; 1638*4882a593Smuzhiyun }; 1639*4882a593Smuzhiyun 1640*4882a593Smuzhiyun pd_video { 1641*4882a593Smuzhiyun reg = <RK3288_PD_VIDEO>; 1642*4882a593Smuzhiyun clocks = <&cru ACLK_VCODEC>, 1643*4882a593Smuzhiyun <&cru HCLK_VCODEC>; 1644*4882a593Smuzhiyun }; 1645*4882a593Smuzhiyun }; 1646*4882a593Smuzhiyun}; 1647