xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/r8a7795.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Device Tree Source for the r8a7795 SoC
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015 Renesas Electronics Corp.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License
7*4882a593Smuzhiyun * version 2.  This program is licensed "as is" without any warranty of any
8*4882a593Smuzhiyun * kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun#include <dt-bindings/clock/r8a7795-cpg-mssr.h>
12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
13*4882a593Smuzhiyun#include <dt-bindings/power/r8a7795-sysc.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	compatible = "renesas,r8a7795";
17*4882a593Smuzhiyun	#address-cells = <2>;
18*4882a593Smuzhiyun	#size-cells = <2>;
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun	aliases {
21*4882a593Smuzhiyun		i2c0 = &i2c0;
22*4882a593Smuzhiyun		i2c1 = &i2c1;
23*4882a593Smuzhiyun		i2c2 = &i2c2;
24*4882a593Smuzhiyun		i2c3 = &i2c3;
25*4882a593Smuzhiyun		i2c4 = &i2c4;
26*4882a593Smuzhiyun		i2c5 = &i2c5;
27*4882a593Smuzhiyun		i2c6 = &i2c6;
28*4882a593Smuzhiyun		i2c7 = &i2c_dvfs;
29*4882a593Smuzhiyun	};
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun	psci {
32*4882a593Smuzhiyun		compatible = "arm,psci-1.0", "arm,psci-0.2";
33*4882a593Smuzhiyun		method = "smc";
34*4882a593Smuzhiyun	};
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun	cpus {
37*4882a593Smuzhiyun		#address-cells = <1>;
38*4882a593Smuzhiyun		#size-cells = <0>;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun		a57_0: cpu@0 {
41*4882a593Smuzhiyun			compatible = "arm,cortex-a57", "arm,armv8";
42*4882a593Smuzhiyun			reg = <0x0>;
43*4882a593Smuzhiyun			device_type = "cpu";
44*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA57_CPU0>;
45*4882a593Smuzhiyun			next-level-cache = <&L2_CA57>;
46*4882a593Smuzhiyun			enable-method = "psci";
47*4882a593Smuzhiyun		};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun		a57_1: cpu@1 {
50*4882a593Smuzhiyun			compatible = "arm,cortex-a57","arm,armv8";
51*4882a593Smuzhiyun			reg = <0x1>;
52*4882a593Smuzhiyun			device_type = "cpu";
53*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA57_CPU1>;
54*4882a593Smuzhiyun			next-level-cache = <&L2_CA57>;
55*4882a593Smuzhiyun			enable-method = "psci";
56*4882a593Smuzhiyun		};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun		a57_2: cpu@2 {
59*4882a593Smuzhiyun			compatible = "arm,cortex-a57","arm,armv8";
60*4882a593Smuzhiyun			reg = <0x2>;
61*4882a593Smuzhiyun			device_type = "cpu";
62*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA57_CPU2>;
63*4882a593Smuzhiyun			next-level-cache = <&L2_CA57>;
64*4882a593Smuzhiyun			enable-method = "psci";
65*4882a593Smuzhiyun		};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun		a57_3: cpu@3 {
68*4882a593Smuzhiyun			compatible = "arm,cortex-a57","arm,armv8";
69*4882a593Smuzhiyun			reg = <0x3>;
70*4882a593Smuzhiyun			device_type = "cpu";
71*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA57_CPU3>;
72*4882a593Smuzhiyun			next-level-cache = <&L2_CA57>;
73*4882a593Smuzhiyun			enable-method = "psci";
74*4882a593Smuzhiyun		};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun		a53_0: cpu@100 {
77*4882a593Smuzhiyun			compatible = "arm,cortex-a53", "arm,armv8";
78*4882a593Smuzhiyun			reg = <0x100>;
79*4882a593Smuzhiyun			device_type = "cpu";
80*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA53_CPU0>;
81*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
82*4882a593Smuzhiyun			enable-method = "psci";
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		a53_1: cpu@101 {
86*4882a593Smuzhiyun			compatible = "arm,cortex-a53","arm,armv8";
87*4882a593Smuzhiyun			reg = <0x101>;
88*4882a593Smuzhiyun			device_type = "cpu";
89*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA53_CPU1>;
90*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
91*4882a593Smuzhiyun			enable-method = "psci";
92*4882a593Smuzhiyun		};
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		a53_2: cpu@102 {
95*4882a593Smuzhiyun			compatible = "arm,cortex-a53","arm,armv8";
96*4882a593Smuzhiyun			reg = <0x102>;
97*4882a593Smuzhiyun			device_type = "cpu";
98*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA53_CPU2>;
99*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
100*4882a593Smuzhiyun			enable-method = "psci";
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun		a53_3: cpu@103 {
104*4882a593Smuzhiyun			compatible = "arm,cortex-a53","arm,armv8";
105*4882a593Smuzhiyun			reg = <0x103>;
106*4882a593Smuzhiyun			device_type = "cpu";
107*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA53_CPU3>;
108*4882a593Smuzhiyun			next-level-cache = <&L2_CA53>;
109*4882a593Smuzhiyun			enable-method = "psci";
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun		L2_CA57: cache-controller-0 {
113*4882a593Smuzhiyun			compatible = "cache";
114*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA57_SCU>;
115*4882a593Smuzhiyun			cache-unified;
116*4882a593Smuzhiyun			cache-level = <2>;
117*4882a593Smuzhiyun		};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun		L2_CA53: cache-controller-1 {
120*4882a593Smuzhiyun			compatible = "cache";
121*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_CA53_SCU>;
122*4882a593Smuzhiyun			cache-unified;
123*4882a593Smuzhiyun			cache-level = <2>;
124*4882a593Smuzhiyun		};
125*4882a593Smuzhiyun	};
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun	extal_clk: extal {
128*4882a593Smuzhiyun		compatible = "fixed-clock";
129*4882a593Smuzhiyun		#clock-cells = <0>;
130*4882a593Smuzhiyun		/* This value must be overridden by the board */
131*4882a593Smuzhiyun		clock-frequency = <0>;
132*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
133*4882a593Smuzhiyun	};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	extalr_clk: extalr {
136*4882a593Smuzhiyun		compatible = "fixed-clock";
137*4882a593Smuzhiyun		#clock-cells = <0>;
138*4882a593Smuzhiyun		/* This value must be overridden by the board */
139*4882a593Smuzhiyun		clock-frequency = <0>;
140*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
141*4882a593Smuzhiyun	};
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun	/*
144*4882a593Smuzhiyun	 * The external audio clocks are configured as 0 Hz fixed frequency
145*4882a593Smuzhiyun	 * clocks by default.
146*4882a593Smuzhiyun	 * Boards that provide audio clocks should override them.
147*4882a593Smuzhiyun	 */
148*4882a593Smuzhiyun	audio_clk_a: audio_clk_a {
149*4882a593Smuzhiyun		compatible = "fixed-clock";
150*4882a593Smuzhiyun		#clock-cells = <0>;
151*4882a593Smuzhiyun		clock-frequency = <0>;
152*4882a593Smuzhiyun	};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun	audio_clk_b: audio_clk_b {
155*4882a593Smuzhiyun		compatible = "fixed-clock";
156*4882a593Smuzhiyun		#clock-cells = <0>;
157*4882a593Smuzhiyun		clock-frequency = <0>;
158*4882a593Smuzhiyun	};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun	audio_clk_c: audio_clk_c {
161*4882a593Smuzhiyun		compatible = "fixed-clock";
162*4882a593Smuzhiyun		#clock-cells = <0>;
163*4882a593Smuzhiyun		clock-frequency = <0>;
164*4882a593Smuzhiyun	};
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun	/* External CAN clock - to be overridden by boards that provide it */
167*4882a593Smuzhiyun	can_clk: can {
168*4882a593Smuzhiyun		compatible = "fixed-clock";
169*4882a593Smuzhiyun		#clock-cells = <0>;
170*4882a593Smuzhiyun		clock-frequency = <0>;
171*4882a593Smuzhiyun	};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun	/* External SCIF clock - to be overridden by boards that provide it */
174*4882a593Smuzhiyun	scif_clk: scif {
175*4882a593Smuzhiyun		compatible = "fixed-clock";
176*4882a593Smuzhiyun		#clock-cells = <0>;
177*4882a593Smuzhiyun		clock-frequency = <0>;
178*4882a593Smuzhiyun	};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun	/* External PCIe clock - can be overridden by the board */
181*4882a593Smuzhiyun	pcie_bus_clk: pcie_bus {
182*4882a593Smuzhiyun		compatible = "fixed-clock";
183*4882a593Smuzhiyun		#clock-cells = <0>;
184*4882a593Smuzhiyun		clock-frequency = <0>;
185*4882a593Smuzhiyun	};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun	soc {
188*4882a593Smuzhiyun		compatible = "simple-bus";
189*4882a593Smuzhiyun		interrupt-parent = <&gic>;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun		#address-cells = <2>;
192*4882a593Smuzhiyun		#size-cells = <2>;
193*4882a593Smuzhiyun		ranges;
194*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun		gic: interrupt-controller@f1010000 {
197*4882a593Smuzhiyun			compatible = "arm,gic-400";
198*4882a593Smuzhiyun			#interrupt-cells = <3>;
199*4882a593Smuzhiyun			#address-cells = <0>;
200*4882a593Smuzhiyun			interrupt-controller;
201*4882a593Smuzhiyun			reg = <0x0 0xf1010000 0 0x1000>,
202*4882a593Smuzhiyun			      <0x0 0xf1020000 0 0x20000>,
203*4882a593Smuzhiyun			      <0x0 0xf1040000 0 0x20000>,
204*4882a593Smuzhiyun			      <0x0 0xf1060000 0 0x20000>;
205*4882a593Smuzhiyun			interrupts = <GIC_PPI 9
206*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
207*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 408>;
208*4882a593Smuzhiyun			clock-names = "clk";
209*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
210*4882a593Smuzhiyun			resets = <&cpg 408>;
211*4882a593Smuzhiyun		};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun		wdt0: watchdog@e6020000 {
214*4882a593Smuzhiyun			compatible = "renesas,r8a7795-wdt", "renesas,rcar-gen3-wdt";
215*4882a593Smuzhiyun			reg = <0 0xe6020000 0 0x0c>;
216*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 402>;
217*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
218*4882a593Smuzhiyun			resets = <&cpg 402>;
219*4882a593Smuzhiyun			status = "disabled";
220*4882a593Smuzhiyun		};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun		gpio0: gpio@e6050000 {
223*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7795",
224*4882a593Smuzhiyun				     "renesas,gpio-rcar";
225*4882a593Smuzhiyun			reg = <0 0xe6050000 0 0x50>;
226*4882a593Smuzhiyun			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
227*4882a593Smuzhiyun			#gpio-cells = <2>;
228*4882a593Smuzhiyun			gpio-controller;
229*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 0 16>;
230*4882a593Smuzhiyun			#interrupt-cells = <2>;
231*4882a593Smuzhiyun			interrupt-controller;
232*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 912>;
233*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
234*4882a593Smuzhiyun			resets = <&cpg 912>;
235*4882a593Smuzhiyun		};
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun		gpio1: gpio@e6051000 {
238*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7795",
239*4882a593Smuzhiyun				     "renesas,gpio-rcar";
240*4882a593Smuzhiyun			reg = <0 0xe6051000 0 0x50>;
241*4882a593Smuzhiyun			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
242*4882a593Smuzhiyun			#gpio-cells = <2>;
243*4882a593Smuzhiyun			gpio-controller;
244*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 32 28>;
245*4882a593Smuzhiyun			#interrupt-cells = <2>;
246*4882a593Smuzhiyun			interrupt-controller;
247*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 911>;
248*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
249*4882a593Smuzhiyun			resets = <&cpg 911>;
250*4882a593Smuzhiyun		};
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun		gpio2: gpio@e6052000 {
253*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7795",
254*4882a593Smuzhiyun				     "renesas,gpio-rcar";
255*4882a593Smuzhiyun			reg = <0 0xe6052000 0 0x50>;
256*4882a593Smuzhiyun			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
257*4882a593Smuzhiyun			#gpio-cells = <2>;
258*4882a593Smuzhiyun			gpio-controller;
259*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 64 15>;
260*4882a593Smuzhiyun			#interrupt-cells = <2>;
261*4882a593Smuzhiyun			interrupt-controller;
262*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 910>;
263*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
264*4882a593Smuzhiyun			resets = <&cpg 910>;
265*4882a593Smuzhiyun		};
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun		gpio3: gpio@e6053000 {
268*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7795",
269*4882a593Smuzhiyun				     "renesas,gpio-rcar";
270*4882a593Smuzhiyun			reg = <0 0xe6053000 0 0x50>;
271*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
272*4882a593Smuzhiyun			#gpio-cells = <2>;
273*4882a593Smuzhiyun			gpio-controller;
274*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 96 16>;
275*4882a593Smuzhiyun			#interrupt-cells = <2>;
276*4882a593Smuzhiyun			interrupt-controller;
277*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 909>;
278*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
279*4882a593Smuzhiyun			resets = <&cpg 909>;
280*4882a593Smuzhiyun		};
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun		gpio4: gpio@e6054000 {
283*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7795",
284*4882a593Smuzhiyun				     "renesas,gpio-rcar";
285*4882a593Smuzhiyun			reg = <0 0xe6054000 0 0x50>;
286*4882a593Smuzhiyun			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
287*4882a593Smuzhiyun			#gpio-cells = <2>;
288*4882a593Smuzhiyun			gpio-controller;
289*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 128 18>;
290*4882a593Smuzhiyun			#interrupt-cells = <2>;
291*4882a593Smuzhiyun			interrupt-controller;
292*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 908>;
293*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
294*4882a593Smuzhiyun			resets = <&cpg 908>;
295*4882a593Smuzhiyun		};
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun		gpio5: gpio@e6055000 {
298*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7795",
299*4882a593Smuzhiyun				     "renesas,gpio-rcar";
300*4882a593Smuzhiyun			reg = <0 0xe6055000 0 0x50>;
301*4882a593Smuzhiyun			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
302*4882a593Smuzhiyun			#gpio-cells = <2>;
303*4882a593Smuzhiyun			gpio-controller;
304*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 160 26>;
305*4882a593Smuzhiyun			#interrupt-cells = <2>;
306*4882a593Smuzhiyun			interrupt-controller;
307*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 907>;
308*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
309*4882a593Smuzhiyun			resets = <&cpg 907>;
310*4882a593Smuzhiyun		};
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun		gpio6: gpio@e6055400 {
313*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7795",
314*4882a593Smuzhiyun				     "renesas,gpio-rcar";
315*4882a593Smuzhiyun			reg = <0 0xe6055400 0 0x50>;
316*4882a593Smuzhiyun			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
317*4882a593Smuzhiyun			#gpio-cells = <2>;
318*4882a593Smuzhiyun			gpio-controller;
319*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 192 32>;
320*4882a593Smuzhiyun			#interrupt-cells = <2>;
321*4882a593Smuzhiyun			interrupt-controller;
322*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 906>;
323*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
324*4882a593Smuzhiyun			resets = <&cpg 906>;
325*4882a593Smuzhiyun		};
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun		gpio7: gpio@e6055800 {
328*4882a593Smuzhiyun			compatible = "renesas,gpio-r8a7795",
329*4882a593Smuzhiyun				     "renesas,gpio-rcar";
330*4882a593Smuzhiyun			reg = <0 0xe6055800 0 0x50>;
331*4882a593Smuzhiyun			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
332*4882a593Smuzhiyun			#gpio-cells = <2>;
333*4882a593Smuzhiyun			gpio-controller;
334*4882a593Smuzhiyun			gpio-ranges = <&pfc 0 224 4>;
335*4882a593Smuzhiyun			#interrupt-cells = <2>;
336*4882a593Smuzhiyun			interrupt-controller;
337*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 905>;
338*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
339*4882a593Smuzhiyun			resets = <&cpg 905>;
340*4882a593Smuzhiyun		};
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun		pmu_a57 {
343*4882a593Smuzhiyun			compatible = "arm,cortex-a57-pmu";
344*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
345*4882a593Smuzhiyun				     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
346*4882a593Smuzhiyun				     <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
347*4882a593Smuzhiyun				     <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
348*4882a593Smuzhiyun			interrupt-affinity = <&a57_0>,
349*4882a593Smuzhiyun					     <&a57_1>,
350*4882a593Smuzhiyun					     <&a57_2>,
351*4882a593Smuzhiyun					     <&a57_3>;
352*4882a593Smuzhiyun		};
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun		pmu_a53 {
355*4882a593Smuzhiyun			compatible = "arm,cortex-a53-pmu";
356*4882a593Smuzhiyun			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
357*4882a593Smuzhiyun				     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
358*4882a593Smuzhiyun				     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
359*4882a593Smuzhiyun				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
360*4882a593Smuzhiyun			interrupt-affinity = <&a53_0>,
361*4882a593Smuzhiyun					     <&a53_1>,
362*4882a593Smuzhiyun					     <&a53_2>,
363*4882a593Smuzhiyun					     <&a53_3>;
364*4882a593Smuzhiyun		};
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun		timer {
367*4882a593Smuzhiyun			compatible = "arm,armv8-timer";
368*4882a593Smuzhiyun			interrupts = <GIC_PPI 13
369*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
370*4882a593Smuzhiyun				     <GIC_PPI 14
371*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
372*4882a593Smuzhiyun				     <GIC_PPI 11
373*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
374*4882a593Smuzhiyun				     <GIC_PPI 10
375*4882a593Smuzhiyun					(GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
376*4882a593Smuzhiyun		};
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun		cpg: clock-controller@e6150000 {
379*4882a593Smuzhiyun			compatible = "renesas,r8a7795-cpg-mssr";
380*4882a593Smuzhiyun			reg = <0 0xe6150000 0 0x1000>;
381*4882a593Smuzhiyun			clocks = <&extal_clk>, <&extalr_clk>;
382*4882a593Smuzhiyun			clock-names = "extal", "extalr";
383*4882a593Smuzhiyun			#clock-cells = <2>;
384*4882a593Smuzhiyun			#power-domain-cells = <0>;
385*4882a593Smuzhiyun			#reset-cells = <1>;
386*4882a593Smuzhiyun			u-boot,dm-pre-reloc;
387*4882a593Smuzhiyun		};
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun		rst: reset-controller@e6160000 {
390*4882a593Smuzhiyun			compatible = "renesas,r8a7795-rst";
391*4882a593Smuzhiyun			reg = <0 0xe6160000 0 0x0200>;
392*4882a593Smuzhiyun		};
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun		prr: chipid@fff00044 {
395*4882a593Smuzhiyun			compatible = "renesas,prr";
396*4882a593Smuzhiyun			reg = <0 0xfff00044 0 4>;
397*4882a593Smuzhiyun		};
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun		sysc: system-controller@e6180000 {
400*4882a593Smuzhiyun			compatible = "renesas,r8a7795-sysc";
401*4882a593Smuzhiyun			reg = <0 0xe6180000 0 0x0400>;
402*4882a593Smuzhiyun			#power-domain-cells = <1>;
403*4882a593Smuzhiyun		};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun		pfc: pfc@e6060000 {
406*4882a593Smuzhiyun			compatible = "renesas,pfc-r8a7795";
407*4882a593Smuzhiyun			reg = <0 0xe6060000 0 0x50c>;
408*4882a593Smuzhiyun		};
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun		intc_ex: interrupt-controller@e61c0000 {
411*4882a593Smuzhiyun			compatible = "renesas,intc-ex-r8a7795", "renesas,irqc";
412*4882a593Smuzhiyun			#interrupt-cells = <2>;
413*4882a593Smuzhiyun			interrupt-controller;
414*4882a593Smuzhiyun			reg = <0 0xe61c0000 0 0x200>;
415*4882a593Smuzhiyun			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH
416*4882a593Smuzhiyun				      GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH
417*4882a593Smuzhiyun				      GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH
418*4882a593Smuzhiyun				      GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH
419*4882a593Smuzhiyun				      GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH
420*4882a593Smuzhiyun				      GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
421*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 407>;
422*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
423*4882a593Smuzhiyun			resets = <&cpg 407>;
424*4882a593Smuzhiyun		};
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun		dmac0: dma-controller@e6700000 {
427*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7795",
428*4882a593Smuzhiyun				     "renesas,rcar-dmac";
429*4882a593Smuzhiyun			reg = <0 0xe6700000 0 0x10000>;
430*4882a593Smuzhiyun			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH
431*4882a593Smuzhiyun				      GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH
432*4882a593Smuzhiyun				      GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH
433*4882a593Smuzhiyun				      GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH
434*4882a593Smuzhiyun				      GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH
435*4882a593Smuzhiyun				      GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH
436*4882a593Smuzhiyun				      GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH
437*4882a593Smuzhiyun				      GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH
438*4882a593Smuzhiyun				      GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH
439*4882a593Smuzhiyun				      GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH
440*4882a593Smuzhiyun				      GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH
441*4882a593Smuzhiyun				      GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH
442*4882a593Smuzhiyun				      GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH
443*4882a593Smuzhiyun				      GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH
444*4882a593Smuzhiyun				      GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH
445*4882a593Smuzhiyun				      GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH
446*4882a593Smuzhiyun				      GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
447*4882a593Smuzhiyun			interrupt-names = "error",
448*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
449*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
450*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
451*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
452*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 219>;
453*4882a593Smuzhiyun			clock-names = "fck";
454*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
455*4882a593Smuzhiyun			resets = <&cpg 219>;
456*4882a593Smuzhiyun			#dma-cells = <1>;
457*4882a593Smuzhiyun			dma-channels = <16>;
458*4882a593Smuzhiyun		};
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun		dmac1: dma-controller@e7300000 {
461*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7795",
462*4882a593Smuzhiyun				     "renesas,rcar-dmac";
463*4882a593Smuzhiyun			reg = <0 0xe7300000 0 0x10000>;
464*4882a593Smuzhiyun			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH
465*4882a593Smuzhiyun				      GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH
466*4882a593Smuzhiyun				      GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH
467*4882a593Smuzhiyun				      GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH
468*4882a593Smuzhiyun				      GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH
469*4882a593Smuzhiyun				      GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH
470*4882a593Smuzhiyun				      GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH
471*4882a593Smuzhiyun				      GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH
472*4882a593Smuzhiyun				      GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH
473*4882a593Smuzhiyun				      GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH
474*4882a593Smuzhiyun				      GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH
475*4882a593Smuzhiyun				      GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH
476*4882a593Smuzhiyun				      GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH
477*4882a593Smuzhiyun				      GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH
478*4882a593Smuzhiyun				      GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH
479*4882a593Smuzhiyun				      GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH
480*4882a593Smuzhiyun				      GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
481*4882a593Smuzhiyun			interrupt-names = "error",
482*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
483*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
484*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
485*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
486*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 218>;
487*4882a593Smuzhiyun			clock-names = "fck";
488*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
489*4882a593Smuzhiyun			resets = <&cpg 218>;
490*4882a593Smuzhiyun			#dma-cells = <1>;
491*4882a593Smuzhiyun			dma-channels = <16>;
492*4882a593Smuzhiyun		};
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun		dmac2: dma-controller@e7310000 {
495*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7795",
496*4882a593Smuzhiyun				     "renesas,rcar-dmac";
497*4882a593Smuzhiyun			reg = <0 0xe7310000 0 0x10000>;
498*4882a593Smuzhiyun			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH
499*4882a593Smuzhiyun				      GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH
500*4882a593Smuzhiyun				      GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH
501*4882a593Smuzhiyun				      GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH
502*4882a593Smuzhiyun				      GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH
503*4882a593Smuzhiyun				      GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH
504*4882a593Smuzhiyun				      GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH
505*4882a593Smuzhiyun				      GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH
506*4882a593Smuzhiyun				      GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH
507*4882a593Smuzhiyun				      GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH
508*4882a593Smuzhiyun				      GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH
509*4882a593Smuzhiyun				      GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH
510*4882a593Smuzhiyun				      GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH
511*4882a593Smuzhiyun				      GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH
512*4882a593Smuzhiyun				      GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH
513*4882a593Smuzhiyun				      GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH
514*4882a593Smuzhiyun				      GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
515*4882a593Smuzhiyun			interrupt-names = "error",
516*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
517*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
518*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
519*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
520*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 217>;
521*4882a593Smuzhiyun			clock-names = "fck";
522*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
523*4882a593Smuzhiyun			resets = <&cpg 217>;
524*4882a593Smuzhiyun			#dma-cells = <1>;
525*4882a593Smuzhiyun			dma-channels = <16>;
526*4882a593Smuzhiyun		};
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun		audma0: dma-controller@ec700000 {
529*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7795",
530*4882a593Smuzhiyun				     "renesas,rcar-dmac";
531*4882a593Smuzhiyun			reg = <0 0xec700000 0 0x10000>;
532*4882a593Smuzhiyun			interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH
533*4882a593Smuzhiyun				      GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH
534*4882a593Smuzhiyun				      GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH
535*4882a593Smuzhiyun				      GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH
536*4882a593Smuzhiyun				      GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH
537*4882a593Smuzhiyun				      GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH
538*4882a593Smuzhiyun				      GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH
539*4882a593Smuzhiyun				      GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH
540*4882a593Smuzhiyun				      GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH
541*4882a593Smuzhiyun				      GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH
542*4882a593Smuzhiyun				      GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH
543*4882a593Smuzhiyun				      GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH
544*4882a593Smuzhiyun				      GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH
545*4882a593Smuzhiyun				      GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH
546*4882a593Smuzhiyun				      GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH
547*4882a593Smuzhiyun				      GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH
548*4882a593Smuzhiyun				      GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
549*4882a593Smuzhiyun			interrupt-names = "error",
550*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
551*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
552*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
553*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
554*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 502>;
555*4882a593Smuzhiyun			clock-names = "fck";
556*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
557*4882a593Smuzhiyun			resets = <&cpg 502>;
558*4882a593Smuzhiyun			#dma-cells = <1>;
559*4882a593Smuzhiyun			dma-channels = <16>;
560*4882a593Smuzhiyun		};
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun		audma1: dma-controller@ec720000 {
563*4882a593Smuzhiyun			compatible = "renesas,dmac-r8a7795",
564*4882a593Smuzhiyun				     "renesas,rcar-dmac";
565*4882a593Smuzhiyun			reg = <0 0xec720000 0 0x10000>;
566*4882a593Smuzhiyun			interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH
567*4882a593Smuzhiyun				      GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH
568*4882a593Smuzhiyun				      GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH
569*4882a593Smuzhiyun				      GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH
570*4882a593Smuzhiyun				      GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH
571*4882a593Smuzhiyun				      GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH
572*4882a593Smuzhiyun				      GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH
573*4882a593Smuzhiyun				      GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH
574*4882a593Smuzhiyun				      GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH
575*4882a593Smuzhiyun				      GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH
576*4882a593Smuzhiyun				      GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH
577*4882a593Smuzhiyun				      GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH
578*4882a593Smuzhiyun				      GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH
579*4882a593Smuzhiyun				      GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH
580*4882a593Smuzhiyun				      GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH
581*4882a593Smuzhiyun				      GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH
582*4882a593Smuzhiyun				      GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>;
583*4882a593Smuzhiyun			interrupt-names = "error",
584*4882a593Smuzhiyun					"ch0", "ch1", "ch2", "ch3",
585*4882a593Smuzhiyun					"ch4", "ch5", "ch6", "ch7",
586*4882a593Smuzhiyun					"ch8", "ch9", "ch10", "ch11",
587*4882a593Smuzhiyun					"ch12", "ch13", "ch14", "ch15";
588*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 501>;
589*4882a593Smuzhiyun			clock-names = "fck";
590*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
591*4882a593Smuzhiyun			resets = <&cpg 501>;
592*4882a593Smuzhiyun			#dma-cells = <1>;
593*4882a593Smuzhiyun			dma-channels = <16>;
594*4882a593Smuzhiyun		};
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun		avb: ethernet@e6800000 {
597*4882a593Smuzhiyun			compatible = "renesas,etheravb-r8a7795",
598*4882a593Smuzhiyun				     "renesas,etheravb-rcar-gen3";
599*4882a593Smuzhiyun			reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>;
600*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
601*4882a593Smuzhiyun				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
602*4882a593Smuzhiyun				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
603*4882a593Smuzhiyun				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
604*4882a593Smuzhiyun				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
605*4882a593Smuzhiyun				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
606*4882a593Smuzhiyun				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
607*4882a593Smuzhiyun				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
608*4882a593Smuzhiyun				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
609*4882a593Smuzhiyun				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
610*4882a593Smuzhiyun				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
611*4882a593Smuzhiyun				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
612*4882a593Smuzhiyun				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
613*4882a593Smuzhiyun				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
614*4882a593Smuzhiyun				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
615*4882a593Smuzhiyun				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
616*4882a593Smuzhiyun				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
617*4882a593Smuzhiyun				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
618*4882a593Smuzhiyun				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
619*4882a593Smuzhiyun				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
620*4882a593Smuzhiyun				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
621*4882a593Smuzhiyun				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
622*4882a593Smuzhiyun				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
623*4882a593Smuzhiyun				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
624*4882a593Smuzhiyun				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
625*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1", "ch2", "ch3",
626*4882a593Smuzhiyun					  "ch4", "ch5", "ch6", "ch7",
627*4882a593Smuzhiyun					  "ch8", "ch9", "ch10", "ch11",
628*4882a593Smuzhiyun					  "ch12", "ch13", "ch14", "ch15",
629*4882a593Smuzhiyun					  "ch16", "ch17", "ch18", "ch19",
630*4882a593Smuzhiyun					  "ch20", "ch21", "ch22", "ch23",
631*4882a593Smuzhiyun					  "ch24";
632*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 812>;
633*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
634*4882a593Smuzhiyun			resets = <&cpg 812>;
635*4882a593Smuzhiyun			phy-mode = "rgmii-txid";
636*4882a593Smuzhiyun			#address-cells = <1>;
637*4882a593Smuzhiyun			#size-cells = <0>;
638*4882a593Smuzhiyun			status = "disabled";
639*4882a593Smuzhiyun		};
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun		can0: can@e6c30000 {
642*4882a593Smuzhiyun			compatible = "renesas,can-r8a7795",
643*4882a593Smuzhiyun				     "renesas,rcar-gen3-can";
644*4882a593Smuzhiyun			reg = <0 0xe6c30000 0 0x1000>;
645*4882a593Smuzhiyun			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
646*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 916>,
647*4882a593Smuzhiyun			       <&cpg CPG_CORE R8A7795_CLK_CANFD>,
648*4882a593Smuzhiyun			       <&can_clk>;
649*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
650*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
651*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
652*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
653*4882a593Smuzhiyun			resets = <&cpg 916>;
654*4882a593Smuzhiyun			status = "disabled";
655*4882a593Smuzhiyun		};
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun		can1: can@e6c38000 {
658*4882a593Smuzhiyun			compatible = "renesas,can-r8a7795",
659*4882a593Smuzhiyun				     "renesas,rcar-gen3-can";
660*4882a593Smuzhiyun			reg = <0 0xe6c38000 0 0x1000>;
661*4882a593Smuzhiyun			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
662*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 915>,
663*4882a593Smuzhiyun			       <&cpg CPG_CORE R8A7795_CLK_CANFD>,
664*4882a593Smuzhiyun			       <&can_clk>;
665*4882a593Smuzhiyun			clock-names = "clkp1", "clkp2", "can_clk";
666*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
667*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
668*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
669*4882a593Smuzhiyun			resets = <&cpg 915>;
670*4882a593Smuzhiyun			status = "disabled";
671*4882a593Smuzhiyun		};
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun		canfd: can@e66c0000 {
674*4882a593Smuzhiyun			compatible = "renesas,r8a7795-canfd",
675*4882a593Smuzhiyun				     "renesas,rcar-gen3-canfd";
676*4882a593Smuzhiyun			reg = <0 0xe66c0000 0 0x8000>;
677*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
678*4882a593Smuzhiyun				   <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
679*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 914>,
680*4882a593Smuzhiyun			       <&cpg CPG_CORE R8A7795_CLK_CANFD>,
681*4882a593Smuzhiyun			       <&can_clk>;
682*4882a593Smuzhiyun			clock-names = "fck", "canfd", "can_clk";
683*4882a593Smuzhiyun			assigned-clocks = <&cpg CPG_CORE R8A7795_CLK_CANFD>;
684*4882a593Smuzhiyun			assigned-clock-rates = <40000000>;
685*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
686*4882a593Smuzhiyun			resets = <&cpg 914>;
687*4882a593Smuzhiyun			status = "disabled";
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun			channel0 {
690*4882a593Smuzhiyun				status = "disabled";
691*4882a593Smuzhiyun			};
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun			channel1 {
694*4882a593Smuzhiyun				status = "disabled";
695*4882a593Smuzhiyun			};
696*4882a593Smuzhiyun		};
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun		hscif0: serial@e6540000 {
699*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7795",
700*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
701*4882a593Smuzhiyun				     "renesas,hscif";
702*4882a593Smuzhiyun			reg = <0 0xe6540000 0 96>;
703*4882a593Smuzhiyun			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
704*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 520>,
705*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
706*4882a593Smuzhiyun				 <&scif_clk>;
707*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
708*4882a593Smuzhiyun			dmas = <&dmac1 0x31>, <&dmac1 0x30>;
709*4882a593Smuzhiyun			dma-names = "tx", "rx";
710*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
711*4882a593Smuzhiyun			resets = <&cpg 520>;
712*4882a593Smuzhiyun			status = "disabled";
713*4882a593Smuzhiyun		};
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun		hscif1: serial@e6550000 {
716*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7795",
717*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
718*4882a593Smuzhiyun				     "renesas,hscif";
719*4882a593Smuzhiyun			reg = <0 0xe6550000 0 96>;
720*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
721*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 519>,
722*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
723*4882a593Smuzhiyun				 <&scif_clk>;
724*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
725*4882a593Smuzhiyun			dmas = <&dmac1 0x33>, <&dmac1 0x32>;
726*4882a593Smuzhiyun			dma-names = "tx", "rx";
727*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
728*4882a593Smuzhiyun			resets = <&cpg 519>;
729*4882a593Smuzhiyun			status = "disabled";
730*4882a593Smuzhiyun		};
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun		hscif2: serial@e6560000 {
733*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7795",
734*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
735*4882a593Smuzhiyun				     "renesas,hscif";
736*4882a593Smuzhiyun			reg = <0 0xe6560000 0 96>;
737*4882a593Smuzhiyun			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
738*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 518>,
739*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
740*4882a593Smuzhiyun				 <&scif_clk>;
741*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
742*4882a593Smuzhiyun			dmas = <&dmac1 0x35>, <&dmac1 0x34>;
743*4882a593Smuzhiyun			dma-names = "tx", "rx";
744*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
745*4882a593Smuzhiyun			resets = <&cpg 518>;
746*4882a593Smuzhiyun			status = "disabled";
747*4882a593Smuzhiyun		};
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun		hscif3: serial@e66a0000 {
750*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7795",
751*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
752*4882a593Smuzhiyun				     "renesas,hscif";
753*4882a593Smuzhiyun			reg = <0 0xe66a0000 0 96>;
754*4882a593Smuzhiyun			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
755*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 517>,
756*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
757*4882a593Smuzhiyun				 <&scif_clk>;
758*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
759*4882a593Smuzhiyun			dmas = <&dmac0 0x37>, <&dmac0 0x36>;
760*4882a593Smuzhiyun			dma-names = "tx", "rx";
761*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
762*4882a593Smuzhiyun			resets = <&cpg 517>;
763*4882a593Smuzhiyun			status = "disabled";
764*4882a593Smuzhiyun		};
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun		hscif4: serial@e66b0000 {
767*4882a593Smuzhiyun			compatible = "renesas,hscif-r8a7795",
768*4882a593Smuzhiyun				     "renesas,rcar-gen3-hscif",
769*4882a593Smuzhiyun				     "renesas,hscif";
770*4882a593Smuzhiyun			reg = <0 0xe66b0000 0 96>;
771*4882a593Smuzhiyun			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
772*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 516>,
773*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
774*4882a593Smuzhiyun				 <&scif_clk>;
775*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
776*4882a593Smuzhiyun			dmas = <&dmac0 0x39>, <&dmac0 0x38>;
777*4882a593Smuzhiyun			dma-names = "tx", "rx";
778*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
779*4882a593Smuzhiyun			resets = <&cpg 516>;
780*4882a593Smuzhiyun			status = "disabled";
781*4882a593Smuzhiyun		};
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun		scif0: serial@e6e60000 {
784*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7795",
785*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
786*4882a593Smuzhiyun			reg = <0 0xe6e60000 0 64>;
787*4882a593Smuzhiyun			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
788*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 207>,
789*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
790*4882a593Smuzhiyun				 <&scif_clk>;
791*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
792*4882a593Smuzhiyun			dmas = <&dmac1 0x51>, <&dmac1 0x50>;
793*4882a593Smuzhiyun			dma-names = "tx", "rx";
794*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
795*4882a593Smuzhiyun			resets = <&cpg 207>;
796*4882a593Smuzhiyun			status = "disabled";
797*4882a593Smuzhiyun		};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun		scif1: serial@e6e68000 {
800*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7795",
801*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
802*4882a593Smuzhiyun			reg = <0 0xe6e68000 0 64>;
803*4882a593Smuzhiyun			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
804*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 206>,
805*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
806*4882a593Smuzhiyun				 <&scif_clk>;
807*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
808*4882a593Smuzhiyun			dmas = <&dmac1 0x53>, <&dmac1 0x52>;
809*4882a593Smuzhiyun			dma-names = "tx", "rx";
810*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
811*4882a593Smuzhiyun			resets = <&cpg 206>;
812*4882a593Smuzhiyun			status = "disabled";
813*4882a593Smuzhiyun		};
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun		scif2: serial@e6e88000 {
816*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7795",
817*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
818*4882a593Smuzhiyun			reg = <0 0xe6e88000 0 64>;
819*4882a593Smuzhiyun			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
820*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 310>,
821*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
822*4882a593Smuzhiyun				 <&scif_clk>;
823*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
824*4882a593Smuzhiyun			dmas = <&dmac1 0x13>, <&dmac1 0x12>;
825*4882a593Smuzhiyun			dma-names = "tx", "rx";
826*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
827*4882a593Smuzhiyun			resets = <&cpg 310>;
828*4882a593Smuzhiyun			status = "disabled";
829*4882a593Smuzhiyun		};
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun		scif3: serial@e6c50000 {
832*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7795",
833*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
834*4882a593Smuzhiyun			reg = <0 0xe6c50000 0 64>;
835*4882a593Smuzhiyun			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
836*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 204>,
837*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
838*4882a593Smuzhiyun				 <&scif_clk>;
839*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
840*4882a593Smuzhiyun			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
841*4882a593Smuzhiyun			dma-names = "tx", "rx";
842*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
843*4882a593Smuzhiyun			resets = <&cpg 204>;
844*4882a593Smuzhiyun			status = "disabled";
845*4882a593Smuzhiyun		};
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun		scif4: serial@e6c40000 {
848*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7795",
849*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
850*4882a593Smuzhiyun			reg = <0 0xe6c40000 0 64>;
851*4882a593Smuzhiyun			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
852*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 203>,
853*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
854*4882a593Smuzhiyun				 <&scif_clk>;
855*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
856*4882a593Smuzhiyun			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
857*4882a593Smuzhiyun			dma-names = "tx", "rx";
858*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
859*4882a593Smuzhiyun			resets = <&cpg 203>;
860*4882a593Smuzhiyun			status = "disabled";
861*4882a593Smuzhiyun		};
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun		scif5: serial@e6f30000 {
864*4882a593Smuzhiyun			compatible = "renesas,scif-r8a7795",
865*4882a593Smuzhiyun				     "renesas,rcar-gen3-scif", "renesas,scif";
866*4882a593Smuzhiyun			reg = <0 0xe6f30000 0 64>;
867*4882a593Smuzhiyun			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
868*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 202>,
869*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S3D1>,
870*4882a593Smuzhiyun				 <&scif_clk>;
871*4882a593Smuzhiyun			clock-names = "fck", "brg_int", "scif_clk";
872*4882a593Smuzhiyun			dmas = <&dmac1 0x5b>, <&dmac1 0x5a>;
873*4882a593Smuzhiyun			dma-names = "tx", "rx";
874*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
875*4882a593Smuzhiyun			resets = <&cpg 202>;
876*4882a593Smuzhiyun			status = "disabled";
877*4882a593Smuzhiyun		};
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun		i2c_dvfs: i2c@e60b0000 {
880*4882a593Smuzhiyun			#address-cells = <1>;
881*4882a593Smuzhiyun			#size-cells = <0>;
882*4882a593Smuzhiyun			compatible = "renesas,iic-r8a7795",
883*4882a593Smuzhiyun				     "renesas,rcar-gen3-iic",
884*4882a593Smuzhiyun				     "renesas,rmobile-iic";
885*4882a593Smuzhiyun			reg = <0 0xe60b0000 0 0x425>;
886*4882a593Smuzhiyun			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
887*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 926>;
888*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
889*4882a593Smuzhiyun			resets = <&cpg 926>;
890*4882a593Smuzhiyun			status = "disabled";
891*4882a593Smuzhiyun		};
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun		i2c0: i2c@e6500000 {
894*4882a593Smuzhiyun			#address-cells = <1>;
895*4882a593Smuzhiyun			#size-cells = <0>;
896*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7795",
897*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
898*4882a593Smuzhiyun			reg = <0 0xe6500000 0 0x40>;
899*4882a593Smuzhiyun			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
900*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 931>;
901*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
902*4882a593Smuzhiyun			resets = <&cpg 931>;
903*4882a593Smuzhiyun			dmas = <&dmac1 0x91>, <&dmac1 0x90>;
904*4882a593Smuzhiyun			dma-names = "tx", "rx";
905*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
906*4882a593Smuzhiyun			status = "disabled";
907*4882a593Smuzhiyun		};
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun		i2c1: i2c@e6508000 {
910*4882a593Smuzhiyun			#address-cells = <1>;
911*4882a593Smuzhiyun			#size-cells = <0>;
912*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7795",
913*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
914*4882a593Smuzhiyun			reg = <0 0xe6508000 0 0x40>;
915*4882a593Smuzhiyun			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
916*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 930>;
917*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
918*4882a593Smuzhiyun			resets = <&cpg 930>;
919*4882a593Smuzhiyun			dmas = <&dmac1 0x93>, <&dmac1 0x92>;
920*4882a593Smuzhiyun			dma-names = "tx", "rx";
921*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
922*4882a593Smuzhiyun			status = "disabled";
923*4882a593Smuzhiyun		};
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun		i2c2: i2c@e6510000 {
926*4882a593Smuzhiyun			#address-cells = <1>;
927*4882a593Smuzhiyun			#size-cells = <0>;
928*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7795",
929*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
930*4882a593Smuzhiyun			reg = <0 0xe6510000 0 0x40>;
931*4882a593Smuzhiyun			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
932*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 929>;
933*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
934*4882a593Smuzhiyun			resets = <&cpg 929>;
935*4882a593Smuzhiyun			dmas = <&dmac1 0x95>, <&dmac1 0x94>;
936*4882a593Smuzhiyun			dma-names = "tx", "rx";
937*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
938*4882a593Smuzhiyun			status = "disabled";
939*4882a593Smuzhiyun		};
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun		i2c3: i2c@e66d0000 {
942*4882a593Smuzhiyun			#address-cells = <1>;
943*4882a593Smuzhiyun			#size-cells = <0>;
944*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7795",
945*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
946*4882a593Smuzhiyun			reg = <0 0xe66d0000 0 0x40>;
947*4882a593Smuzhiyun			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
948*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 928>;
949*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
950*4882a593Smuzhiyun			resets = <&cpg 928>;
951*4882a593Smuzhiyun			dmas = <&dmac0 0x97>, <&dmac0 0x96>;
952*4882a593Smuzhiyun			dma-names = "tx", "rx";
953*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
954*4882a593Smuzhiyun			status = "disabled";
955*4882a593Smuzhiyun		};
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun		i2c4: i2c@e66d8000 {
958*4882a593Smuzhiyun			#address-cells = <1>;
959*4882a593Smuzhiyun			#size-cells = <0>;
960*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7795",
961*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
962*4882a593Smuzhiyun			reg = <0 0xe66d8000 0 0x40>;
963*4882a593Smuzhiyun			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
964*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 927>;
965*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
966*4882a593Smuzhiyun			resets = <&cpg 927>;
967*4882a593Smuzhiyun			dmas = <&dmac0 0x99>, <&dmac0 0x98>;
968*4882a593Smuzhiyun			dma-names = "tx", "rx";
969*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
970*4882a593Smuzhiyun			status = "disabled";
971*4882a593Smuzhiyun		};
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun		i2c5: i2c@e66e0000 {
974*4882a593Smuzhiyun			#address-cells = <1>;
975*4882a593Smuzhiyun			#size-cells = <0>;
976*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7795",
977*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
978*4882a593Smuzhiyun			reg = <0 0xe66e0000 0 0x40>;
979*4882a593Smuzhiyun			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
980*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 919>;
981*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
982*4882a593Smuzhiyun			resets = <&cpg 919>;
983*4882a593Smuzhiyun			dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
984*4882a593Smuzhiyun			dma-names = "tx", "rx";
985*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <110>;
986*4882a593Smuzhiyun			status = "disabled";
987*4882a593Smuzhiyun		};
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun		i2c6: i2c@e66e8000 {
990*4882a593Smuzhiyun			#address-cells = <1>;
991*4882a593Smuzhiyun			#size-cells = <0>;
992*4882a593Smuzhiyun			compatible = "renesas,i2c-r8a7795",
993*4882a593Smuzhiyun				     "renesas,rcar-gen3-i2c";
994*4882a593Smuzhiyun			reg = <0 0xe66e8000 0 0x40>;
995*4882a593Smuzhiyun			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
996*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 918>;
997*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
998*4882a593Smuzhiyun			resets = <&cpg 918>;
999*4882a593Smuzhiyun			dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
1000*4882a593Smuzhiyun			dma-names = "tx", "rx";
1001*4882a593Smuzhiyun			i2c-scl-internal-delay-ns = <6>;
1002*4882a593Smuzhiyun			status = "disabled";
1003*4882a593Smuzhiyun		};
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun		pwm0: pwm@e6e30000 {
1006*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
1007*4882a593Smuzhiyun			reg = <0 0xe6e30000 0 0x8>;
1008*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1009*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1010*4882a593Smuzhiyun			resets = <&cpg 523>;
1011*4882a593Smuzhiyun			#pwm-cells = <2>;
1012*4882a593Smuzhiyun			status = "disabled";
1013*4882a593Smuzhiyun		};
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun		pwm1: pwm@e6e31000 {
1016*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
1017*4882a593Smuzhiyun			reg = <0 0xe6e31000 0 0x8>;
1018*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1019*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1020*4882a593Smuzhiyun			resets = <&cpg 523>;
1021*4882a593Smuzhiyun			#pwm-cells = <2>;
1022*4882a593Smuzhiyun			status = "disabled";
1023*4882a593Smuzhiyun		};
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun		pwm2: pwm@e6e32000 {
1026*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
1027*4882a593Smuzhiyun			reg = <0 0xe6e32000 0 0x8>;
1028*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1029*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1030*4882a593Smuzhiyun			resets = <&cpg 523>;
1031*4882a593Smuzhiyun			#pwm-cells = <2>;
1032*4882a593Smuzhiyun			status = "disabled";
1033*4882a593Smuzhiyun		};
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun		pwm3: pwm@e6e33000 {
1036*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
1037*4882a593Smuzhiyun			reg = <0 0xe6e33000 0 0x8>;
1038*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1039*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1040*4882a593Smuzhiyun			resets = <&cpg 523>;
1041*4882a593Smuzhiyun			#pwm-cells = <2>;
1042*4882a593Smuzhiyun			status = "disabled";
1043*4882a593Smuzhiyun		};
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun		pwm4: pwm@e6e34000 {
1046*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
1047*4882a593Smuzhiyun			reg = <0 0xe6e34000 0 0x8>;
1048*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1049*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1050*4882a593Smuzhiyun			resets = <&cpg 523>;
1051*4882a593Smuzhiyun			#pwm-cells = <2>;
1052*4882a593Smuzhiyun			status = "disabled";
1053*4882a593Smuzhiyun		};
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun		pwm5: pwm@e6e35000 {
1056*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
1057*4882a593Smuzhiyun			reg = <0 0xe6e35000 0 0x8>;
1058*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1059*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1060*4882a593Smuzhiyun			resets = <&cpg 523>;
1061*4882a593Smuzhiyun			#pwm-cells = <2>;
1062*4882a593Smuzhiyun			status = "disabled";
1063*4882a593Smuzhiyun		};
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun		pwm6: pwm@e6e36000 {
1066*4882a593Smuzhiyun			compatible = "renesas,pwm-r8a7795", "renesas,pwm-rcar";
1067*4882a593Smuzhiyun			reg = <0 0xe6e36000 0 0x8>;
1068*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 523>;
1069*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1070*4882a593Smuzhiyun			resets = <&cpg 523>;
1071*4882a593Smuzhiyun			#pwm-cells = <2>;
1072*4882a593Smuzhiyun			status = "disabled";
1073*4882a593Smuzhiyun		};
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun		rcar_sound: sound@ec500000 {
1076*4882a593Smuzhiyun			/*
1077*4882a593Smuzhiyun			 * #sound-dai-cells is required
1078*4882a593Smuzhiyun			 *
1079*4882a593Smuzhiyun			 * Single DAI : #sound-dai-cells = <0>;	<&rcar_sound>;
1080*4882a593Smuzhiyun			 * Multi  DAI : #sound-dai-cells = <1>;	<&rcar_sound N>;
1081*4882a593Smuzhiyun			 */
1082*4882a593Smuzhiyun			/*
1083*4882a593Smuzhiyun			 * #clock-cells is required for audio_clkout0/1/2/3
1084*4882a593Smuzhiyun			 *
1085*4882a593Smuzhiyun			 * clkout	: #clock-cells = <0>;	<&rcar_sound>;
1086*4882a593Smuzhiyun			 * clkout0/1/2/3: #clock-cells = <1>;	<&rcar_sound N>;
1087*4882a593Smuzhiyun			 */
1088*4882a593Smuzhiyun			compatible =  "renesas,rcar_sound-r8a7795", "renesas,rcar_sound-gen3";
1089*4882a593Smuzhiyun			reg =	<0 0xec500000 0 0x1000>, /* SCU */
1090*4882a593Smuzhiyun				<0 0xec5a0000 0 0x100>,  /* ADG */
1091*4882a593Smuzhiyun				<0 0xec540000 0 0x1000>, /* SSIU */
1092*4882a593Smuzhiyun				<0 0xec541000 0 0x280>,  /* SSI */
1093*4882a593Smuzhiyun				<0 0xec740000 0 0x200>;  /* Audio DMAC peri peri*/
1094*4882a593Smuzhiyun			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 1005>,
1097*4882a593Smuzhiyun				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
1098*4882a593Smuzhiyun				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
1099*4882a593Smuzhiyun				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
1100*4882a593Smuzhiyun				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
1101*4882a593Smuzhiyun				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
1102*4882a593Smuzhiyun				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
1103*4882a593Smuzhiyun				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
1104*4882a593Smuzhiyun				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
1105*4882a593Smuzhiyun				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
1106*4882a593Smuzhiyun				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
1107*4882a593Smuzhiyun				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1108*4882a593Smuzhiyun				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1109*4882a593Smuzhiyun				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
1110*4882a593Smuzhiyun				 <&audio_clk_a>, <&audio_clk_b>,
1111*4882a593Smuzhiyun				 <&audio_clk_c>,
1112*4882a593Smuzhiyun				 <&cpg CPG_CORE R8A7795_CLK_S0D4>;
1113*4882a593Smuzhiyun			clock-names = "ssi-all",
1114*4882a593Smuzhiyun				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
1115*4882a593Smuzhiyun				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
1116*4882a593Smuzhiyun				      "ssi.1", "ssi.0",
1117*4882a593Smuzhiyun				      "src.9", "src.8", "src.7", "src.6",
1118*4882a593Smuzhiyun				      "src.5", "src.4", "src.3", "src.2",
1119*4882a593Smuzhiyun				      "src.1", "src.0",
1120*4882a593Smuzhiyun				      "mix.1", "mix.0",
1121*4882a593Smuzhiyun				      "ctu.1", "ctu.0",
1122*4882a593Smuzhiyun				      "dvc.0", "dvc.1",
1123*4882a593Smuzhiyun				      "clk_a", "clk_b", "clk_c", "clk_i";
1124*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1125*4882a593Smuzhiyun			status = "disabled";
1126*4882a593Smuzhiyun
1127*4882a593Smuzhiyun			rcar_sound,dvc {
1128*4882a593Smuzhiyun				dvc0: dvc-0 {
1129*4882a593Smuzhiyun					dmas = <&audma1 0xbc>;
1130*4882a593Smuzhiyun					dma-names = "tx";
1131*4882a593Smuzhiyun				};
1132*4882a593Smuzhiyun				dvc1: dvc-1 {
1133*4882a593Smuzhiyun					dmas = <&audma1 0xbe>;
1134*4882a593Smuzhiyun					dma-names = "tx";
1135*4882a593Smuzhiyun				};
1136*4882a593Smuzhiyun			};
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun			rcar_sound,mix {
1139*4882a593Smuzhiyun				mix0: mix-0 { };
1140*4882a593Smuzhiyun				mix1: mix-1 { };
1141*4882a593Smuzhiyun			};
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun			rcar_sound,ctu {
1144*4882a593Smuzhiyun				ctu00: ctu-0 { };
1145*4882a593Smuzhiyun				ctu01: ctu-1 { };
1146*4882a593Smuzhiyun				ctu02: ctu-2 { };
1147*4882a593Smuzhiyun				ctu03: ctu-3 { };
1148*4882a593Smuzhiyun				ctu10: ctu-4 { };
1149*4882a593Smuzhiyun				ctu11: ctu-5 { };
1150*4882a593Smuzhiyun				ctu12: ctu-6 { };
1151*4882a593Smuzhiyun				ctu13: ctu-7 { };
1152*4882a593Smuzhiyun			};
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun			rcar_sound,src {
1155*4882a593Smuzhiyun				src0: src-0 {
1156*4882a593Smuzhiyun					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1157*4882a593Smuzhiyun					dmas = <&audma0 0x85>, <&audma1 0x9a>;
1158*4882a593Smuzhiyun					dma-names = "rx", "tx";
1159*4882a593Smuzhiyun				};
1160*4882a593Smuzhiyun				src1: src-1 {
1161*4882a593Smuzhiyun					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1162*4882a593Smuzhiyun					dmas = <&audma0 0x87>, <&audma1 0x9c>;
1163*4882a593Smuzhiyun					dma-names = "rx", "tx";
1164*4882a593Smuzhiyun				};
1165*4882a593Smuzhiyun				src2: src-2 {
1166*4882a593Smuzhiyun					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1167*4882a593Smuzhiyun					dmas = <&audma0 0x89>, <&audma1 0x9e>;
1168*4882a593Smuzhiyun					dma-names = "rx", "tx";
1169*4882a593Smuzhiyun				};
1170*4882a593Smuzhiyun				src3: src-3 {
1171*4882a593Smuzhiyun					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1172*4882a593Smuzhiyun					dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1173*4882a593Smuzhiyun					dma-names = "rx", "tx";
1174*4882a593Smuzhiyun				};
1175*4882a593Smuzhiyun				src4: src-4 {
1176*4882a593Smuzhiyun					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1177*4882a593Smuzhiyun					dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1178*4882a593Smuzhiyun					dma-names = "rx", "tx";
1179*4882a593Smuzhiyun				};
1180*4882a593Smuzhiyun				src5: src-5 {
1181*4882a593Smuzhiyun					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1182*4882a593Smuzhiyun					dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1183*4882a593Smuzhiyun					dma-names = "rx", "tx";
1184*4882a593Smuzhiyun				};
1185*4882a593Smuzhiyun				src6: src-6 {
1186*4882a593Smuzhiyun					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1187*4882a593Smuzhiyun					dmas = <&audma0 0x91>, <&audma1 0xb4>;
1188*4882a593Smuzhiyun					dma-names = "rx", "tx";
1189*4882a593Smuzhiyun				};
1190*4882a593Smuzhiyun				src7: src-7 {
1191*4882a593Smuzhiyun					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1192*4882a593Smuzhiyun					dmas = <&audma0 0x93>, <&audma1 0xb6>;
1193*4882a593Smuzhiyun					dma-names = "rx", "tx";
1194*4882a593Smuzhiyun				};
1195*4882a593Smuzhiyun				src8: src-8 {
1196*4882a593Smuzhiyun					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1197*4882a593Smuzhiyun					dmas = <&audma0 0x95>, <&audma1 0xb8>;
1198*4882a593Smuzhiyun					dma-names = "rx", "tx";
1199*4882a593Smuzhiyun				};
1200*4882a593Smuzhiyun				src9: src-9 {
1201*4882a593Smuzhiyun					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
1202*4882a593Smuzhiyun					dmas = <&audma0 0x97>, <&audma1 0xba>;
1203*4882a593Smuzhiyun					dma-names = "rx", "tx";
1204*4882a593Smuzhiyun				};
1205*4882a593Smuzhiyun			};
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun			rcar_sound,ssi {
1208*4882a593Smuzhiyun				ssi0: ssi-0 {
1209*4882a593Smuzhiyun					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
1210*4882a593Smuzhiyun					dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1211*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1212*4882a593Smuzhiyun				};
1213*4882a593Smuzhiyun				ssi1: ssi-1 {
1214*4882a593Smuzhiyun					 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
1215*4882a593Smuzhiyun					dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1216*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1217*4882a593Smuzhiyun				};
1218*4882a593Smuzhiyun				ssi2: ssi-2 {
1219*4882a593Smuzhiyun					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
1220*4882a593Smuzhiyun					dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1221*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1222*4882a593Smuzhiyun				};
1223*4882a593Smuzhiyun				ssi3: ssi-3 {
1224*4882a593Smuzhiyun					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1225*4882a593Smuzhiyun					dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1226*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1227*4882a593Smuzhiyun				};
1228*4882a593Smuzhiyun				ssi4: ssi-4 {
1229*4882a593Smuzhiyun					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
1230*4882a593Smuzhiyun					dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1231*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1232*4882a593Smuzhiyun				};
1233*4882a593Smuzhiyun				ssi5: ssi-5 {
1234*4882a593Smuzhiyun					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
1235*4882a593Smuzhiyun					dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1236*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1237*4882a593Smuzhiyun				};
1238*4882a593Smuzhiyun				ssi6: ssi-6 {
1239*4882a593Smuzhiyun					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
1240*4882a593Smuzhiyun					dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1241*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1242*4882a593Smuzhiyun				};
1243*4882a593Smuzhiyun				ssi7: ssi-7 {
1244*4882a593Smuzhiyun					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
1245*4882a593Smuzhiyun					dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1246*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1247*4882a593Smuzhiyun				};
1248*4882a593Smuzhiyun				ssi8: ssi-8 {
1249*4882a593Smuzhiyun					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
1250*4882a593Smuzhiyun					dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1251*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1252*4882a593Smuzhiyun				};
1253*4882a593Smuzhiyun				ssi9: ssi-9 {
1254*4882a593Smuzhiyun					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
1255*4882a593Smuzhiyun					dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1256*4882a593Smuzhiyun					dma-names = "rx", "tx", "rxu", "txu";
1257*4882a593Smuzhiyun				};
1258*4882a593Smuzhiyun			};
1259*4882a593Smuzhiyun		};
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun		sata: sata@ee300000 {
1262*4882a593Smuzhiyun			compatible = "renesas,sata-r8a7795";
1263*4882a593Smuzhiyun			reg = <0 0xee300000 0 0x200000>;
1264*4882a593Smuzhiyun			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1265*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 815>;
1266*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1267*4882a593Smuzhiyun			resets = <&cpg 815>;
1268*4882a593Smuzhiyun			status = "disabled";
1269*4882a593Smuzhiyun		};
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun		xhci0: usb@ee000000 {
1272*4882a593Smuzhiyun			compatible = "renesas,xhci-r8a7795", "renesas,rcar-gen3-xhci";
1273*4882a593Smuzhiyun			reg = <0 0xee000000 0 0xc00>;
1274*4882a593Smuzhiyun			interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
1275*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 328>;
1276*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1277*4882a593Smuzhiyun			resets = <&cpg 328>;
1278*4882a593Smuzhiyun			status = "disabled";
1279*4882a593Smuzhiyun		};
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun		xhci1: usb@ee0400000 {
1282*4882a593Smuzhiyun			compatible = "renesas,xhci-r8a7795", "renesas,rcar-gen3-xhci";
1283*4882a593Smuzhiyun			reg = <0 0xee040000 0 0xc00>;
1284*4882a593Smuzhiyun			interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
1285*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 327>;
1286*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1287*4882a593Smuzhiyun			resets = <&cpg 327>;
1288*4882a593Smuzhiyun			status = "disabled";
1289*4882a593Smuzhiyun		};
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun		usb_dmac0: dma-controller@e65a0000 {
1292*4882a593Smuzhiyun			compatible = "renesas,r8a7795-usb-dmac",
1293*4882a593Smuzhiyun				     "renesas,usb-dmac";
1294*4882a593Smuzhiyun			reg = <0 0xe65a0000 0 0x100>;
1295*4882a593Smuzhiyun			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH
1296*4882a593Smuzhiyun				      GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
1297*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1";
1298*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 330>;
1299*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1300*4882a593Smuzhiyun			resets = <&cpg 330>;
1301*4882a593Smuzhiyun			#dma-cells = <1>;
1302*4882a593Smuzhiyun			dma-channels = <2>;
1303*4882a593Smuzhiyun		};
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun		usb_dmac1: dma-controller@e65b0000 {
1306*4882a593Smuzhiyun			compatible = "renesas,r8a7795-usb-dmac",
1307*4882a593Smuzhiyun				     "renesas,usb-dmac";
1308*4882a593Smuzhiyun			reg = <0 0xe65b0000 0 0x100>;
1309*4882a593Smuzhiyun			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH
1310*4882a593Smuzhiyun				      GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
1311*4882a593Smuzhiyun			interrupt-names = "ch0", "ch1";
1312*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 331>;
1313*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1314*4882a593Smuzhiyun			resets = <&cpg 331>;
1315*4882a593Smuzhiyun			#dma-cells = <1>;
1316*4882a593Smuzhiyun			dma-channels = <2>;
1317*4882a593Smuzhiyun		};
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun		sdhi0: sd@ee100000 {
1320*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7795";
1321*4882a593Smuzhiyun			reg = <0 0xee100000 0 0x2000>;
1322*4882a593Smuzhiyun			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
1323*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 314>;
1324*4882a593Smuzhiyun			max-frequency = <200000000>;
1325*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1326*4882a593Smuzhiyun			resets = <&cpg 314>;
1327*4882a593Smuzhiyun			status = "disabled";
1328*4882a593Smuzhiyun		};
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun		sdhi1: sd@ee120000 {
1331*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7795";
1332*4882a593Smuzhiyun			reg = <0 0xee120000 0 0x2000>;
1333*4882a593Smuzhiyun			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
1334*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 313>;
1335*4882a593Smuzhiyun			max-frequency = <200000000>;
1336*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1337*4882a593Smuzhiyun			resets = <&cpg 313>;
1338*4882a593Smuzhiyun			status = "disabled";
1339*4882a593Smuzhiyun		};
1340*4882a593Smuzhiyun
1341*4882a593Smuzhiyun		sdhi2: sd@ee140000 {
1342*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7795";
1343*4882a593Smuzhiyun			reg = <0 0xee140000 0 0x2000>;
1344*4882a593Smuzhiyun			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
1345*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 312>;
1346*4882a593Smuzhiyun			max-frequency = <200000000>;
1347*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1348*4882a593Smuzhiyun			resets = <&cpg 312>;
1349*4882a593Smuzhiyun			status = "disabled";
1350*4882a593Smuzhiyun		};
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun		sdhi3: sd@ee160000 {
1353*4882a593Smuzhiyun			compatible = "renesas,sdhi-r8a7795";
1354*4882a593Smuzhiyun			reg = <0 0xee160000 0 0x2000>;
1355*4882a593Smuzhiyun			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
1356*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 311>;
1357*4882a593Smuzhiyun			max-frequency = <200000000>;
1358*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1359*4882a593Smuzhiyun			resets = <&cpg 311>;
1360*4882a593Smuzhiyun			status = "disabled";
1361*4882a593Smuzhiyun		};
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun		usb2_phy0: usb-phy@ee080200 {
1364*4882a593Smuzhiyun			compatible = "renesas,usb2-phy-r8a7795",
1365*4882a593Smuzhiyun				     "renesas,rcar-gen3-usb2-phy";
1366*4882a593Smuzhiyun			reg = <0 0xee080200 0 0x700>;
1367*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1368*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>;
1369*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1370*4882a593Smuzhiyun			resets = <&cpg 703>;
1371*4882a593Smuzhiyun			#phy-cells = <0>;
1372*4882a593Smuzhiyun			status = "disabled";
1373*4882a593Smuzhiyun		};
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun		usb2_phy1: usb-phy@ee0a0200 {
1376*4882a593Smuzhiyun			compatible = "renesas,usb2-phy-r8a7795",
1377*4882a593Smuzhiyun				     "renesas,rcar-gen3-usb2-phy";
1378*4882a593Smuzhiyun			reg = <0 0xee0a0200 0 0x700>;
1379*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 702>;
1380*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1381*4882a593Smuzhiyun			resets = <&cpg 702>;
1382*4882a593Smuzhiyun			#phy-cells = <0>;
1383*4882a593Smuzhiyun			status = "disabled";
1384*4882a593Smuzhiyun		};
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun		usb2_phy2: usb-phy@ee0c0200 {
1387*4882a593Smuzhiyun			compatible = "renesas,usb2-phy-r8a7795",
1388*4882a593Smuzhiyun				     "renesas,rcar-gen3-usb2-phy";
1389*4882a593Smuzhiyun			reg = <0 0xee0c0200 0 0x700>;
1390*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 701>;
1391*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1392*4882a593Smuzhiyun			resets = <&cpg 701>;
1393*4882a593Smuzhiyun			#phy-cells = <0>;
1394*4882a593Smuzhiyun			status = "disabled";
1395*4882a593Smuzhiyun		};
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun		ehci0: usb@ee080100 {
1398*4882a593Smuzhiyun			compatible = "generic-ehci";
1399*4882a593Smuzhiyun			reg = <0 0xee080100 0 0x100>;
1400*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1401*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>;
1402*4882a593Smuzhiyun			phys = <&usb2_phy0>;
1403*4882a593Smuzhiyun			phy-names = "usb";
1404*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1405*4882a593Smuzhiyun			resets = <&cpg 703>;
1406*4882a593Smuzhiyun			status = "disabled";
1407*4882a593Smuzhiyun		};
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun		ehci1: usb@ee0a0100 {
1410*4882a593Smuzhiyun			compatible = "generic-ehci";
1411*4882a593Smuzhiyun			reg = <0 0xee0a0100 0 0x100>;
1412*4882a593Smuzhiyun			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1413*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 702>;
1414*4882a593Smuzhiyun			phys = <&usb2_phy1>;
1415*4882a593Smuzhiyun			phy-names = "usb";
1416*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1417*4882a593Smuzhiyun			resets = <&cpg 702>;
1418*4882a593Smuzhiyun			status = "disabled";
1419*4882a593Smuzhiyun		};
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun		ehci2: usb@ee0c0100 {
1422*4882a593Smuzhiyun			compatible = "generic-ehci";
1423*4882a593Smuzhiyun			reg = <0 0xee0c0100 0 0x100>;
1424*4882a593Smuzhiyun			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1425*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 701>;
1426*4882a593Smuzhiyun			phys = <&usb2_phy2>;
1427*4882a593Smuzhiyun			phy-names = "usb";
1428*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1429*4882a593Smuzhiyun			resets = <&cpg 701>;
1430*4882a593Smuzhiyun			status = "disabled";
1431*4882a593Smuzhiyun		};
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun		ohci0: usb@ee080000 {
1434*4882a593Smuzhiyun			compatible = "generic-ohci";
1435*4882a593Smuzhiyun			reg = <0 0xee080000 0 0x100>;
1436*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1437*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 703>;
1438*4882a593Smuzhiyun			phys = <&usb2_phy0>;
1439*4882a593Smuzhiyun			phy-names = "usb";
1440*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1441*4882a593Smuzhiyun			resets = <&cpg 703>;
1442*4882a593Smuzhiyun			status = "disabled";
1443*4882a593Smuzhiyun		};
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun		ohci1: usb@ee0a0000 {
1446*4882a593Smuzhiyun			compatible = "generic-ohci";
1447*4882a593Smuzhiyun			reg = <0 0xee0a0000 0 0x100>;
1448*4882a593Smuzhiyun			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1449*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 702>;
1450*4882a593Smuzhiyun			phys = <&usb2_phy1>;
1451*4882a593Smuzhiyun			phy-names = "usb";
1452*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1453*4882a593Smuzhiyun			resets = <&cpg 702>;
1454*4882a593Smuzhiyun			status = "disabled";
1455*4882a593Smuzhiyun		};
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun		ohci2: usb@ee0c0000 {
1458*4882a593Smuzhiyun			compatible = "generic-ohci";
1459*4882a593Smuzhiyun			reg = <0 0xee0c0000 0 0x100>;
1460*4882a593Smuzhiyun			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1461*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 701>;
1462*4882a593Smuzhiyun			phys = <&usb2_phy2>;
1463*4882a593Smuzhiyun			phy-names = "usb";
1464*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1465*4882a593Smuzhiyun			resets = <&cpg 701>;
1466*4882a593Smuzhiyun			status = "disabled";
1467*4882a593Smuzhiyun		};
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun		hsusb: usb@e6590000 {
1470*4882a593Smuzhiyun			compatible = "renesas,usbhs-r8a7795",
1471*4882a593Smuzhiyun				     "renesas,rcar-gen3-usbhs";
1472*4882a593Smuzhiyun			reg = <0 0xe6590000 0 0x100>;
1473*4882a593Smuzhiyun			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
1474*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 704>;
1475*4882a593Smuzhiyun			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
1476*4882a593Smuzhiyun			       <&usb_dmac1 0>, <&usb_dmac1 1>;
1477*4882a593Smuzhiyun			dma-names = "ch0", "ch1", "ch2", "ch3";
1478*4882a593Smuzhiyun			renesas,buswait = <11>;
1479*4882a593Smuzhiyun			phys = <&usb2_phy0>;
1480*4882a593Smuzhiyun			phy-names = "usb";
1481*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1482*4882a593Smuzhiyun			resets = <&cpg 704>;
1483*4882a593Smuzhiyun			status = "disabled";
1484*4882a593Smuzhiyun		};
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun		pciec0: pcie@fe000000 {
1487*4882a593Smuzhiyun			compatible = "renesas,pcie-r8a7795",
1488*4882a593Smuzhiyun				     "renesas,pcie-rcar-gen3";
1489*4882a593Smuzhiyun			reg = <0 0xfe000000 0 0x80000>;
1490*4882a593Smuzhiyun			#address-cells = <3>;
1491*4882a593Smuzhiyun			#size-cells = <2>;
1492*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
1493*4882a593Smuzhiyun			device_type = "pci";
1494*4882a593Smuzhiyun			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000
1495*4882a593Smuzhiyun				0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000
1496*4882a593Smuzhiyun				0x02000000 0 0x30000000 0 0x30000000 0 0x08000000
1497*4882a593Smuzhiyun				0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1498*4882a593Smuzhiyun			/* Map all possible DDR as inbound ranges */
1499*4882a593Smuzhiyun			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
1500*4882a593Smuzhiyun			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1501*4882a593Smuzhiyun				<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1502*4882a593Smuzhiyun				<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
1503*4882a593Smuzhiyun			#interrupt-cells = <1>;
1504*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 0>;
1505*4882a593Smuzhiyun			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
1506*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
1507*4882a593Smuzhiyun			clock-names = "pcie", "pcie_bus";
1508*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1509*4882a593Smuzhiyun			resets = <&cpg 319>;
1510*4882a593Smuzhiyun			status = "disabled";
1511*4882a593Smuzhiyun		};
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun		pciec1: pcie@ee800000 {
1514*4882a593Smuzhiyun			compatible = "renesas,pcie-r8a7795",
1515*4882a593Smuzhiyun				     "renesas,pcie-rcar-gen3";
1516*4882a593Smuzhiyun			reg = <0 0xee800000 0 0x80000>;
1517*4882a593Smuzhiyun			#address-cells = <3>;
1518*4882a593Smuzhiyun			#size-cells = <2>;
1519*4882a593Smuzhiyun			bus-range = <0x00 0xff>;
1520*4882a593Smuzhiyun			device_type = "pci";
1521*4882a593Smuzhiyun			ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000
1522*4882a593Smuzhiyun				0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000
1523*4882a593Smuzhiyun				0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000
1524*4882a593Smuzhiyun				0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>;
1525*4882a593Smuzhiyun			/* Map all possible DDR as inbound ranges */
1526*4882a593Smuzhiyun			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x40000000>;
1527*4882a593Smuzhiyun			interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
1528*4882a593Smuzhiyun				<GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
1529*4882a593Smuzhiyun				<GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
1530*4882a593Smuzhiyun			#interrupt-cells = <1>;
1531*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 0>;
1532*4882a593Smuzhiyun			interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
1533*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>;
1534*4882a593Smuzhiyun			clock-names = "pcie", "pcie_bus";
1535*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1536*4882a593Smuzhiyun			resets = <&cpg 318>;
1537*4882a593Smuzhiyun			status = "disabled";
1538*4882a593Smuzhiyun		};
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun		vspbc: vsp@fe920000 {
1541*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1542*4882a593Smuzhiyun			reg = <0 0xfe920000 0 0x8000>;
1543*4882a593Smuzhiyun			interrupts = <GIC_SPI 465 IRQ_TYPE_LEVEL_HIGH>;
1544*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 624>;
1545*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1546*4882a593Smuzhiyun			resets = <&cpg 624>;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun			renesas,fcp = <&fcpvb1>;
1549*4882a593Smuzhiyun		};
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun		fcpvb1: fcp@fe92f000 {
1552*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1553*4882a593Smuzhiyun			reg = <0 0xfe92f000 0 0x200>;
1554*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 606>;
1555*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1556*4882a593Smuzhiyun			resets = <&cpg 606>;
1557*4882a593Smuzhiyun		};
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun		fcpf0: fcp@fe950000 {
1560*4882a593Smuzhiyun			compatible = "renesas,fcpf";
1561*4882a593Smuzhiyun			reg = <0 0xfe950000 0 0x200>;
1562*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 615>;
1563*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1564*4882a593Smuzhiyun			resets = <&cpg 615>;
1565*4882a593Smuzhiyun		};
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun		fcpf1: fcp@fe951000 {
1568*4882a593Smuzhiyun			compatible = "renesas,fcpf";
1569*4882a593Smuzhiyun			reg = <0 0xfe951000 0 0x200>;
1570*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 614>;
1571*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1572*4882a593Smuzhiyun			resets = <&cpg 614>;
1573*4882a593Smuzhiyun		};
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun		fcpf2: fcp@fe952000 {
1576*4882a593Smuzhiyun			compatible = "renesas,fcpf";
1577*4882a593Smuzhiyun			reg = <0 0xfe952000 0 0x200>;
1578*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 613>;
1579*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1580*4882a593Smuzhiyun			resets = <&cpg 613>;
1581*4882a593Smuzhiyun		};
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun		vspbd: vsp@fe960000 {
1584*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1585*4882a593Smuzhiyun			reg = <0 0xfe960000 0 0x8000>;
1586*4882a593Smuzhiyun			interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
1587*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 626>;
1588*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1589*4882a593Smuzhiyun			resets = <&cpg 626>;
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun			renesas,fcp = <&fcpvb0>;
1592*4882a593Smuzhiyun		};
1593*4882a593Smuzhiyun
1594*4882a593Smuzhiyun		fcpvb0: fcp@fe96f000 {
1595*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1596*4882a593Smuzhiyun			reg = <0 0xfe96f000 0 0x200>;
1597*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 607>;
1598*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1599*4882a593Smuzhiyun			resets = <&cpg 607>;
1600*4882a593Smuzhiyun		};
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun		vspi0: vsp@fe9a0000 {
1603*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1604*4882a593Smuzhiyun			reg = <0 0xfe9a0000 0 0x8000>;
1605*4882a593Smuzhiyun			interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
1606*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 631>;
1607*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1608*4882a593Smuzhiyun			resets = <&cpg 631>;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun			renesas,fcp = <&fcpvi0>;
1611*4882a593Smuzhiyun		};
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun		fcpvi0: fcp@fe9af000 {
1614*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1615*4882a593Smuzhiyun			reg = <0 0xfe9af000 0 0x200>;
1616*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 611>;
1617*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1618*4882a593Smuzhiyun			resets = <&cpg 611>;
1619*4882a593Smuzhiyun		};
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun		vspi1: vsp@fe9b0000 {
1622*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1623*4882a593Smuzhiyun			reg = <0 0xfe9b0000 0 0x8000>;
1624*4882a593Smuzhiyun			interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>;
1625*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 630>;
1626*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1627*4882a593Smuzhiyun			resets = <&cpg 630>;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun			renesas,fcp = <&fcpvi1>;
1630*4882a593Smuzhiyun		};
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun		fcpvi1: fcp@fe9bf000 {
1633*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1634*4882a593Smuzhiyun			reg = <0 0xfe9bf000 0 0x200>;
1635*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 610>;
1636*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1637*4882a593Smuzhiyun			resets = <&cpg 610>;
1638*4882a593Smuzhiyun		};
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun		vspi2: vsp@fe9c0000 {
1641*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1642*4882a593Smuzhiyun			reg = <0 0xfe9c0000 0 0x8000>;
1643*4882a593Smuzhiyun			interrupts = <GIC_SPI 446 IRQ_TYPE_LEVEL_HIGH>;
1644*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 629>;
1645*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1646*4882a593Smuzhiyun			resets = <&cpg 629>;
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun			renesas,fcp = <&fcpvi2>;
1649*4882a593Smuzhiyun		};
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun		fcpvi2: fcp@fe9cf000 {
1652*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1653*4882a593Smuzhiyun			reg = <0 0xfe9cf000 0 0x200>;
1654*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 609>;
1655*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1656*4882a593Smuzhiyun			resets = <&cpg 609>;
1657*4882a593Smuzhiyun		};
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun		vspd0: vsp@fea20000 {
1660*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1661*4882a593Smuzhiyun			reg = <0 0xfea20000 0 0x4000>;
1662*4882a593Smuzhiyun			interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
1663*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 623>;
1664*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1665*4882a593Smuzhiyun			resets = <&cpg 623>;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun			renesas,fcp = <&fcpvd0>;
1668*4882a593Smuzhiyun		};
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun		fcpvd0: fcp@fea27000 {
1671*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1672*4882a593Smuzhiyun			reg = <0 0xfea27000 0 0x200>;
1673*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 603>;
1674*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1675*4882a593Smuzhiyun			resets = <&cpg 603>;
1676*4882a593Smuzhiyun		};
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun		vspd1: vsp@fea28000 {
1679*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1680*4882a593Smuzhiyun			reg = <0 0xfea28000 0 0x4000>;
1681*4882a593Smuzhiyun			interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
1682*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 622>;
1683*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1684*4882a593Smuzhiyun			resets = <&cpg 622>;
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun			renesas,fcp = <&fcpvd1>;
1687*4882a593Smuzhiyun		};
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun		fcpvd1: fcp@fea2f000 {
1690*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1691*4882a593Smuzhiyun			reg = <0 0xfea2f000 0 0x200>;
1692*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 602>;
1693*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1694*4882a593Smuzhiyun			resets = <&cpg 602>;
1695*4882a593Smuzhiyun		};
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun		vspd2: vsp@fea30000 {
1698*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1699*4882a593Smuzhiyun			reg = <0 0xfea30000 0 0x4000>;
1700*4882a593Smuzhiyun			interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>;
1701*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 621>;
1702*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1703*4882a593Smuzhiyun			resets = <&cpg 621>;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun			renesas,fcp = <&fcpvd2>;
1706*4882a593Smuzhiyun		};
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun		fcpvd2: fcp@fea37000 {
1709*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1710*4882a593Smuzhiyun			reg = <0 0xfea37000 0 0x200>;
1711*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 601>;
1712*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1713*4882a593Smuzhiyun			resets = <&cpg 601>;
1714*4882a593Smuzhiyun		};
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun		vspd3: vsp@fea38000 {
1717*4882a593Smuzhiyun			compatible = "renesas,vsp2";
1718*4882a593Smuzhiyun			reg = <0 0xfea38000 0 0x4000>;
1719*4882a593Smuzhiyun			interrupts = <GIC_SPI 469 IRQ_TYPE_LEVEL_HIGH>;
1720*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 620>;
1721*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1722*4882a593Smuzhiyun			resets = <&cpg 620>;
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun			renesas,fcp = <&fcpvd3>;
1725*4882a593Smuzhiyun		};
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun		fcpvd3: fcp@fea3f000 {
1728*4882a593Smuzhiyun			compatible = "renesas,fcpv";
1729*4882a593Smuzhiyun			reg = <0 0xfea3f000 0 0x200>;
1730*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 600>;
1731*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1732*4882a593Smuzhiyun			resets = <&cpg 600>;
1733*4882a593Smuzhiyun		};
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun		fdp1@fe940000 {
1736*4882a593Smuzhiyun			compatible = "renesas,fdp1";
1737*4882a593Smuzhiyun			reg = <0 0xfe940000 0 0x2400>;
1738*4882a593Smuzhiyun			interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
1739*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 119>;
1740*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1741*4882a593Smuzhiyun			resets = <&cpg 119>;
1742*4882a593Smuzhiyun			renesas,fcp = <&fcpf0>;
1743*4882a593Smuzhiyun		};
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun		fdp1@fe944000 {
1746*4882a593Smuzhiyun			compatible = "renesas,fdp1";
1747*4882a593Smuzhiyun			reg = <0 0xfe944000 0 0x2400>;
1748*4882a593Smuzhiyun			interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
1749*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 118>;
1750*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1751*4882a593Smuzhiyun			resets = <&cpg 118>;
1752*4882a593Smuzhiyun			renesas,fcp = <&fcpf1>;
1753*4882a593Smuzhiyun		};
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun		fdp1@fe948000 {
1756*4882a593Smuzhiyun			compatible = "renesas,fdp1";
1757*4882a593Smuzhiyun			reg = <0 0xfe948000 0 0x2400>;
1758*4882a593Smuzhiyun			interrupts = <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>;
1759*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 117>;
1760*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_A3VP>;
1761*4882a593Smuzhiyun			resets = <&cpg 117>;
1762*4882a593Smuzhiyun			renesas,fcp = <&fcpf2>;
1763*4882a593Smuzhiyun		};
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun		du: display@feb00000 {
1766*4882a593Smuzhiyun			compatible = "renesas,du-r8a7795";
1767*4882a593Smuzhiyun			reg = <0 0xfeb00000 0 0x80000>,
1768*4882a593Smuzhiyun			      <0 0xfeb90000 0 0x14>;
1769*4882a593Smuzhiyun			reg-names = "du", "lvds.0";
1770*4882a593Smuzhiyun			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
1771*4882a593Smuzhiyun				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
1772*4882a593Smuzhiyun				     <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>,
1773*4882a593Smuzhiyun				     <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>;
1774*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 724>,
1775*4882a593Smuzhiyun				 <&cpg CPG_MOD 723>,
1776*4882a593Smuzhiyun				 <&cpg CPG_MOD 722>,
1777*4882a593Smuzhiyun				 <&cpg CPG_MOD 721>,
1778*4882a593Smuzhiyun				 <&cpg CPG_MOD 727>;
1779*4882a593Smuzhiyun			clock-names = "du.0", "du.1", "du.2", "du.3", "lvds.0";
1780*4882a593Smuzhiyun			status = "disabled";
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun			vsps = <&vspd0 &vspd1 &vspd2 &vspd3>;
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun			ports {
1785*4882a593Smuzhiyun				#address-cells = <1>;
1786*4882a593Smuzhiyun				#size-cells = <0>;
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun				port@0 {
1789*4882a593Smuzhiyun					reg = <0>;
1790*4882a593Smuzhiyun					du_out_rgb: endpoint {
1791*4882a593Smuzhiyun					};
1792*4882a593Smuzhiyun				};
1793*4882a593Smuzhiyun				port@1 {
1794*4882a593Smuzhiyun					reg = <1>;
1795*4882a593Smuzhiyun					du_out_hdmi0: endpoint {
1796*4882a593Smuzhiyun					};
1797*4882a593Smuzhiyun				};
1798*4882a593Smuzhiyun				port@2 {
1799*4882a593Smuzhiyun					reg = <2>;
1800*4882a593Smuzhiyun					du_out_hdmi1: endpoint {
1801*4882a593Smuzhiyun					};
1802*4882a593Smuzhiyun				};
1803*4882a593Smuzhiyun				port@3 {
1804*4882a593Smuzhiyun					reg = <3>;
1805*4882a593Smuzhiyun					du_out_lvds0: endpoint {
1806*4882a593Smuzhiyun					};
1807*4882a593Smuzhiyun				};
1808*4882a593Smuzhiyun			};
1809*4882a593Smuzhiyun		};
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun		tsc: thermal@e6198000 {
1812*4882a593Smuzhiyun			compatible = "renesas,r8a7795-thermal";
1813*4882a593Smuzhiyun			reg = <0 0xe6198000 0 0x68>,
1814*4882a593Smuzhiyun			      <0 0xe61a0000 0 0x5c>,
1815*4882a593Smuzhiyun			      <0 0xe61a8000 0 0x5c>;
1816*4882a593Smuzhiyun			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
1817*4882a593Smuzhiyun				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
1818*4882a593Smuzhiyun				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
1819*4882a593Smuzhiyun			clocks = <&cpg CPG_MOD 522>;
1820*4882a593Smuzhiyun			power-domains = <&sysc R8A7795_PD_ALWAYS_ON>;
1821*4882a593Smuzhiyun			resets = <&cpg 522>;
1822*4882a593Smuzhiyun			#thermal-sensor-cells = <1>;
1823*4882a593Smuzhiyun			status = "okay";
1824*4882a593Smuzhiyun		};
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun		thermal-zones {
1827*4882a593Smuzhiyun			sensor_thermal1: sensor-thermal1 {
1828*4882a593Smuzhiyun				polling-delay-passive = <250>;
1829*4882a593Smuzhiyun				polling-delay = <1000>;
1830*4882a593Smuzhiyun				thermal-sensors = <&tsc 0>;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun				trips {
1833*4882a593Smuzhiyun					sensor1_crit: sensor1-crit {
1834*4882a593Smuzhiyun						temperature = <120000>;
1835*4882a593Smuzhiyun						hysteresis = <2000>;
1836*4882a593Smuzhiyun						type = "critical";
1837*4882a593Smuzhiyun					};
1838*4882a593Smuzhiyun				};
1839*4882a593Smuzhiyun			};
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun			sensor_thermal2: sensor-thermal2 {
1842*4882a593Smuzhiyun				polling-delay-passive = <250>;
1843*4882a593Smuzhiyun				polling-delay = <1000>;
1844*4882a593Smuzhiyun				thermal-sensors = <&tsc 1>;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun				trips {
1847*4882a593Smuzhiyun					sensor2_crit: sensor2-crit {
1848*4882a593Smuzhiyun						temperature = <120000>;
1849*4882a593Smuzhiyun						hysteresis = <2000>;
1850*4882a593Smuzhiyun						type = "critical";
1851*4882a593Smuzhiyun					};
1852*4882a593Smuzhiyun				};
1853*4882a593Smuzhiyun			};
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun			sensor_thermal3: sensor-thermal3 {
1856*4882a593Smuzhiyun				polling-delay-passive = <250>;
1857*4882a593Smuzhiyun				polling-delay = <1000>;
1858*4882a593Smuzhiyun				thermal-sensors = <&tsc 2>;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun				trips {
1861*4882a593Smuzhiyun					sensor3_crit: sensor3-crit {
1862*4882a593Smuzhiyun						temperature = <120000>;
1863*4882a593Smuzhiyun						hysteresis = <2000>;
1864*4882a593Smuzhiyun						type = "critical";
1865*4882a593Smuzhiyun					};
1866*4882a593Smuzhiyun				};
1867*4882a593Smuzhiyun			};
1868*4882a593Smuzhiyun		};
1869*4882a593Smuzhiyun	};
1870*4882a593Smuzhiyun};
1871