1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Source for OMAP3 clock data 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 7*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 8*4882a593Smuzhiyun * published by the Free Software Foundation. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun&prm_clocks { 11*4882a593Smuzhiyun virt_16_8m_ck: virt_16_8m_ck { 12*4882a593Smuzhiyun #clock-cells = <0>; 13*4882a593Smuzhiyun compatible = "fixed-clock"; 14*4882a593Smuzhiyun clock-frequency = <16800000>; 15*4882a593Smuzhiyun }; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun osc_sys_ck: osc_sys_ck@d40 { 18*4882a593Smuzhiyun #clock-cells = <0>; 19*4882a593Smuzhiyun compatible = "ti,mux-clock"; 20*4882a593Smuzhiyun clocks = <&virt_12m_ck>, <&virt_13m_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_38_4m_ck>, <&virt_16_8m_ck>; 21*4882a593Smuzhiyun reg = <0x0d40>; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun sys_ck: sys_ck@1270 { 25*4882a593Smuzhiyun #clock-cells = <0>; 26*4882a593Smuzhiyun compatible = "ti,divider-clock"; 27*4882a593Smuzhiyun clocks = <&osc_sys_ck>; 28*4882a593Smuzhiyun ti,bit-shift = <6>; 29*4882a593Smuzhiyun ti,max-div = <3>; 30*4882a593Smuzhiyun reg = <0x1270>; 31*4882a593Smuzhiyun ti,index-starts-at-one; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun sys_clkout1: sys_clkout1@d70 { 35*4882a593Smuzhiyun #clock-cells = <0>; 36*4882a593Smuzhiyun compatible = "ti,gate-clock"; 37*4882a593Smuzhiyun clocks = <&osc_sys_ck>; 38*4882a593Smuzhiyun reg = <0x0d70>; 39*4882a593Smuzhiyun ti,bit-shift = <7>; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun dpll3_x2_ck: dpll3_x2_ck { 43*4882a593Smuzhiyun #clock-cells = <0>; 44*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 45*4882a593Smuzhiyun clocks = <&dpll3_ck>; 46*4882a593Smuzhiyun clock-mult = <2>; 47*4882a593Smuzhiyun clock-div = <1>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun dpll3_m2x2_ck: dpll3_m2x2_ck { 51*4882a593Smuzhiyun #clock-cells = <0>; 52*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 53*4882a593Smuzhiyun clocks = <&dpll3_m2_ck>; 54*4882a593Smuzhiyun clock-mult = <2>; 55*4882a593Smuzhiyun clock-div = <1>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun dpll4_x2_ck: dpll4_x2_ck { 59*4882a593Smuzhiyun #clock-cells = <0>; 60*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 61*4882a593Smuzhiyun clocks = <&dpll4_ck>; 62*4882a593Smuzhiyun clock-mult = <2>; 63*4882a593Smuzhiyun clock-div = <1>; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun corex2_fck: corex2_fck { 67*4882a593Smuzhiyun #clock-cells = <0>; 68*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 69*4882a593Smuzhiyun clocks = <&dpll3_m2x2_ck>; 70*4882a593Smuzhiyun clock-mult = <1>; 71*4882a593Smuzhiyun clock-div = <1>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun wkup_l4_ick: wkup_l4_ick { 75*4882a593Smuzhiyun #clock-cells = <0>; 76*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 77*4882a593Smuzhiyun clocks = <&sys_ck>; 78*4882a593Smuzhiyun clock-mult = <1>; 79*4882a593Smuzhiyun clock-div = <1>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun}; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun&scm_clocks { 84*4882a593Smuzhiyun mcbsp5_mux_fck: mcbsp5_mux_fck@68 { 85*4882a593Smuzhiyun #clock-cells = <0>; 86*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 87*4882a593Smuzhiyun clocks = <&core_96m_fck>, <&mcbsp_clks>; 88*4882a593Smuzhiyun ti,bit-shift = <4>; 89*4882a593Smuzhiyun reg = <0x68>; 90*4882a593Smuzhiyun }; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun mcbsp5_fck: mcbsp5_fck { 93*4882a593Smuzhiyun #clock-cells = <0>; 94*4882a593Smuzhiyun compatible = "ti,composite-clock"; 95*4882a593Smuzhiyun clocks = <&mcbsp5_gate_fck>, <&mcbsp5_mux_fck>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun mcbsp1_mux_fck: mcbsp1_mux_fck@4 { 99*4882a593Smuzhiyun #clock-cells = <0>; 100*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 101*4882a593Smuzhiyun clocks = <&core_96m_fck>, <&mcbsp_clks>; 102*4882a593Smuzhiyun ti,bit-shift = <2>; 103*4882a593Smuzhiyun reg = <0x04>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun mcbsp1_fck: mcbsp1_fck { 107*4882a593Smuzhiyun #clock-cells = <0>; 108*4882a593Smuzhiyun compatible = "ti,composite-clock"; 109*4882a593Smuzhiyun clocks = <&mcbsp1_gate_fck>, <&mcbsp1_mux_fck>; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun mcbsp2_mux_fck: mcbsp2_mux_fck@4 { 113*4882a593Smuzhiyun #clock-cells = <0>; 114*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 115*4882a593Smuzhiyun clocks = <&per_96m_fck>, <&mcbsp_clks>; 116*4882a593Smuzhiyun ti,bit-shift = <6>; 117*4882a593Smuzhiyun reg = <0x04>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun mcbsp2_fck: mcbsp2_fck { 121*4882a593Smuzhiyun #clock-cells = <0>; 122*4882a593Smuzhiyun compatible = "ti,composite-clock"; 123*4882a593Smuzhiyun clocks = <&mcbsp2_gate_fck>, <&mcbsp2_mux_fck>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun mcbsp3_mux_fck: mcbsp3_mux_fck@68 { 127*4882a593Smuzhiyun #clock-cells = <0>; 128*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 129*4882a593Smuzhiyun clocks = <&per_96m_fck>, <&mcbsp_clks>; 130*4882a593Smuzhiyun reg = <0x68>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun mcbsp3_fck: mcbsp3_fck { 134*4882a593Smuzhiyun #clock-cells = <0>; 135*4882a593Smuzhiyun compatible = "ti,composite-clock"; 136*4882a593Smuzhiyun clocks = <&mcbsp3_gate_fck>, <&mcbsp3_mux_fck>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun mcbsp4_mux_fck: mcbsp4_mux_fck@68 { 140*4882a593Smuzhiyun #clock-cells = <0>; 141*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 142*4882a593Smuzhiyun clocks = <&per_96m_fck>, <&mcbsp_clks>; 143*4882a593Smuzhiyun ti,bit-shift = <2>; 144*4882a593Smuzhiyun reg = <0x68>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun mcbsp4_fck: mcbsp4_fck { 148*4882a593Smuzhiyun #clock-cells = <0>; 149*4882a593Smuzhiyun compatible = "ti,composite-clock"; 150*4882a593Smuzhiyun clocks = <&mcbsp4_gate_fck>, <&mcbsp4_mux_fck>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun}; 153*4882a593Smuzhiyun&cm_clocks { 154*4882a593Smuzhiyun dummy_apb_pclk: dummy_apb_pclk { 155*4882a593Smuzhiyun #clock-cells = <0>; 156*4882a593Smuzhiyun compatible = "fixed-clock"; 157*4882a593Smuzhiyun clock-frequency = <0x0>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun omap_32k_fck: omap_32k_fck { 161*4882a593Smuzhiyun #clock-cells = <0>; 162*4882a593Smuzhiyun compatible = "fixed-clock"; 163*4882a593Smuzhiyun clock-frequency = <32768>; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun virt_12m_ck: virt_12m_ck { 167*4882a593Smuzhiyun #clock-cells = <0>; 168*4882a593Smuzhiyun compatible = "fixed-clock"; 169*4882a593Smuzhiyun clock-frequency = <12000000>; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun virt_13m_ck: virt_13m_ck { 173*4882a593Smuzhiyun #clock-cells = <0>; 174*4882a593Smuzhiyun compatible = "fixed-clock"; 175*4882a593Smuzhiyun clock-frequency = <13000000>; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun virt_19200000_ck: virt_19200000_ck { 179*4882a593Smuzhiyun #clock-cells = <0>; 180*4882a593Smuzhiyun compatible = "fixed-clock"; 181*4882a593Smuzhiyun clock-frequency = <19200000>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun virt_26000000_ck: virt_26000000_ck { 185*4882a593Smuzhiyun #clock-cells = <0>; 186*4882a593Smuzhiyun compatible = "fixed-clock"; 187*4882a593Smuzhiyun clock-frequency = <26000000>; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun virt_38_4m_ck: virt_38_4m_ck { 191*4882a593Smuzhiyun #clock-cells = <0>; 192*4882a593Smuzhiyun compatible = "fixed-clock"; 193*4882a593Smuzhiyun clock-frequency = <38400000>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun dpll4_ck: dpll4_ck@d00 { 197*4882a593Smuzhiyun #clock-cells = <0>; 198*4882a593Smuzhiyun compatible = "ti,omap3-dpll-per-clock"; 199*4882a593Smuzhiyun clocks = <&sys_ck>, <&sys_ck>; 200*4882a593Smuzhiyun reg = <0x0d00>, <0x0d20>, <0x0d44>, <0x0d30>; 201*4882a593Smuzhiyun }; 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun dpll4_m2_ck: dpll4_m2_ck@d48 { 204*4882a593Smuzhiyun #clock-cells = <0>; 205*4882a593Smuzhiyun compatible = "ti,divider-clock"; 206*4882a593Smuzhiyun clocks = <&dpll4_ck>; 207*4882a593Smuzhiyun ti,max-div = <63>; 208*4882a593Smuzhiyun reg = <0x0d48>; 209*4882a593Smuzhiyun ti,index-starts-at-one; 210*4882a593Smuzhiyun }; 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun dpll4_m2x2_mul_ck: dpll4_m2x2_mul_ck { 213*4882a593Smuzhiyun #clock-cells = <0>; 214*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 215*4882a593Smuzhiyun clocks = <&dpll4_m2_ck>; 216*4882a593Smuzhiyun clock-mult = <2>; 217*4882a593Smuzhiyun clock-div = <1>; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun dpll4_m2x2_ck: dpll4_m2x2_ck@d00 { 221*4882a593Smuzhiyun #clock-cells = <0>; 222*4882a593Smuzhiyun compatible = "ti,gate-clock"; 223*4882a593Smuzhiyun clocks = <&dpll4_m2x2_mul_ck>; 224*4882a593Smuzhiyun ti,bit-shift = <0x1b>; 225*4882a593Smuzhiyun reg = <0x0d00>; 226*4882a593Smuzhiyun ti,set-bit-to-disable; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun omap_96m_alwon_fck: omap_96m_alwon_fck { 230*4882a593Smuzhiyun #clock-cells = <0>; 231*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 232*4882a593Smuzhiyun clocks = <&dpll4_m2x2_ck>; 233*4882a593Smuzhiyun clock-mult = <1>; 234*4882a593Smuzhiyun clock-div = <1>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun dpll3_ck: dpll3_ck@d00 { 238*4882a593Smuzhiyun #clock-cells = <0>; 239*4882a593Smuzhiyun compatible = "ti,omap3-dpll-core-clock"; 240*4882a593Smuzhiyun clocks = <&sys_ck>, <&sys_ck>; 241*4882a593Smuzhiyun reg = <0x0d00>, <0x0d20>, <0x0d40>, <0x0d30>; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun dpll3_m3_ck: dpll3_m3_ck@1140 { 245*4882a593Smuzhiyun #clock-cells = <0>; 246*4882a593Smuzhiyun compatible = "ti,divider-clock"; 247*4882a593Smuzhiyun clocks = <&dpll3_ck>; 248*4882a593Smuzhiyun ti,bit-shift = <16>; 249*4882a593Smuzhiyun ti,max-div = <31>; 250*4882a593Smuzhiyun reg = <0x1140>; 251*4882a593Smuzhiyun ti,index-starts-at-one; 252*4882a593Smuzhiyun }; 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun dpll3_m3x2_mul_ck: dpll3_m3x2_mul_ck { 255*4882a593Smuzhiyun #clock-cells = <0>; 256*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 257*4882a593Smuzhiyun clocks = <&dpll3_m3_ck>; 258*4882a593Smuzhiyun clock-mult = <2>; 259*4882a593Smuzhiyun clock-div = <1>; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun dpll3_m3x2_ck: dpll3_m3x2_ck@d00 { 263*4882a593Smuzhiyun #clock-cells = <0>; 264*4882a593Smuzhiyun compatible = "ti,gate-clock"; 265*4882a593Smuzhiyun clocks = <&dpll3_m3x2_mul_ck>; 266*4882a593Smuzhiyun ti,bit-shift = <0xc>; 267*4882a593Smuzhiyun reg = <0x0d00>; 268*4882a593Smuzhiyun ti,set-bit-to-disable; 269*4882a593Smuzhiyun }; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun emu_core_alwon_ck: emu_core_alwon_ck { 272*4882a593Smuzhiyun #clock-cells = <0>; 273*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 274*4882a593Smuzhiyun clocks = <&dpll3_m3x2_ck>; 275*4882a593Smuzhiyun clock-mult = <1>; 276*4882a593Smuzhiyun clock-div = <1>; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun sys_altclk: sys_altclk { 280*4882a593Smuzhiyun #clock-cells = <0>; 281*4882a593Smuzhiyun compatible = "fixed-clock"; 282*4882a593Smuzhiyun clock-frequency = <0x0>; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun mcbsp_clks: mcbsp_clks { 286*4882a593Smuzhiyun #clock-cells = <0>; 287*4882a593Smuzhiyun compatible = "fixed-clock"; 288*4882a593Smuzhiyun clock-frequency = <0x0>; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun dpll3_m2_ck: dpll3_m2_ck@d40 { 292*4882a593Smuzhiyun #clock-cells = <0>; 293*4882a593Smuzhiyun compatible = "ti,divider-clock"; 294*4882a593Smuzhiyun clocks = <&dpll3_ck>; 295*4882a593Smuzhiyun ti,bit-shift = <27>; 296*4882a593Smuzhiyun ti,max-div = <31>; 297*4882a593Smuzhiyun reg = <0x0d40>; 298*4882a593Smuzhiyun ti,index-starts-at-one; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun core_ck: core_ck { 302*4882a593Smuzhiyun #clock-cells = <0>; 303*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 304*4882a593Smuzhiyun clocks = <&dpll3_m2_ck>; 305*4882a593Smuzhiyun clock-mult = <1>; 306*4882a593Smuzhiyun clock-div = <1>; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun dpll1_fck: dpll1_fck@940 { 310*4882a593Smuzhiyun #clock-cells = <0>; 311*4882a593Smuzhiyun compatible = "ti,divider-clock"; 312*4882a593Smuzhiyun clocks = <&core_ck>; 313*4882a593Smuzhiyun ti,bit-shift = <19>; 314*4882a593Smuzhiyun ti,max-div = <7>; 315*4882a593Smuzhiyun reg = <0x0940>; 316*4882a593Smuzhiyun ti,index-starts-at-one; 317*4882a593Smuzhiyun }; 318*4882a593Smuzhiyun 319*4882a593Smuzhiyun dpll1_ck: dpll1_ck@904 { 320*4882a593Smuzhiyun #clock-cells = <0>; 321*4882a593Smuzhiyun compatible = "ti,omap3-dpll-clock"; 322*4882a593Smuzhiyun clocks = <&sys_ck>, <&dpll1_fck>; 323*4882a593Smuzhiyun reg = <0x0904>, <0x0924>, <0x0940>, <0x0934>; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun dpll1_x2_ck: dpll1_x2_ck { 327*4882a593Smuzhiyun #clock-cells = <0>; 328*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 329*4882a593Smuzhiyun clocks = <&dpll1_ck>; 330*4882a593Smuzhiyun clock-mult = <2>; 331*4882a593Smuzhiyun clock-div = <1>; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun dpll1_x2m2_ck: dpll1_x2m2_ck@944 { 335*4882a593Smuzhiyun #clock-cells = <0>; 336*4882a593Smuzhiyun compatible = "ti,divider-clock"; 337*4882a593Smuzhiyun clocks = <&dpll1_x2_ck>; 338*4882a593Smuzhiyun ti,max-div = <31>; 339*4882a593Smuzhiyun reg = <0x0944>; 340*4882a593Smuzhiyun ti,index-starts-at-one; 341*4882a593Smuzhiyun }; 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun cm_96m_fck: cm_96m_fck { 344*4882a593Smuzhiyun #clock-cells = <0>; 345*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 346*4882a593Smuzhiyun clocks = <&omap_96m_alwon_fck>; 347*4882a593Smuzhiyun clock-mult = <1>; 348*4882a593Smuzhiyun clock-div = <1>; 349*4882a593Smuzhiyun }; 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun omap_96m_fck: omap_96m_fck@d40 { 352*4882a593Smuzhiyun #clock-cells = <0>; 353*4882a593Smuzhiyun compatible = "ti,mux-clock"; 354*4882a593Smuzhiyun clocks = <&cm_96m_fck>, <&sys_ck>; 355*4882a593Smuzhiyun ti,bit-shift = <6>; 356*4882a593Smuzhiyun reg = <0x0d40>; 357*4882a593Smuzhiyun }; 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun dpll4_m3_ck: dpll4_m3_ck@e40 { 360*4882a593Smuzhiyun #clock-cells = <0>; 361*4882a593Smuzhiyun compatible = "ti,divider-clock"; 362*4882a593Smuzhiyun clocks = <&dpll4_ck>; 363*4882a593Smuzhiyun ti,bit-shift = <8>; 364*4882a593Smuzhiyun ti,max-div = <32>; 365*4882a593Smuzhiyun reg = <0x0e40>; 366*4882a593Smuzhiyun ti,index-starts-at-one; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun dpll4_m3x2_mul_ck: dpll4_m3x2_mul_ck { 370*4882a593Smuzhiyun #clock-cells = <0>; 371*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 372*4882a593Smuzhiyun clocks = <&dpll4_m3_ck>; 373*4882a593Smuzhiyun clock-mult = <2>; 374*4882a593Smuzhiyun clock-div = <1>; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun dpll4_m3x2_ck: dpll4_m3x2_ck@d00 { 378*4882a593Smuzhiyun #clock-cells = <0>; 379*4882a593Smuzhiyun compatible = "ti,gate-clock"; 380*4882a593Smuzhiyun clocks = <&dpll4_m3x2_mul_ck>; 381*4882a593Smuzhiyun ti,bit-shift = <0x1c>; 382*4882a593Smuzhiyun reg = <0x0d00>; 383*4882a593Smuzhiyun ti,set-bit-to-disable; 384*4882a593Smuzhiyun }; 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun omap_54m_fck: omap_54m_fck@d40 { 387*4882a593Smuzhiyun #clock-cells = <0>; 388*4882a593Smuzhiyun compatible = "ti,mux-clock"; 389*4882a593Smuzhiyun clocks = <&dpll4_m3x2_ck>, <&sys_altclk>; 390*4882a593Smuzhiyun ti,bit-shift = <5>; 391*4882a593Smuzhiyun reg = <0x0d40>; 392*4882a593Smuzhiyun }; 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun cm_96m_d2_fck: cm_96m_d2_fck { 395*4882a593Smuzhiyun #clock-cells = <0>; 396*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 397*4882a593Smuzhiyun clocks = <&cm_96m_fck>; 398*4882a593Smuzhiyun clock-mult = <1>; 399*4882a593Smuzhiyun clock-div = <2>; 400*4882a593Smuzhiyun }; 401*4882a593Smuzhiyun 402*4882a593Smuzhiyun omap_48m_fck: omap_48m_fck@d40 { 403*4882a593Smuzhiyun #clock-cells = <0>; 404*4882a593Smuzhiyun compatible = "ti,mux-clock"; 405*4882a593Smuzhiyun clocks = <&cm_96m_d2_fck>, <&sys_altclk>; 406*4882a593Smuzhiyun ti,bit-shift = <3>; 407*4882a593Smuzhiyun reg = <0x0d40>; 408*4882a593Smuzhiyun }; 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun omap_12m_fck: omap_12m_fck { 411*4882a593Smuzhiyun #clock-cells = <0>; 412*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 413*4882a593Smuzhiyun clocks = <&omap_48m_fck>; 414*4882a593Smuzhiyun clock-mult = <1>; 415*4882a593Smuzhiyun clock-div = <4>; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun dpll4_m4_ck: dpll4_m4_ck@e40 { 419*4882a593Smuzhiyun #clock-cells = <0>; 420*4882a593Smuzhiyun compatible = "ti,divider-clock"; 421*4882a593Smuzhiyun clocks = <&dpll4_ck>; 422*4882a593Smuzhiyun ti,max-div = <32>; 423*4882a593Smuzhiyun reg = <0x0e40>; 424*4882a593Smuzhiyun ti,index-starts-at-one; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun dpll4_m4x2_mul_ck: dpll4_m4x2_mul_ck { 428*4882a593Smuzhiyun #clock-cells = <0>; 429*4882a593Smuzhiyun compatible = "ti,fixed-factor-clock"; 430*4882a593Smuzhiyun clocks = <&dpll4_m4_ck>; 431*4882a593Smuzhiyun ti,clock-mult = <2>; 432*4882a593Smuzhiyun ti,clock-div = <1>; 433*4882a593Smuzhiyun ti,set-rate-parent; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun dpll4_m4x2_ck: dpll4_m4x2_ck@d00 { 437*4882a593Smuzhiyun #clock-cells = <0>; 438*4882a593Smuzhiyun compatible = "ti,gate-clock"; 439*4882a593Smuzhiyun clocks = <&dpll4_m4x2_mul_ck>; 440*4882a593Smuzhiyun ti,bit-shift = <0x1d>; 441*4882a593Smuzhiyun reg = <0x0d00>; 442*4882a593Smuzhiyun ti,set-bit-to-disable; 443*4882a593Smuzhiyun ti,set-rate-parent; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun 446*4882a593Smuzhiyun dpll4_m5_ck: dpll4_m5_ck@f40 { 447*4882a593Smuzhiyun #clock-cells = <0>; 448*4882a593Smuzhiyun compatible = "ti,divider-clock"; 449*4882a593Smuzhiyun clocks = <&dpll4_ck>; 450*4882a593Smuzhiyun ti,max-div = <63>; 451*4882a593Smuzhiyun reg = <0x0f40>; 452*4882a593Smuzhiyun ti,index-starts-at-one; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun dpll4_m5x2_mul_ck: dpll4_m5x2_mul_ck { 456*4882a593Smuzhiyun #clock-cells = <0>; 457*4882a593Smuzhiyun compatible = "ti,fixed-factor-clock"; 458*4882a593Smuzhiyun clocks = <&dpll4_m5_ck>; 459*4882a593Smuzhiyun ti,clock-mult = <2>; 460*4882a593Smuzhiyun ti,clock-div = <1>; 461*4882a593Smuzhiyun ti,set-rate-parent; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun dpll4_m5x2_ck: dpll4_m5x2_ck@d00 { 465*4882a593Smuzhiyun #clock-cells = <0>; 466*4882a593Smuzhiyun compatible = "ti,gate-clock"; 467*4882a593Smuzhiyun clocks = <&dpll4_m5x2_mul_ck>; 468*4882a593Smuzhiyun ti,bit-shift = <0x1e>; 469*4882a593Smuzhiyun reg = <0x0d00>; 470*4882a593Smuzhiyun ti,set-bit-to-disable; 471*4882a593Smuzhiyun ti,set-rate-parent; 472*4882a593Smuzhiyun }; 473*4882a593Smuzhiyun 474*4882a593Smuzhiyun dpll4_m6_ck: dpll4_m6_ck@1140 { 475*4882a593Smuzhiyun #clock-cells = <0>; 476*4882a593Smuzhiyun compatible = "ti,divider-clock"; 477*4882a593Smuzhiyun clocks = <&dpll4_ck>; 478*4882a593Smuzhiyun ti,bit-shift = <24>; 479*4882a593Smuzhiyun ti,max-div = <63>; 480*4882a593Smuzhiyun reg = <0x1140>; 481*4882a593Smuzhiyun ti,index-starts-at-one; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun dpll4_m6x2_mul_ck: dpll4_m6x2_mul_ck { 485*4882a593Smuzhiyun #clock-cells = <0>; 486*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 487*4882a593Smuzhiyun clocks = <&dpll4_m6_ck>; 488*4882a593Smuzhiyun clock-mult = <2>; 489*4882a593Smuzhiyun clock-div = <1>; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun dpll4_m6x2_ck: dpll4_m6x2_ck@d00 { 493*4882a593Smuzhiyun #clock-cells = <0>; 494*4882a593Smuzhiyun compatible = "ti,gate-clock"; 495*4882a593Smuzhiyun clocks = <&dpll4_m6x2_mul_ck>; 496*4882a593Smuzhiyun ti,bit-shift = <0x1f>; 497*4882a593Smuzhiyun reg = <0x0d00>; 498*4882a593Smuzhiyun ti,set-bit-to-disable; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun emu_per_alwon_ck: emu_per_alwon_ck { 502*4882a593Smuzhiyun #clock-cells = <0>; 503*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 504*4882a593Smuzhiyun clocks = <&dpll4_m6x2_ck>; 505*4882a593Smuzhiyun clock-mult = <1>; 506*4882a593Smuzhiyun clock-div = <1>; 507*4882a593Smuzhiyun }; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun clkout2_src_gate_ck: clkout2_src_gate_ck@d70 { 510*4882a593Smuzhiyun #clock-cells = <0>; 511*4882a593Smuzhiyun compatible = "ti,composite-no-wait-gate-clock"; 512*4882a593Smuzhiyun clocks = <&core_ck>; 513*4882a593Smuzhiyun ti,bit-shift = <7>; 514*4882a593Smuzhiyun reg = <0x0d70>; 515*4882a593Smuzhiyun }; 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun clkout2_src_mux_ck: clkout2_src_mux_ck@d70 { 518*4882a593Smuzhiyun #clock-cells = <0>; 519*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 520*4882a593Smuzhiyun clocks = <&core_ck>, <&sys_ck>, <&cm_96m_fck>, <&omap_54m_fck>; 521*4882a593Smuzhiyun reg = <0x0d70>; 522*4882a593Smuzhiyun }; 523*4882a593Smuzhiyun 524*4882a593Smuzhiyun clkout2_src_ck: clkout2_src_ck { 525*4882a593Smuzhiyun #clock-cells = <0>; 526*4882a593Smuzhiyun compatible = "ti,composite-clock"; 527*4882a593Smuzhiyun clocks = <&clkout2_src_gate_ck>, <&clkout2_src_mux_ck>; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun sys_clkout2: sys_clkout2@d70 { 531*4882a593Smuzhiyun #clock-cells = <0>; 532*4882a593Smuzhiyun compatible = "ti,divider-clock"; 533*4882a593Smuzhiyun clocks = <&clkout2_src_ck>; 534*4882a593Smuzhiyun ti,bit-shift = <3>; 535*4882a593Smuzhiyun ti,max-div = <64>; 536*4882a593Smuzhiyun reg = <0x0d70>; 537*4882a593Smuzhiyun ti,index-power-of-two; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun mpu_ck: mpu_ck { 541*4882a593Smuzhiyun #clock-cells = <0>; 542*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 543*4882a593Smuzhiyun clocks = <&dpll1_x2m2_ck>; 544*4882a593Smuzhiyun clock-mult = <1>; 545*4882a593Smuzhiyun clock-div = <1>; 546*4882a593Smuzhiyun }; 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun arm_fck: arm_fck@924 { 549*4882a593Smuzhiyun #clock-cells = <0>; 550*4882a593Smuzhiyun compatible = "ti,divider-clock"; 551*4882a593Smuzhiyun clocks = <&mpu_ck>; 552*4882a593Smuzhiyun reg = <0x0924>; 553*4882a593Smuzhiyun ti,max-div = <2>; 554*4882a593Smuzhiyun }; 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun emu_mpu_alwon_ck: emu_mpu_alwon_ck { 557*4882a593Smuzhiyun #clock-cells = <0>; 558*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 559*4882a593Smuzhiyun clocks = <&mpu_ck>; 560*4882a593Smuzhiyun clock-mult = <1>; 561*4882a593Smuzhiyun clock-div = <1>; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun l3_ick: l3_ick@a40 { 565*4882a593Smuzhiyun #clock-cells = <0>; 566*4882a593Smuzhiyun compatible = "ti,divider-clock"; 567*4882a593Smuzhiyun clocks = <&core_ck>; 568*4882a593Smuzhiyun ti,max-div = <3>; 569*4882a593Smuzhiyun reg = <0x0a40>; 570*4882a593Smuzhiyun ti,index-starts-at-one; 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun l4_ick: l4_ick@a40 { 574*4882a593Smuzhiyun #clock-cells = <0>; 575*4882a593Smuzhiyun compatible = "ti,divider-clock"; 576*4882a593Smuzhiyun clocks = <&l3_ick>; 577*4882a593Smuzhiyun ti,bit-shift = <2>; 578*4882a593Smuzhiyun ti,max-div = <3>; 579*4882a593Smuzhiyun reg = <0x0a40>; 580*4882a593Smuzhiyun ti,index-starts-at-one; 581*4882a593Smuzhiyun }; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun rm_ick: rm_ick@c40 { 584*4882a593Smuzhiyun #clock-cells = <0>; 585*4882a593Smuzhiyun compatible = "ti,divider-clock"; 586*4882a593Smuzhiyun clocks = <&l4_ick>; 587*4882a593Smuzhiyun ti,bit-shift = <1>; 588*4882a593Smuzhiyun ti,max-div = <3>; 589*4882a593Smuzhiyun reg = <0x0c40>; 590*4882a593Smuzhiyun ti,index-starts-at-one; 591*4882a593Smuzhiyun }; 592*4882a593Smuzhiyun 593*4882a593Smuzhiyun gpt10_gate_fck: gpt10_gate_fck@a00 { 594*4882a593Smuzhiyun #clock-cells = <0>; 595*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 596*4882a593Smuzhiyun clocks = <&sys_ck>; 597*4882a593Smuzhiyun ti,bit-shift = <11>; 598*4882a593Smuzhiyun reg = <0x0a00>; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun gpt10_mux_fck: gpt10_mux_fck@a40 { 602*4882a593Smuzhiyun #clock-cells = <0>; 603*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 604*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 605*4882a593Smuzhiyun ti,bit-shift = <6>; 606*4882a593Smuzhiyun reg = <0x0a40>; 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun 609*4882a593Smuzhiyun gpt10_fck: gpt10_fck { 610*4882a593Smuzhiyun #clock-cells = <0>; 611*4882a593Smuzhiyun compatible = "ti,composite-clock"; 612*4882a593Smuzhiyun clocks = <&gpt10_gate_fck>, <&gpt10_mux_fck>; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun gpt11_gate_fck: gpt11_gate_fck@a00 { 616*4882a593Smuzhiyun #clock-cells = <0>; 617*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 618*4882a593Smuzhiyun clocks = <&sys_ck>; 619*4882a593Smuzhiyun ti,bit-shift = <12>; 620*4882a593Smuzhiyun reg = <0x0a00>; 621*4882a593Smuzhiyun }; 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun gpt11_mux_fck: gpt11_mux_fck@a40 { 624*4882a593Smuzhiyun #clock-cells = <0>; 625*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 626*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 627*4882a593Smuzhiyun ti,bit-shift = <7>; 628*4882a593Smuzhiyun reg = <0x0a40>; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun gpt11_fck: gpt11_fck { 632*4882a593Smuzhiyun #clock-cells = <0>; 633*4882a593Smuzhiyun compatible = "ti,composite-clock"; 634*4882a593Smuzhiyun clocks = <&gpt11_gate_fck>, <&gpt11_mux_fck>; 635*4882a593Smuzhiyun }; 636*4882a593Smuzhiyun 637*4882a593Smuzhiyun core_96m_fck: core_96m_fck { 638*4882a593Smuzhiyun #clock-cells = <0>; 639*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 640*4882a593Smuzhiyun clocks = <&omap_96m_fck>; 641*4882a593Smuzhiyun clock-mult = <1>; 642*4882a593Smuzhiyun clock-div = <1>; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun mmchs2_fck: mmchs2_fck@a00 { 646*4882a593Smuzhiyun #clock-cells = <0>; 647*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 648*4882a593Smuzhiyun clocks = <&core_96m_fck>; 649*4882a593Smuzhiyun reg = <0x0a00>; 650*4882a593Smuzhiyun ti,bit-shift = <25>; 651*4882a593Smuzhiyun }; 652*4882a593Smuzhiyun 653*4882a593Smuzhiyun mmchs1_fck: mmchs1_fck@a00 { 654*4882a593Smuzhiyun #clock-cells = <0>; 655*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 656*4882a593Smuzhiyun clocks = <&core_96m_fck>; 657*4882a593Smuzhiyun reg = <0x0a00>; 658*4882a593Smuzhiyun ti,bit-shift = <24>; 659*4882a593Smuzhiyun }; 660*4882a593Smuzhiyun 661*4882a593Smuzhiyun i2c3_fck: i2c3_fck@a00 { 662*4882a593Smuzhiyun #clock-cells = <0>; 663*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 664*4882a593Smuzhiyun clocks = <&core_96m_fck>; 665*4882a593Smuzhiyun reg = <0x0a00>; 666*4882a593Smuzhiyun ti,bit-shift = <17>; 667*4882a593Smuzhiyun }; 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun i2c2_fck: i2c2_fck@a00 { 670*4882a593Smuzhiyun #clock-cells = <0>; 671*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 672*4882a593Smuzhiyun clocks = <&core_96m_fck>; 673*4882a593Smuzhiyun reg = <0x0a00>; 674*4882a593Smuzhiyun ti,bit-shift = <16>; 675*4882a593Smuzhiyun }; 676*4882a593Smuzhiyun 677*4882a593Smuzhiyun i2c1_fck: i2c1_fck@a00 { 678*4882a593Smuzhiyun #clock-cells = <0>; 679*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 680*4882a593Smuzhiyun clocks = <&core_96m_fck>; 681*4882a593Smuzhiyun reg = <0x0a00>; 682*4882a593Smuzhiyun ti,bit-shift = <15>; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun mcbsp5_gate_fck: mcbsp5_gate_fck@a00 { 686*4882a593Smuzhiyun #clock-cells = <0>; 687*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 688*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 689*4882a593Smuzhiyun ti,bit-shift = <10>; 690*4882a593Smuzhiyun reg = <0x0a00>; 691*4882a593Smuzhiyun }; 692*4882a593Smuzhiyun 693*4882a593Smuzhiyun mcbsp1_gate_fck: mcbsp1_gate_fck@a00 { 694*4882a593Smuzhiyun #clock-cells = <0>; 695*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 696*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 697*4882a593Smuzhiyun ti,bit-shift = <9>; 698*4882a593Smuzhiyun reg = <0x0a00>; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun core_48m_fck: core_48m_fck { 702*4882a593Smuzhiyun #clock-cells = <0>; 703*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 704*4882a593Smuzhiyun clocks = <&omap_48m_fck>; 705*4882a593Smuzhiyun clock-mult = <1>; 706*4882a593Smuzhiyun clock-div = <1>; 707*4882a593Smuzhiyun }; 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun mcspi4_fck: mcspi4_fck@a00 { 710*4882a593Smuzhiyun #clock-cells = <0>; 711*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 712*4882a593Smuzhiyun clocks = <&core_48m_fck>; 713*4882a593Smuzhiyun reg = <0x0a00>; 714*4882a593Smuzhiyun ti,bit-shift = <21>; 715*4882a593Smuzhiyun }; 716*4882a593Smuzhiyun 717*4882a593Smuzhiyun mcspi3_fck: mcspi3_fck@a00 { 718*4882a593Smuzhiyun #clock-cells = <0>; 719*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 720*4882a593Smuzhiyun clocks = <&core_48m_fck>; 721*4882a593Smuzhiyun reg = <0x0a00>; 722*4882a593Smuzhiyun ti,bit-shift = <20>; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun mcspi2_fck: mcspi2_fck@a00 { 726*4882a593Smuzhiyun #clock-cells = <0>; 727*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 728*4882a593Smuzhiyun clocks = <&core_48m_fck>; 729*4882a593Smuzhiyun reg = <0x0a00>; 730*4882a593Smuzhiyun ti,bit-shift = <19>; 731*4882a593Smuzhiyun }; 732*4882a593Smuzhiyun 733*4882a593Smuzhiyun mcspi1_fck: mcspi1_fck@a00 { 734*4882a593Smuzhiyun #clock-cells = <0>; 735*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 736*4882a593Smuzhiyun clocks = <&core_48m_fck>; 737*4882a593Smuzhiyun reg = <0x0a00>; 738*4882a593Smuzhiyun ti,bit-shift = <18>; 739*4882a593Smuzhiyun }; 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun uart2_fck: uart2_fck@a00 { 742*4882a593Smuzhiyun #clock-cells = <0>; 743*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 744*4882a593Smuzhiyun clocks = <&core_48m_fck>; 745*4882a593Smuzhiyun reg = <0x0a00>; 746*4882a593Smuzhiyun ti,bit-shift = <14>; 747*4882a593Smuzhiyun }; 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun uart1_fck: uart1_fck@a00 { 750*4882a593Smuzhiyun #clock-cells = <0>; 751*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 752*4882a593Smuzhiyun clocks = <&core_48m_fck>; 753*4882a593Smuzhiyun reg = <0x0a00>; 754*4882a593Smuzhiyun ti,bit-shift = <13>; 755*4882a593Smuzhiyun }; 756*4882a593Smuzhiyun 757*4882a593Smuzhiyun core_12m_fck: core_12m_fck { 758*4882a593Smuzhiyun #clock-cells = <0>; 759*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 760*4882a593Smuzhiyun clocks = <&omap_12m_fck>; 761*4882a593Smuzhiyun clock-mult = <1>; 762*4882a593Smuzhiyun clock-div = <1>; 763*4882a593Smuzhiyun }; 764*4882a593Smuzhiyun 765*4882a593Smuzhiyun hdq_fck: hdq_fck@a00 { 766*4882a593Smuzhiyun #clock-cells = <0>; 767*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 768*4882a593Smuzhiyun clocks = <&core_12m_fck>; 769*4882a593Smuzhiyun reg = <0x0a00>; 770*4882a593Smuzhiyun ti,bit-shift = <22>; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun core_l3_ick: core_l3_ick { 774*4882a593Smuzhiyun #clock-cells = <0>; 775*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 776*4882a593Smuzhiyun clocks = <&l3_ick>; 777*4882a593Smuzhiyun clock-mult = <1>; 778*4882a593Smuzhiyun clock-div = <1>; 779*4882a593Smuzhiyun }; 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun sdrc_ick: sdrc_ick@a10 { 782*4882a593Smuzhiyun #clock-cells = <0>; 783*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 784*4882a593Smuzhiyun clocks = <&core_l3_ick>; 785*4882a593Smuzhiyun reg = <0x0a10>; 786*4882a593Smuzhiyun ti,bit-shift = <1>; 787*4882a593Smuzhiyun }; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun gpmc_fck: gpmc_fck { 790*4882a593Smuzhiyun #clock-cells = <0>; 791*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 792*4882a593Smuzhiyun clocks = <&core_l3_ick>; 793*4882a593Smuzhiyun clock-mult = <1>; 794*4882a593Smuzhiyun clock-div = <1>; 795*4882a593Smuzhiyun }; 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun core_l4_ick: core_l4_ick { 798*4882a593Smuzhiyun #clock-cells = <0>; 799*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 800*4882a593Smuzhiyun clocks = <&l4_ick>; 801*4882a593Smuzhiyun clock-mult = <1>; 802*4882a593Smuzhiyun clock-div = <1>; 803*4882a593Smuzhiyun }; 804*4882a593Smuzhiyun 805*4882a593Smuzhiyun mmchs2_ick: mmchs2_ick@a10 { 806*4882a593Smuzhiyun #clock-cells = <0>; 807*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 808*4882a593Smuzhiyun clocks = <&core_l4_ick>; 809*4882a593Smuzhiyun reg = <0x0a10>; 810*4882a593Smuzhiyun ti,bit-shift = <25>; 811*4882a593Smuzhiyun }; 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun mmchs1_ick: mmchs1_ick@a10 { 814*4882a593Smuzhiyun #clock-cells = <0>; 815*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 816*4882a593Smuzhiyun clocks = <&core_l4_ick>; 817*4882a593Smuzhiyun reg = <0x0a10>; 818*4882a593Smuzhiyun ti,bit-shift = <24>; 819*4882a593Smuzhiyun }; 820*4882a593Smuzhiyun 821*4882a593Smuzhiyun hdq_ick: hdq_ick@a10 { 822*4882a593Smuzhiyun #clock-cells = <0>; 823*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 824*4882a593Smuzhiyun clocks = <&core_l4_ick>; 825*4882a593Smuzhiyun reg = <0x0a10>; 826*4882a593Smuzhiyun ti,bit-shift = <22>; 827*4882a593Smuzhiyun }; 828*4882a593Smuzhiyun 829*4882a593Smuzhiyun mcspi4_ick: mcspi4_ick@a10 { 830*4882a593Smuzhiyun #clock-cells = <0>; 831*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 832*4882a593Smuzhiyun clocks = <&core_l4_ick>; 833*4882a593Smuzhiyun reg = <0x0a10>; 834*4882a593Smuzhiyun ti,bit-shift = <21>; 835*4882a593Smuzhiyun }; 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun mcspi3_ick: mcspi3_ick@a10 { 838*4882a593Smuzhiyun #clock-cells = <0>; 839*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 840*4882a593Smuzhiyun clocks = <&core_l4_ick>; 841*4882a593Smuzhiyun reg = <0x0a10>; 842*4882a593Smuzhiyun ti,bit-shift = <20>; 843*4882a593Smuzhiyun }; 844*4882a593Smuzhiyun 845*4882a593Smuzhiyun mcspi2_ick: mcspi2_ick@a10 { 846*4882a593Smuzhiyun #clock-cells = <0>; 847*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 848*4882a593Smuzhiyun clocks = <&core_l4_ick>; 849*4882a593Smuzhiyun reg = <0x0a10>; 850*4882a593Smuzhiyun ti,bit-shift = <19>; 851*4882a593Smuzhiyun }; 852*4882a593Smuzhiyun 853*4882a593Smuzhiyun mcspi1_ick: mcspi1_ick@a10 { 854*4882a593Smuzhiyun #clock-cells = <0>; 855*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 856*4882a593Smuzhiyun clocks = <&core_l4_ick>; 857*4882a593Smuzhiyun reg = <0x0a10>; 858*4882a593Smuzhiyun ti,bit-shift = <18>; 859*4882a593Smuzhiyun }; 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun i2c3_ick: i2c3_ick@a10 { 862*4882a593Smuzhiyun #clock-cells = <0>; 863*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 864*4882a593Smuzhiyun clocks = <&core_l4_ick>; 865*4882a593Smuzhiyun reg = <0x0a10>; 866*4882a593Smuzhiyun ti,bit-shift = <17>; 867*4882a593Smuzhiyun }; 868*4882a593Smuzhiyun 869*4882a593Smuzhiyun i2c2_ick: i2c2_ick@a10 { 870*4882a593Smuzhiyun #clock-cells = <0>; 871*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 872*4882a593Smuzhiyun clocks = <&core_l4_ick>; 873*4882a593Smuzhiyun reg = <0x0a10>; 874*4882a593Smuzhiyun ti,bit-shift = <16>; 875*4882a593Smuzhiyun }; 876*4882a593Smuzhiyun 877*4882a593Smuzhiyun i2c1_ick: i2c1_ick@a10 { 878*4882a593Smuzhiyun #clock-cells = <0>; 879*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 880*4882a593Smuzhiyun clocks = <&core_l4_ick>; 881*4882a593Smuzhiyun reg = <0x0a10>; 882*4882a593Smuzhiyun ti,bit-shift = <15>; 883*4882a593Smuzhiyun }; 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun uart2_ick: uart2_ick@a10 { 886*4882a593Smuzhiyun #clock-cells = <0>; 887*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 888*4882a593Smuzhiyun clocks = <&core_l4_ick>; 889*4882a593Smuzhiyun reg = <0x0a10>; 890*4882a593Smuzhiyun ti,bit-shift = <14>; 891*4882a593Smuzhiyun }; 892*4882a593Smuzhiyun 893*4882a593Smuzhiyun uart1_ick: uart1_ick@a10 { 894*4882a593Smuzhiyun #clock-cells = <0>; 895*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 896*4882a593Smuzhiyun clocks = <&core_l4_ick>; 897*4882a593Smuzhiyun reg = <0x0a10>; 898*4882a593Smuzhiyun ti,bit-shift = <13>; 899*4882a593Smuzhiyun }; 900*4882a593Smuzhiyun 901*4882a593Smuzhiyun gpt11_ick: gpt11_ick@a10 { 902*4882a593Smuzhiyun #clock-cells = <0>; 903*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 904*4882a593Smuzhiyun clocks = <&core_l4_ick>; 905*4882a593Smuzhiyun reg = <0x0a10>; 906*4882a593Smuzhiyun ti,bit-shift = <12>; 907*4882a593Smuzhiyun }; 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun gpt10_ick: gpt10_ick@a10 { 910*4882a593Smuzhiyun #clock-cells = <0>; 911*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 912*4882a593Smuzhiyun clocks = <&core_l4_ick>; 913*4882a593Smuzhiyun reg = <0x0a10>; 914*4882a593Smuzhiyun ti,bit-shift = <11>; 915*4882a593Smuzhiyun }; 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun mcbsp5_ick: mcbsp5_ick@a10 { 918*4882a593Smuzhiyun #clock-cells = <0>; 919*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 920*4882a593Smuzhiyun clocks = <&core_l4_ick>; 921*4882a593Smuzhiyun reg = <0x0a10>; 922*4882a593Smuzhiyun ti,bit-shift = <10>; 923*4882a593Smuzhiyun }; 924*4882a593Smuzhiyun 925*4882a593Smuzhiyun mcbsp1_ick: mcbsp1_ick@a10 { 926*4882a593Smuzhiyun #clock-cells = <0>; 927*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 928*4882a593Smuzhiyun clocks = <&core_l4_ick>; 929*4882a593Smuzhiyun reg = <0x0a10>; 930*4882a593Smuzhiyun ti,bit-shift = <9>; 931*4882a593Smuzhiyun }; 932*4882a593Smuzhiyun 933*4882a593Smuzhiyun omapctrl_ick: omapctrl_ick@a10 { 934*4882a593Smuzhiyun #clock-cells = <0>; 935*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 936*4882a593Smuzhiyun clocks = <&core_l4_ick>; 937*4882a593Smuzhiyun reg = <0x0a10>; 938*4882a593Smuzhiyun ti,bit-shift = <6>; 939*4882a593Smuzhiyun }; 940*4882a593Smuzhiyun 941*4882a593Smuzhiyun dss_tv_fck: dss_tv_fck@e00 { 942*4882a593Smuzhiyun #clock-cells = <0>; 943*4882a593Smuzhiyun compatible = "ti,gate-clock"; 944*4882a593Smuzhiyun clocks = <&omap_54m_fck>; 945*4882a593Smuzhiyun reg = <0x0e00>; 946*4882a593Smuzhiyun ti,bit-shift = <2>; 947*4882a593Smuzhiyun }; 948*4882a593Smuzhiyun 949*4882a593Smuzhiyun dss_96m_fck: dss_96m_fck@e00 { 950*4882a593Smuzhiyun #clock-cells = <0>; 951*4882a593Smuzhiyun compatible = "ti,gate-clock"; 952*4882a593Smuzhiyun clocks = <&omap_96m_fck>; 953*4882a593Smuzhiyun reg = <0x0e00>; 954*4882a593Smuzhiyun ti,bit-shift = <2>; 955*4882a593Smuzhiyun }; 956*4882a593Smuzhiyun 957*4882a593Smuzhiyun dss2_alwon_fck: dss2_alwon_fck@e00 { 958*4882a593Smuzhiyun #clock-cells = <0>; 959*4882a593Smuzhiyun compatible = "ti,gate-clock"; 960*4882a593Smuzhiyun clocks = <&sys_ck>; 961*4882a593Smuzhiyun reg = <0x0e00>; 962*4882a593Smuzhiyun ti,bit-shift = <1>; 963*4882a593Smuzhiyun }; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun dummy_ck: dummy_ck { 966*4882a593Smuzhiyun #clock-cells = <0>; 967*4882a593Smuzhiyun compatible = "fixed-clock"; 968*4882a593Smuzhiyun clock-frequency = <0>; 969*4882a593Smuzhiyun }; 970*4882a593Smuzhiyun 971*4882a593Smuzhiyun gpt1_gate_fck: gpt1_gate_fck@c00 { 972*4882a593Smuzhiyun #clock-cells = <0>; 973*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 974*4882a593Smuzhiyun clocks = <&sys_ck>; 975*4882a593Smuzhiyun ti,bit-shift = <0>; 976*4882a593Smuzhiyun reg = <0x0c00>; 977*4882a593Smuzhiyun }; 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun gpt1_mux_fck: gpt1_mux_fck@c40 { 980*4882a593Smuzhiyun #clock-cells = <0>; 981*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 982*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 983*4882a593Smuzhiyun reg = <0x0c40>; 984*4882a593Smuzhiyun }; 985*4882a593Smuzhiyun 986*4882a593Smuzhiyun gpt1_fck: gpt1_fck { 987*4882a593Smuzhiyun #clock-cells = <0>; 988*4882a593Smuzhiyun compatible = "ti,composite-clock"; 989*4882a593Smuzhiyun clocks = <&gpt1_gate_fck>, <&gpt1_mux_fck>; 990*4882a593Smuzhiyun }; 991*4882a593Smuzhiyun 992*4882a593Smuzhiyun aes2_ick: aes2_ick@a10 { 993*4882a593Smuzhiyun #clock-cells = <0>; 994*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 995*4882a593Smuzhiyun clocks = <&core_l4_ick>; 996*4882a593Smuzhiyun ti,bit-shift = <28>; 997*4882a593Smuzhiyun reg = <0x0a10>; 998*4882a593Smuzhiyun }; 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun wkup_32k_fck: wkup_32k_fck { 1001*4882a593Smuzhiyun #clock-cells = <0>; 1002*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1003*4882a593Smuzhiyun clocks = <&omap_32k_fck>; 1004*4882a593Smuzhiyun clock-mult = <1>; 1005*4882a593Smuzhiyun clock-div = <1>; 1006*4882a593Smuzhiyun }; 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun gpio1_dbck: gpio1_dbck@c00 { 1009*4882a593Smuzhiyun #clock-cells = <0>; 1010*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1011*4882a593Smuzhiyun clocks = <&wkup_32k_fck>; 1012*4882a593Smuzhiyun reg = <0x0c00>; 1013*4882a593Smuzhiyun ti,bit-shift = <3>; 1014*4882a593Smuzhiyun }; 1015*4882a593Smuzhiyun 1016*4882a593Smuzhiyun sha12_ick: sha12_ick@a10 { 1017*4882a593Smuzhiyun #clock-cells = <0>; 1018*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1019*4882a593Smuzhiyun clocks = <&core_l4_ick>; 1020*4882a593Smuzhiyun reg = <0x0a10>; 1021*4882a593Smuzhiyun ti,bit-shift = <27>; 1022*4882a593Smuzhiyun }; 1023*4882a593Smuzhiyun 1024*4882a593Smuzhiyun wdt2_fck: wdt2_fck@c00 { 1025*4882a593Smuzhiyun #clock-cells = <0>; 1026*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1027*4882a593Smuzhiyun clocks = <&wkup_32k_fck>; 1028*4882a593Smuzhiyun reg = <0x0c00>; 1029*4882a593Smuzhiyun ti,bit-shift = <5>; 1030*4882a593Smuzhiyun }; 1031*4882a593Smuzhiyun 1032*4882a593Smuzhiyun wdt2_ick: wdt2_ick@c10 { 1033*4882a593Smuzhiyun #clock-cells = <0>; 1034*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1035*4882a593Smuzhiyun clocks = <&wkup_l4_ick>; 1036*4882a593Smuzhiyun reg = <0x0c10>; 1037*4882a593Smuzhiyun ti,bit-shift = <5>; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun 1040*4882a593Smuzhiyun wdt1_ick: wdt1_ick@c10 { 1041*4882a593Smuzhiyun #clock-cells = <0>; 1042*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1043*4882a593Smuzhiyun clocks = <&wkup_l4_ick>; 1044*4882a593Smuzhiyun reg = <0x0c10>; 1045*4882a593Smuzhiyun ti,bit-shift = <4>; 1046*4882a593Smuzhiyun }; 1047*4882a593Smuzhiyun 1048*4882a593Smuzhiyun gpio1_ick: gpio1_ick@c10 { 1049*4882a593Smuzhiyun #clock-cells = <0>; 1050*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1051*4882a593Smuzhiyun clocks = <&wkup_l4_ick>; 1052*4882a593Smuzhiyun reg = <0x0c10>; 1053*4882a593Smuzhiyun ti,bit-shift = <3>; 1054*4882a593Smuzhiyun }; 1055*4882a593Smuzhiyun 1056*4882a593Smuzhiyun omap_32ksync_ick: omap_32ksync_ick@c10 { 1057*4882a593Smuzhiyun #clock-cells = <0>; 1058*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1059*4882a593Smuzhiyun clocks = <&wkup_l4_ick>; 1060*4882a593Smuzhiyun reg = <0x0c10>; 1061*4882a593Smuzhiyun ti,bit-shift = <2>; 1062*4882a593Smuzhiyun }; 1063*4882a593Smuzhiyun 1064*4882a593Smuzhiyun gpt12_ick: gpt12_ick@c10 { 1065*4882a593Smuzhiyun #clock-cells = <0>; 1066*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1067*4882a593Smuzhiyun clocks = <&wkup_l4_ick>; 1068*4882a593Smuzhiyun reg = <0x0c10>; 1069*4882a593Smuzhiyun ti,bit-shift = <1>; 1070*4882a593Smuzhiyun }; 1071*4882a593Smuzhiyun 1072*4882a593Smuzhiyun gpt1_ick: gpt1_ick@c10 { 1073*4882a593Smuzhiyun #clock-cells = <0>; 1074*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1075*4882a593Smuzhiyun clocks = <&wkup_l4_ick>; 1076*4882a593Smuzhiyun reg = <0x0c10>; 1077*4882a593Smuzhiyun ti,bit-shift = <0>; 1078*4882a593Smuzhiyun }; 1079*4882a593Smuzhiyun 1080*4882a593Smuzhiyun per_96m_fck: per_96m_fck { 1081*4882a593Smuzhiyun #clock-cells = <0>; 1082*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1083*4882a593Smuzhiyun clocks = <&omap_96m_alwon_fck>; 1084*4882a593Smuzhiyun clock-mult = <1>; 1085*4882a593Smuzhiyun clock-div = <1>; 1086*4882a593Smuzhiyun }; 1087*4882a593Smuzhiyun 1088*4882a593Smuzhiyun per_48m_fck: per_48m_fck { 1089*4882a593Smuzhiyun #clock-cells = <0>; 1090*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1091*4882a593Smuzhiyun clocks = <&omap_48m_fck>; 1092*4882a593Smuzhiyun clock-mult = <1>; 1093*4882a593Smuzhiyun clock-div = <1>; 1094*4882a593Smuzhiyun }; 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun uart3_fck: uart3_fck@1000 { 1097*4882a593Smuzhiyun #clock-cells = <0>; 1098*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1099*4882a593Smuzhiyun clocks = <&per_48m_fck>; 1100*4882a593Smuzhiyun reg = <0x1000>; 1101*4882a593Smuzhiyun ti,bit-shift = <11>; 1102*4882a593Smuzhiyun }; 1103*4882a593Smuzhiyun 1104*4882a593Smuzhiyun gpt2_gate_fck: gpt2_gate_fck@1000 { 1105*4882a593Smuzhiyun #clock-cells = <0>; 1106*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1107*4882a593Smuzhiyun clocks = <&sys_ck>; 1108*4882a593Smuzhiyun ti,bit-shift = <3>; 1109*4882a593Smuzhiyun reg = <0x1000>; 1110*4882a593Smuzhiyun }; 1111*4882a593Smuzhiyun 1112*4882a593Smuzhiyun gpt2_mux_fck: gpt2_mux_fck@1040 { 1113*4882a593Smuzhiyun #clock-cells = <0>; 1114*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 1115*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 1116*4882a593Smuzhiyun reg = <0x1040>; 1117*4882a593Smuzhiyun }; 1118*4882a593Smuzhiyun 1119*4882a593Smuzhiyun gpt2_fck: gpt2_fck { 1120*4882a593Smuzhiyun #clock-cells = <0>; 1121*4882a593Smuzhiyun compatible = "ti,composite-clock"; 1122*4882a593Smuzhiyun clocks = <&gpt2_gate_fck>, <&gpt2_mux_fck>; 1123*4882a593Smuzhiyun }; 1124*4882a593Smuzhiyun 1125*4882a593Smuzhiyun gpt3_gate_fck: gpt3_gate_fck@1000 { 1126*4882a593Smuzhiyun #clock-cells = <0>; 1127*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1128*4882a593Smuzhiyun clocks = <&sys_ck>; 1129*4882a593Smuzhiyun ti,bit-shift = <4>; 1130*4882a593Smuzhiyun reg = <0x1000>; 1131*4882a593Smuzhiyun }; 1132*4882a593Smuzhiyun 1133*4882a593Smuzhiyun gpt3_mux_fck: gpt3_mux_fck@1040 { 1134*4882a593Smuzhiyun #clock-cells = <0>; 1135*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 1136*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 1137*4882a593Smuzhiyun ti,bit-shift = <1>; 1138*4882a593Smuzhiyun reg = <0x1040>; 1139*4882a593Smuzhiyun }; 1140*4882a593Smuzhiyun 1141*4882a593Smuzhiyun gpt3_fck: gpt3_fck { 1142*4882a593Smuzhiyun #clock-cells = <0>; 1143*4882a593Smuzhiyun compatible = "ti,composite-clock"; 1144*4882a593Smuzhiyun clocks = <&gpt3_gate_fck>, <&gpt3_mux_fck>; 1145*4882a593Smuzhiyun }; 1146*4882a593Smuzhiyun 1147*4882a593Smuzhiyun gpt4_gate_fck: gpt4_gate_fck@1000 { 1148*4882a593Smuzhiyun #clock-cells = <0>; 1149*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1150*4882a593Smuzhiyun clocks = <&sys_ck>; 1151*4882a593Smuzhiyun ti,bit-shift = <5>; 1152*4882a593Smuzhiyun reg = <0x1000>; 1153*4882a593Smuzhiyun }; 1154*4882a593Smuzhiyun 1155*4882a593Smuzhiyun gpt4_mux_fck: gpt4_mux_fck@1040 { 1156*4882a593Smuzhiyun #clock-cells = <0>; 1157*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 1158*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 1159*4882a593Smuzhiyun ti,bit-shift = <2>; 1160*4882a593Smuzhiyun reg = <0x1040>; 1161*4882a593Smuzhiyun }; 1162*4882a593Smuzhiyun 1163*4882a593Smuzhiyun gpt4_fck: gpt4_fck { 1164*4882a593Smuzhiyun #clock-cells = <0>; 1165*4882a593Smuzhiyun compatible = "ti,composite-clock"; 1166*4882a593Smuzhiyun clocks = <&gpt4_gate_fck>, <&gpt4_mux_fck>; 1167*4882a593Smuzhiyun }; 1168*4882a593Smuzhiyun 1169*4882a593Smuzhiyun gpt5_gate_fck: gpt5_gate_fck@1000 { 1170*4882a593Smuzhiyun #clock-cells = <0>; 1171*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1172*4882a593Smuzhiyun clocks = <&sys_ck>; 1173*4882a593Smuzhiyun ti,bit-shift = <6>; 1174*4882a593Smuzhiyun reg = <0x1000>; 1175*4882a593Smuzhiyun }; 1176*4882a593Smuzhiyun 1177*4882a593Smuzhiyun gpt5_mux_fck: gpt5_mux_fck@1040 { 1178*4882a593Smuzhiyun #clock-cells = <0>; 1179*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 1180*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 1181*4882a593Smuzhiyun ti,bit-shift = <3>; 1182*4882a593Smuzhiyun reg = <0x1040>; 1183*4882a593Smuzhiyun }; 1184*4882a593Smuzhiyun 1185*4882a593Smuzhiyun gpt5_fck: gpt5_fck { 1186*4882a593Smuzhiyun #clock-cells = <0>; 1187*4882a593Smuzhiyun compatible = "ti,composite-clock"; 1188*4882a593Smuzhiyun clocks = <&gpt5_gate_fck>, <&gpt5_mux_fck>; 1189*4882a593Smuzhiyun }; 1190*4882a593Smuzhiyun 1191*4882a593Smuzhiyun gpt6_gate_fck: gpt6_gate_fck@1000 { 1192*4882a593Smuzhiyun #clock-cells = <0>; 1193*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1194*4882a593Smuzhiyun clocks = <&sys_ck>; 1195*4882a593Smuzhiyun ti,bit-shift = <7>; 1196*4882a593Smuzhiyun reg = <0x1000>; 1197*4882a593Smuzhiyun }; 1198*4882a593Smuzhiyun 1199*4882a593Smuzhiyun gpt6_mux_fck: gpt6_mux_fck@1040 { 1200*4882a593Smuzhiyun #clock-cells = <0>; 1201*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 1202*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 1203*4882a593Smuzhiyun ti,bit-shift = <4>; 1204*4882a593Smuzhiyun reg = <0x1040>; 1205*4882a593Smuzhiyun }; 1206*4882a593Smuzhiyun 1207*4882a593Smuzhiyun gpt6_fck: gpt6_fck { 1208*4882a593Smuzhiyun #clock-cells = <0>; 1209*4882a593Smuzhiyun compatible = "ti,composite-clock"; 1210*4882a593Smuzhiyun clocks = <&gpt6_gate_fck>, <&gpt6_mux_fck>; 1211*4882a593Smuzhiyun }; 1212*4882a593Smuzhiyun 1213*4882a593Smuzhiyun gpt7_gate_fck: gpt7_gate_fck@1000 { 1214*4882a593Smuzhiyun #clock-cells = <0>; 1215*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1216*4882a593Smuzhiyun clocks = <&sys_ck>; 1217*4882a593Smuzhiyun ti,bit-shift = <8>; 1218*4882a593Smuzhiyun reg = <0x1000>; 1219*4882a593Smuzhiyun }; 1220*4882a593Smuzhiyun 1221*4882a593Smuzhiyun gpt7_mux_fck: gpt7_mux_fck@1040 { 1222*4882a593Smuzhiyun #clock-cells = <0>; 1223*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 1224*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 1225*4882a593Smuzhiyun ti,bit-shift = <5>; 1226*4882a593Smuzhiyun reg = <0x1040>; 1227*4882a593Smuzhiyun }; 1228*4882a593Smuzhiyun 1229*4882a593Smuzhiyun gpt7_fck: gpt7_fck { 1230*4882a593Smuzhiyun #clock-cells = <0>; 1231*4882a593Smuzhiyun compatible = "ti,composite-clock"; 1232*4882a593Smuzhiyun clocks = <&gpt7_gate_fck>, <&gpt7_mux_fck>; 1233*4882a593Smuzhiyun }; 1234*4882a593Smuzhiyun 1235*4882a593Smuzhiyun gpt8_gate_fck: gpt8_gate_fck@1000 { 1236*4882a593Smuzhiyun #clock-cells = <0>; 1237*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1238*4882a593Smuzhiyun clocks = <&sys_ck>; 1239*4882a593Smuzhiyun ti,bit-shift = <9>; 1240*4882a593Smuzhiyun reg = <0x1000>; 1241*4882a593Smuzhiyun }; 1242*4882a593Smuzhiyun 1243*4882a593Smuzhiyun gpt8_mux_fck: gpt8_mux_fck@1040 { 1244*4882a593Smuzhiyun #clock-cells = <0>; 1245*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 1246*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 1247*4882a593Smuzhiyun ti,bit-shift = <6>; 1248*4882a593Smuzhiyun reg = <0x1040>; 1249*4882a593Smuzhiyun }; 1250*4882a593Smuzhiyun 1251*4882a593Smuzhiyun gpt8_fck: gpt8_fck { 1252*4882a593Smuzhiyun #clock-cells = <0>; 1253*4882a593Smuzhiyun compatible = "ti,composite-clock"; 1254*4882a593Smuzhiyun clocks = <&gpt8_gate_fck>, <&gpt8_mux_fck>; 1255*4882a593Smuzhiyun }; 1256*4882a593Smuzhiyun 1257*4882a593Smuzhiyun gpt9_gate_fck: gpt9_gate_fck@1000 { 1258*4882a593Smuzhiyun #clock-cells = <0>; 1259*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1260*4882a593Smuzhiyun clocks = <&sys_ck>; 1261*4882a593Smuzhiyun ti,bit-shift = <10>; 1262*4882a593Smuzhiyun reg = <0x1000>; 1263*4882a593Smuzhiyun }; 1264*4882a593Smuzhiyun 1265*4882a593Smuzhiyun gpt9_mux_fck: gpt9_mux_fck@1040 { 1266*4882a593Smuzhiyun #clock-cells = <0>; 1267*4882a593Smuzhiyun compatible = "ti,composite-mux-clock"; 1268*4882a593Smuzhiyun clocks = <&omap_32k_fck>, <&sys_ck>; 1269*4882a593Smuzhiyun ti,bit-shift = <7>; 1270*4882a593Smuzhiyun reg = <0x1040>; 1271*4882a593Smuzhiyun }; 1272*4882a593Smuzhiyun 1273*4882a593Smuzhiyun gpt9_fck: gpt9_fck { 1274*4882a593Smuzhiyun #clock-cells = <0>; 1275*4882a593Smuzhiyun compatible = "ti,composite-clock"; 1276*4882a593Smuzhiyun clocks = <&gpt9_gate_fck>, <&gpt9_mux_fck>; 1277*4882a593Smuzhiyun }; 1278*4882a593Smuzhiyun 1279*4882a593Smuzhiyun per_32k_alwon_fck: per_32k_alwon_fck { 1280*4882a593Smuzhiyun #clock-cells = <0>; 1281*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1282*4882a593Smuzhiyun clocks = <&omap_32k_fck>; 1283*4882a593Smuzhiyun clock-mult = <1>; 1284*4882a593Smuzhiyun clock-div = <1>; 1285*4882a593Smuzhiyun }; 1286*4882a593Smuzhiyun 1287*4882a593Smuzhiyun gpio6_dbck: gpio6_dbck@1000 { 1288*4882a593Smuzhiyun #clock-cells = <0>; 1289*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1290*4882a593Smuzhiyun clocks = <&per_32k_alwon_fck>; 1291*4882a593Smuzhiyun reg = <0x1000>; 1292*4882a593Smuzhiyun ti,bit-shift = <17>; 1293*4882a593Smuzhiyun }; 1294*4882a593Smuzhiyun 1295*4882a593Smuzhiyun gpio5_dbck: gpio5_dbck@1000 { 1296*4882a593Smuzhiyun #clock-cells = <0>; 1297*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1298*4882a593Smuzhiyun clocks = <&per_32k_alwon_fck>; 1299*4882a593Smuzhiyun reg = <0x1000>; 1300*4882a593Smuzhiyun ti,bit-shift = <16>; 1301*4882a593Smuzhiyun }; 1302*4882a593Smuzhiyun 1303*4882a593Smuzhiyun gpio4_dbck: gpio4_dbck@1000 { 1304*4882a593Smuzhiyun #clock-cells = <0>; 1305*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1306*4882a593Smuzhiyun clocks = <&per_32k_alwon_fck>; 1307*4882a593Smuzhiyun reg = <0x1000>; 1308*4882a593Smuzhiyun ti,bit-shift = <15>; 1309*4882a593Smuzhiyun }; 1310*4882a593Smuzhiyun 1311*4882a593Smuzhiyun gpio3_dbck: gpio3_dbck@1000 { 1312*4882a593Smuzhiyun #clock-cells = <0>; 1313*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1314*4882a593Smuzhiyun clocks = <&per_32k_alwon_fck>; 1315*4882a593Smuzhiyun reg = <0x1000>; 1316*4882a593Smuzhiyun ti,bit-shift = <14>; 1317*4882a593Smuzhiyun }; 1318*4882a593Smuzhiyun 1319*4882a593Smuzhiyun gpio2_dbck: gpio2_dbck@1000 { 1320*4882a593Smuzhiyun #clock-cells = <0>; 1321*4882a593Smuzhiyun compatible = "ti,gate-clock"; 1322*4882a593Smuzhiyun clocks = <&per_32k_alwon_fck>; 1323*4882a593Smuzhiyun reg = <0x1000>; 1324*4882a593Smuzhiyun ti,bit-shift = <13>; 1325*4882a593Smuzhiyun }; 1326*4882a593Smuzhiyun 1327*4882a593Smuzhiyun wdt3_fck: wdt3_fck@1000 { 1328*4882a593Smuzhiyun #clock-cells = <0>; 1329*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 1330*4882a593Smuzhiyun clocks = <&per_32k_alwon_fck>; 1331*4882a593Smuzhiyun reg = <0x1000>; 1332*4882a593Smuzhiyun ti,bit-shift = <12>; 1333*4882a593Smuzhiyun }; 1334*4882a593Smuzhiyun 1335*4882a593Smuzhiyun per_l4_ick: per_l4_ick { 1336*4882a593Smuzhiyun #clock-cells = <0>; 1337*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1338*4882a593Smuzhiyun clocks = <&l4_ick>; 1339*4882a593Smuzhiyun clock-mult = <1>; 1340*4882a593Smuzhiyun clock-div = <1>; 1341*4882a593Smuzhiyun }; 1342*4882a593Smuzhiyun 1343*4882a593Smuzhiyun gpio6_ick: gpio6_ick@1010 { 1344*4882a593Smuzhiyun #clock-cells = <0>; 1345*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1346*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1347*4882a593Smuzhiyun reg = <0x1010>; 1348*4882a593Smuzhiyun ti,bit-shift = <17>; 1349*4882a593Smuzhiyun }; 1350*4882a593Smuzhiyun 1351*4882a593Smuzhiyun gpio5_ick: gpio5_ick@1010 { 1352*4882a593Smuzhiyun #clock-cells = <0>; 1353*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1354*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1355*4882a593Smuzhiyun reg = <0x1010>; 1356*4882a593Smuzhiyun ti,bit-shift = <16>; 1357*4882a593Smuzhiyun }; 1358*4882a593Smuzhiyun 1359*4882a593Smuzhiyun gpio4_ick: gpio4_ick@1010 { 1360*4882a593Smuzhiyun #clock-cells = <0>; 1361*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1362*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1363*4882a593Smuzhiyun reg = <0x1010>; 1364*4882a593Smuzhiyun ti,bit-shift = <15>; 1365*4882a593Smuzhiyun }; 1366*4882a593Smuzhiyun 1367*4882a593Smuzhiyun gpio3_ick: gpio3_ick@1010 { 1368*4882a593Smuzhiyun #clock-cells = <0>; 1369*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1370*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1371*4882a593Smuzhiyun reg = <0x1010>; 1372*4882a593Smuzhiyun ti,bit-shift = <14>; 1373*4882a593Smuzhiyun }; 1374*4882a593Smuzhiyun 1375*4882a593Smuzhiyun gpio2_ick: gpio2_ick@1010 { 1376*4882a593Smuzhiyun #clock-cells = <0>; 1377*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1378*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1379*4882a593Smuzhiyun reg = <0x1010>; 1380*4882a593Smuzhiyun ti,bit-shift = <13>; 1381*4882a593Smuzhiyun }; 1382*4882a593Smuzhiyun 1383*4882a593Smuzhiyun wdt3_ick: wdt3_ick@1010 { 1384*4882a593Smuzhiyun #clock-cells = <0>; 1385*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1386*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1387*4882a593Smuzhiyun reg = <0x1010>; 1388*4882a593Smuzhiyun ti,bit-shift = <12>; 1389*4882a593Smuzhiyun }; 1390*4882a593Smuzhiyun 1391*4882a593Smuzhiyun uart3_ick: uart3_ick@1010 { 1392*4882a593Smuzhiyun #clock-cells = <0>; 1393*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1394*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1395*4882a593Smuzhiyun reg = <0x1010>; 1396*4882a593Smuzhiyun ti,bit-shift = <11>; 1397*4882a593Smuzhiyun }; 1398*4882a593Smuzhiyun 1399*4882a593Smuzhiyun uart4_ick: uart4_ick@1010 { 1400*4882a593Smuzhiyun #clock-cells = <0>; 1401*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1402*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1403*4882a593Smuzhiyun reg = <0x1010>; 1404*4882a593Smuzhiyun ti,bit-shift = <18>; 1405*4882a593Smuzhiyun }; 1406*4882a593Smuzhiyun 1407*4882a593Smuzhiyun gpt9_ick: gpt9_ick@1010 { 1408*4882a593Smuzhiyun #clock-cells = <0>; 1409*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1410*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1411*4882a593Smuzhiyun reg = <0x1010>; 1412*4882a593Smuzhiyun ti,bit-shift = <10>; 1413*4882a593Smuzhiyun }; 1414*4882a593Smuzhiyun 1415*4882a593Smuzhiyun gpt8_ick: gpt8_ick@1010 { 1416*4882a593Smuzhiyun #clock-cells = <0>; 1417*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1418*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1419*4882a593Smuzhiyun reg = <0x1010>; 1420*4882a593Smuzhiyun ti,bit-shift = <9>; 1421*4882a593Smuzhiyun }; 1422*4882a593Smuzhiyun 1423*4882a593Smuzhiyun gpt7_ick: gpt7_ick@1010 { 1424*4882a593Smuzhiyun #clock-cells = <0>; 1425*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1426*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1427*4882a593Smuzhiyun reg = <0x1010>; 1428*4882a593Smuzhiyun ti,bit-shift = <8>; 1429*4882a593Smuzhiyun }; 1430*4882a593Smuzhiyun 1431*4882a593Smuzhiyun gpt6_ick: gpt6_ick@1010 { 1432*4882a593Smuzhiyun #clock-cells = <0>; 1433*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1434*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1435*4882a593Smuzhiyun reg = <0x1010>; 1436*4882a593Smuzhiyun ti,bit-shift = <7>; 1437*4882a593Smuzhiyun }; 1438*4882a593Smuzhiyun 1439*4882a593Smuzhiyun gpt5_ick: gpt5_ick@1010 { 1440*4882a593Smuzhiyun #clock-cells = <0>; 1441*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1442*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1443*4882a593Smuzhiyun reg = <0x1010>; 1444*4882a593Smuzhiyun ti,bit-shift = <6>; 1445*4882a593Smuzhiyun }; 1446*4882a593Smuzhiyun 1447*4882a593Smuzhiyun gpt4_ick: gpt4_ick@1010 { 1448*4882a593Smuzhiyun #clock-cells = <0>; 1449*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1450*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1451*4882a593Smuzhiyun reg = <0x1010>; 1452*4882a593Smuzhiyun ti,bit-shift = <5>; 1453*4882a593Smuzhiyun }; 1454*4882a593Smuzhiyun 1455*4882a593Smuzhiyun gpt3_ick: gpt3_ick@1010 { 1456*4882a593Smuzhiyun #clock-cells = <0>; 1457*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1458*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1459*4882a593Smuzhiyun reg = <0x1010>; 1460*4882a593Smuzhiyun ti,bit-shift = <4>; 1461*4882a593Smuzhiyun }; 1462*4882a593Smuzhiyun 1463*4882a593Smuzhiyun gpt2_ick: gpt2_ick@1010 { 1464*4882a593Smuzhiyun #clock-cells = <0>; 1465*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1466*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1467*4882a593Smuzhiyun reg = <0x1010>; 1468*4882a593Smuzhiyun ti,bit-shift = <3>; 1469*4882a593Smuzhiyun }; 1470*4882a593Smuzhiyun 1471*4882a593Smuzhiyun mcbsp2_ick: mcbsp2_ick@1010 { 1472*4882a593Smuzhiyun #clock-cells = <0>; 1473*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1474*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1475*4882a593Smuzhiyun reg = <0x1010>; 1476*4882a593Smuzhiyun ti,bit-shift = <0>; 1477*4882a593Smuzhiyun }; 1478*4882a593Smuzhiyun 1479*4882a593Smuzhiyun mcbsp3_ick: mcbsp3_ick@1010 { 1480*4882a593Smuzhiyun #clock-cells = <0>; 1481*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1482*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1483*4882a593Smuzhiyun reg = <0x1010>; 1484*4882a593Smuzhiyun ti,bit-shift = <1>; 1485*4882a593Smuzhiyun }; 1486*4882a593Smuzhiyun 1487*4882a593Smuzhiyun mcbsp4_ick: mcbsp4_ick@1010 { 1488*4882a593Smuzhiyun #clock-cells = <0>; 1489*4882a593Smuzhiyun compatible = "ti,omap3-interface-clock"; 1490*4882a593Smuzhiyun clocks = <&per_l4_ick>; 1491*4882a593Smuzhiyun reg = <0x1010>; 1492*4882a593Smuzhiyun ti,bit-shift = <2>; 1493*4882a593Smuzhiyun }; 1494*4882a593Smuzhiyun 1495*4882a593Smuzhiyun mcbsp2_gate_fck: mcbsp2_gate_fck@1000 { 1496*4882a593Smuzhiyun #clock-cells = <0>; 1497*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1498*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 1499*4882a593Smuzhiyun ti,bit-shift = <0>; 1500*4882a593Smuzhiyun reg = <0x1000>; 1501*4882a593Smuzhiyun }; 1502*4882a593Smuzhiyun 1503*4882a593Smuzhiyun mcbsp3_gate_fck: mcbsp3_gate_fck@1000 { 1504*4882a593Smuzhiyun #clock-cells = <0>; 1505*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1506*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 1507*4882a593Smuzhiyun ti,bit-shift = <1>; 1508*4882a593Smuzhiyun reg = <0x1000>; 1509*4882a593Smuzhiyun }; 1510*4882a593Smuzhiyun 1511*4882a593Smuzhiyun mcbsp4_gate_fck: mcbsp4_gate_fck@1000 { 1512*4882a593Smuzhiyun #clock-cells = <0>; 1513*4882a593Smuzhiyun compatible = "ti,composite-gate-clock"; 1514*4882a593Smuzhiyun clocks = <&mcbsp_clks>; 1515*4882a593Smuzhiyun ti,bit-shift = <2>; 1516*4882a593Smuzhiyun reg = <0x1000>; 1517*4882a593Smuzhiyun }; 1518*4882a593Smuzhiyun 1519*4882a593Smuzhiyun emu_src_mux_ck: emu_src_mux_ck@1140 { 1520*4882a593Smuzhiyun #clock-cells = <0>; 1521*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1522*4882a593Smuzhiyun clocks = <&sys_ck>, <&emu_core_alwon_ck>, <&emu_per_alwon_ck>, <&emu_mpu_alwon_ck>; 1523*4882a593Smuzhiyun reg = <0x1140>; 1524*4882a593Smuzhiyun }; 1525*4882a593Smuzhiyun 1526*4882a593Smuzhiyun emu_src_ck: emu_src_ck { 1527*4882a593Smuzhiyun #clock-cells = <0>; 1528*4882a593Smuzhiyun compatible = "ti,clkdm-gate-clock"; 1529*4882a593Smuzhiyun clocks = <&emu_src_mux_ck>; 1530*4882a593Smuzhiyun }; 1531*4882a593Smuzhiyun 1532*4882a593Smuzhiyun pclk_fck: pclk_fck@1140 { 1533*4882a593Smuzhiyun #clock-cells = <0>; 1534*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1535*4882a593Smuzhiyun clocks = <&emu_src_ck>; 1536*4882a593Smuzhiyun ti,bit-shift = <8>; 1537*4882a593Smuzhiyun ti,max-div = <7>; 1538*4882a593Smuzhiyun reg = <0x1140>; 1539*4882a593Smuzhiyun ti,index-starts-at-one; 1540*4882a593Smuzhiyun }; 1541*4882a593Smuzhiyun 1542*4882a593Smuzhiyun pclkx2_fck: pclkx2_fck@1140 { 1543*4882a593Smuzhiyun #clock-cells = <0>; 1544*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1545*4882a593Smuzhiyun clocks = <&emu_src_ck>; 1546*4882a593Smuzhiyun ti,bit-shift = <6>; 1547*4882a593Smuzhiyun ti,max-div = <3>; 1548*4882a593Smuzhiyun reg = <0x1140>; 1549*4882a593Smuzhiyun ti,index-starts-at-one; 1550*4882a593Smuzhiyun }; 1551*4882a593Smuzhiyun 1552*4882a593Smuzhiyun atclk_fck: atclk_fck@1140 { 1553*4882a593Smuzhiyun #clock-cells = <0>; 1554*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1555*4882a593Smuzhiyun clocks = <&emu_src_ck>; 1556*4882a593Smuzhiyun ti,bit-shift = <4>; 1557*4882a593Smuzhiyun ti,max-div = <3>; 1558*4882a593Smuzhiyun reg = <0x1140>; 1559*4882a593Smuzhiyun ti,index-starts-at-one; 1560*4882a593Smuzhiyun }; 1561*4882a593Smuzhiyun 1562*4882a593Smuzhiyun traceclk_src_fck: traceclk_src_fck@1140 { 1563*4882a593Smuzhiyun #clock-cells = <0>; 1564*4882a593Smuzhiyun compatible = "ti,mux-clock"; 1565*4882a593Smuzhiyun clocks = <&sys_ck>, <&emu_core_alwon_ck>, <&emu_per_alwon_ck>, <&emu_mpu_alwon_ck>; 1566*4882a593Smuzhiyun ti,bit-shift = <2>; 1567*4882a593Smuzhiyun reg = <0x1140>; 1568*4882a593Smuzhiyun }; 1569*4882a593Smuzhiyun 1570*4882a593Smuzhiyun traceclk_fck: traceclk_fck@1140 { 1571*4882a593Smuzhiyun #clock-cells = <0>; 1572*4882a593Smuzhiyun compatible = "ti,divider-clock"; 1573*4882a593Smuzhiyun clocks = <&traceclk_src_fck>; 1574*4882a593Smuzhiyun ti,bit-shift = <11>; 1575*4882a593Smuzhiyun ti,max-div = <7>; 1576*4882a593Smuzhiyun reg = <0x1140>; 1577*4882a593Smuzhiyun ti,index-starts-at-one; 1578*4882a593Smuzhiyun }; 1579*4882a593Smuzhiyun 1580*4882a593Smuzhiyun secure_32k_fck: secure_32k_fck { 1581*4882a593Smuzhiyun #clock-cells = <0>; 1582*4882a593Smuzhiyun compatible = "fixed-clock"; 1583*4882a593Smuzhiyun clock-frequency = <32768>; 1584*4882a593Smuzhiyun }; 1585*4882a593Smuzhiyun 1586*4882a593Smuzhiyun gpt12_fck: gpt12_fck { 1587*4882a593Smuzhiyun #clock-cells = <0>; 1588*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1589*4882a593Smuzhiyun clocks = <&secure_32k_fck>; 1590*4882a593Smuzhiyun clock-mult = <1>; 1591*4882a593Smuzhiyun clock-div = <1>; 1592*4882a593Smuzhiyun }; 1593*4882a593Smuzhiyun 1594*4882a593Smuzhiyun wdt1_fck: wdt1_fck { 1595*4882a593Smuzhiyun #clock-cells = <0>; 1596*4882a593Smuzhiyun compatible = "fixed-factor-clock"; 1597*4882a593Smuzhiyun clocks = <&secure_32k_fck>; 1598*4882a593Smuzhiyun clock-mult = <1>; 1599*4882a593Smuzhiyun clock-div = <1>; 1600*4882a593Smuzhiyun }; 1601*4882a593Smuzhiyun}; 1602*4882a593Smuzhiyun 1603*4882a593Smuzhiyun&cm_clockdomains { 1604*4882a593Smuzhiyun core_l3_clkdm: core_l3_clkdm { 1605*4882a593Smuzhiyun compatible = "ti,clockdomain"; 1606*4882a593Smuzhiyun clocks = <&sdrc_ick>; 1607*4882a593Smuzhiyun }; 1608*4882a593Smuzhiyun 1609*4882a593Smuzhiyun dpll3_clkdm: dpll3_clkdm { 1610*4882a593Smuzhiyun compatible = "ti,clockdomain"; 1611*4882a593Smuzhiyun clocks = <&dpll3_ck>; 1612*4882a593Smuzhiyun }; 1613*4882a593Smuzhiyun 1614*4882a593Smuzhiyun dpll1_clkdm: dpll1_clkdm { 1615*4882a593Smuzhiyun compatible = "ti,clockdomain"; 1616*4882a593Smuzhiyun clocks = <&dpll1_ck>; 1617*4882a593Smuzhiyun }; 1618*4882a593Smuzhiyun 1619*4882a593Smuzhiyun per_clkdm: per_clkdm { 1620*4882a593Smuzhiyun compatible = "ti,clockdomain"; 1621*4882a593Smuzhiyun clocks = <&uart3_fck>, <&gpio6_dbck>, <&gpio5_dbck>, 1622*4882a593Smuzhiyun <&gpio4_dbck>, <&gpio3_dbck>, <&gpio2_dbck>, 1623*4882a593Smuzhiyun <&wdt3_fck>, <&gpio6_ick>, <&gpio5_ick>, <&gpio4_ick>, 1624*4882a593Smuzhiyun <&gpio3_ick>, <&gpio2_ick>, <&wdt3_ick>, <&uart3_ick>, 1625*4882a593Smuzhiyun <&uart4_ick>, <&gpt9_ick>, <&gpt8_ick>, <&gpt7_ick>, 1626*4882a593Smuzhiyun <&gpt6_ick>, <&gpt5_ick>, <&gpt4_ick>, <&gpt3_ick>, 1627*4882a593Smuzhiyun <&gpt2_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>, 1628*4882a593Smuzhiyun <&mcbsp4_ick>; 1629*4882a593Smuzhiyun }; 1630*4882a593Smuzhiyun 1631*4882a593Smuzhiyun emu_clkdm: emu_clkdm { 1632*4882a593Smuzhiyun compatible = "ti,clockdomain"; 1633*4882a593Smuzhiyun clocks = <&emu_src_ck>; 1634*4882a593Smuzhiyun }; 1635*4882a593Smuzhiyun 1636*4882a593Smuzhiyun dpll4_clkdm: dpll4_clkdm { 1637*4882a593Smuzhiyun compatible = "ti,clockdomain"; 1638*4882a593Smuzhiyun clocks = <&dpll4_ck>; 1639*4882a593Smuzhiyun }; 1640*4882a593Smuzhiyun 1641*4882a593Smuzhiyun wkup_clkdm: wkup_clkdm { 1642*4882a593Smuzhiyun compatible = "ti,clockdomain"; 1643*4882a593Smuzhiyun clocks = <&gpio1_dbck>, <&wdt2_fck>, <&wdt2_ick>, <&wdt1_ick>, 1644*4882a593Smuzhiyun <&gpio1_ick>, <&omap_32ksync_ick>, <&gpt12_ick>, 1645*4882a593Smuzhiyun <&gpt1_ick>; 1646*4882a593Smuzhiyun }; 1647*4882a593Smuzhiyun 1648*4882a593Smuzhiyun dss_clkdm: dss_clkdm { 1649*4882a593Smuzhiyun compatible = "ti,clockdomain"; 1650*4882a593Smuzhiyun clocks = <&dss_tv_fck>, <&dss_96m_fck>, <&dss2_alwon_fck>; 1651*4882a593Smuzhiyun }; 1652*4882a593Smuzhiyun 1653*4882a593Smuzhiyun core_l4_clkdm: core_l4_clkdm { 1654*4882a593Smuzhiyun compatible = "ti,clockdomain"; 1655*4882a593Smuzhiyun clocks = <&mmchs2_fck>, <&mmchs1_fck>, <&i2c3_fck>, <&i2c2_fck>, 1656*4882a593Smuzhiyun <&i2c1_fck>, <&mcspi4_fck>, <&mcspi3_fck>, 1657*4882a593Smuzhiyun <&mcspi2_fck>, <&mcspi1_fck>, <&uart2_fck>, 1658*4882a593Smuzhiyun <&uart1_fck>, <&hdq_fck>, <&mmchs2_ick>, <&mmchs1_ick>, 1659*4882a593Smuzhiyun <&hdq_ick>, <&mcspi4_ick>, <&mcspi3_ick>, 1660*4882a593Smuzhiyun <&mcspi2_ick>, <&mcspi1_ick>, <&i2c3_ick>, <&i2c2_ick>, 1661*4882a593Smuzhiyun <&i2c1_ick>, <&uart2_ick>, <&uart1_ick>, <&gpt11_ick>, 1662*4882a593Smuzhiyun <&gpt10_ick>, <&mcbsp5_ick>, <&mcbsp1_ick>, 1663*4882a593Smuzhiyun <&omapctrl_ick>, <&aes2_ick>, <&sha12_ick>; 1664*4882a593Smuzhiyun }; 1665*4882a593Smuzhiyun}; 1666