1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Source for OMAP36xx clock data 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments, Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 7*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 8*4882a593Smuzhiyun * published by the Free Software Foundation. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun&cm_clocks { 11*4882a593Smuzhiyun dpll4_ck: dpll4_ck@d00 { 12*4882a593Smuzhiyun #clock-cells = <0>; 13*4882a593Smuzhiyun compatible = "ti,omap3-dpll-per-j-type-clock"; 14*4882a593Smuzhiyun clocks = <&sys_ck>, <&sys_ck>; 15*4882a593Smuzhiyun reg = <0x0d00>, <0x0d20>, <0x0d44>, <0x0d30>; 16*4882a593Smuzhiyun }; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun dpll4_m5x2_ck: dpll4_m5x2_ck@d00 { 19*4882a593Smuzhiyun #clock-cells = <0>; 20*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 21*4882a593Smuzhiyun clocks = <&dpll4_m5x2_mul_ck>; 22*4882a593Smuzhiyun ti,bit-shift = <0x1e>; 23*4882a593Smuzhiyun reg = <0x0d00>; 24*4882a593Smuzhiyun ti,set-rate-parent; 25*4882a593Smuzhiyun ti,set-bit-to-disable; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun dpll4_m2x2_ck: dpll4_m2x2_ck@d00 { 29*4882a593Smuzhiyun #clock-cells = <0>; 30*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 31*4882a593Smuzhiyun clocks = <&dpll4_m2x2_mul_ck>; 32*4882a593Smuzhiyun ti,bit-shift = <0x1b>; 33*4882a593Smuzhiyun reg = <0x0d00>; 34*4882a593Smuzhiyun ti,set-bit-to-disable; 35*4882a593Smuzhiyun }; 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun dpll3_m3x2_ck: dpll3_m3x2_ck@d00 { 38*4882a593Smuzhiyun #clock-cells = <0>; 39*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 40*4882a593Smuzhiyun clocks = <&dpll3_m3x2_mul_ck>; 41*4882a593Smuzhiyun ti,bit-shift = <0xc>; 42*4882a593Smuzhiyun reg = <0x0d00>; 43*4882a593Smuzhiyun ti,set-bit-to-disable; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun dpll4_m3x2_ck: dpll4_m3x2_ck@d00 { 47*4882a593Smuzhiyun #clock-cells = <0>; 48*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 49*4882a593Smuzhiyun clocks = <&dpll4_m3x2_mul_ck>; 50*4882a593Smuzhiyun ti,bit-shift = <0x1c>; 51*4882a593Smuzhiyun reg = <0x0d00>; 52*4882a593Smuzhiyun ti,set-bit-to-disable; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun dpll4_m6x2_ck: dpll4_m6x2_ck@d00 { 56*4882a593Smuzhiyun #clock-cells = <0>; 57*4882a593Smuzhiyun compatible = "ti,hsdiv-gate-clock"; 58*4882a593Smuzhiyun clocks = <&dpll4_m6x2_mul_ck>; 59*4882a593Smuzhiyun ti,bit-shift = <0x1f>; 60*4882a593Smuzhiyun reg = <0x0d00>; 61*4882a593Smuzhiyun ti,set-bit-to-disable; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun uart4_fck: uart4_fck@1000 { 65*4882a593Smuzhiyun #clock-cells = <0>; 66*4882a593Smuzhiyun compatible = "ti,wait-gate-clock"; 67*4882a593Smuzhiyun clocks = <&per_48m_fck>; 68*4882a593Smuzhiyun reg = <0x1000>; 69*4882a593Smuzhiyun ti,bit-shift = <18>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun}; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun&dpll4_m2x2_mul_ck { 74*4882a593Smuzhiyun clock-mult = <1>; 75*4882a593Smuzhiyun}; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun&dpll4_m3x2_mul_ck { 78*4882a593Smuzhiyun clock-mult = <1>; 79*4882a593Smuzhiyun}; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun&dpll4_m4x2_mul_ck { 82*4882a593Smuzhiyun ti,clock-mult = <1>; 83*4882a593Smuzhiyun}; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun&dpll4_m5x2_mul_ck { 86*4882a593Smuzhiyun ti,clock-mult = <1>; 87*4882a593Smuzhiyun}; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun&dpll4_m6x2_mul_ck { 90*4882a593Smuzhiyun clock-mult = <1>; 91*4882a593Smuzhiyun}; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun&cm_clockdomains { 94*4882a593Smuzhiyun dpll4_clkdm: dpll4_clkdm { 95*4882a593Smuzhiyun compatible = "ti,clockdomain"; 96*4882a593Smuzhiyun clocks = <&dpll4_ck>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun per_clkdm: per_clkdm { 100*4882a593Smuzhiyun compatible = "ti,clockdomain"; 101*4882a593Smuzhiyun clocks = <&uart3_fck>, <&gpio6_dbck>, <&gpio5_dbck>, 102*4882a593Smuzhiyun <&gpio4_dbck>, <&gpio3_dbck>, <&gpio2_dbck>, 103*4882a593Smuzhiyun <&wdt3_fck>, <&gpio6_ick>, <&gpio5_ick>, <&gpio4_ick>, 104*4882a593Smuzhiyun <&gpio3_ick>, <&gpio2_ick>, <&wdt3_ick>, <&uart3_ick>, 105*4882a593Smuzhiyun <&uart4_ick>, <&gpt9_ick>, <&gpt8_ick>, <&gpt7_ick>, 106*4882a593Smuzhiyun <&gpt6_ick>, <&gpt5_ick>, <&gpt4_ick>, <&gpt3_ick>, 107*4882a593Smuzhiyun <&gpt2_ick>, <&mcbsp2_ick>, <&mcbsp3_ick>, 108*4882a593Smuzhiyun <&mcbsp4_ick>, <&uart4_fck>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun}; 111