1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Freescale ls1021a QDS board common device tree source 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2013-2015 Freescale Semiconductor, Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include "ls1021a.dtsi" 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun model = "LS1021A QDS Board"; 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun aliases { 15*4882a593Smuzhiyun enet0_rgmii_phy = &rgmii_phy1; 16*4882a593Smuzhiyun enet1_rgmii_phy = &rgmii_phy2; 17*4882a593Smuzhiyun enet2_rgmii_phy = &rgmii_phy3; 18*4882a593Smuzhiyun enet0_sgmii_phy = &sgmii_phy1c; 19*4882a593Smuzhiyun enet1_sgmii_phy = &sgmii_phy1d; 20*4882a593Smuzhiyun spi0 = &qspi; 21*4882a593Smuzhiyun spi1 = &dspi0; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun}; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun&dspi0 { 26*4882a593Smuzhiyun bus-num = <0>; 27*4882a593Smuzhiyun status = "okay"; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun dspiflash: at45db021d@0 { 30*4882a593Smuzhiyun #address-cells = <1>; 31*4882a593Smuzhiyun #size-cells = <1>; 32*4882a593Smuzhiyun compatible = "atmel,dataflash"; 33*4882a593Smuzhiyun spi-max-frequency = <16000000>; 34*4882a593Smuzhiyun spi-cpol; 35*4882a593Smuzhiyun spi-cpha; 36*4882a593Smuzhiyun reg = <0>; 37*4882a593Smuzhiyun }; 38*4882a593Smuzhiyun}; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun&qspi { 41*4882a593Smuzhiyun bus-num = <0>; 42*4882a593Smuzhiyun status = "okay"; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun qflash0: s25fl128s@0 { 45*4882a593Smuzhiyun #address-cells = <1>; 46*4882a593Smuzhiyun #size-cells = <1>; 47*4882a593Smuzhiyun compatible = "spi-flash"; 48*4882a593Smuzhiyun spi-max-frequency = <20000000>; 49*4882a593Smuzhiyun reg = <0>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun}; 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun&i2c0 { 54*4882a593Smuzhiyun status = "okay"; 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun pca9547: mux@77 { 57*4882a593Smuzhiyun reg = <0x77>; 58*4882a593Smuzhiyun #address-cells = <1>; 59*4882a593Smuzhiyun #size-cells = <0>; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun i2c@0 { 62*4882a593Smuzhiyun #address-cells = <1>; 63*4882a593Smuzhiyun #size-cells = <0>; 64*4882a593Smuzhiyun reg = <0x0>; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun ds3232: rtc@68 { 67*4882a593Smuzhiyun compatible = "dallas,ds3232"; 68*4882a593Smuzhiyun reg = <0x68>; 69*4882a593Smuzhiyun interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun i2c@2 { 74*4882a593Smuzhiyun #address-cells = <1>; 75*4882a593Smuzhiyun #size-cells = <0>; 76*4882a593Smuzhiyun reg = <0x2>; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun ina220@40 { 79*4882a593Smuzhiyun compatible = "ti,ina220"; 80*4882a593Smuzhiyun reg = <0x40>; 81*4882a593Smuzhiyun shunt-resistor = <1000>; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun ina220@41 { 85*4882a593Smuzhiyun compatible = "ti,ina220"; 86*4882a593Smuzhiyun reg = <0x41>; 87*4882a593Smuzhiyun shunt-resistor = <1000>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun i2c@3 { 92*4882a593Smuzhiyun #address-cells = <1>; 93*4882a593Smuzhiyun #size-cells = <0>; 94*4882a593Smuzhiyun reg = <0x3>; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun eeprom@56 { 97*4882a593Smuzhiyun compatible = "atmel,24c512"; 98*4882a593Smuzhiyun reg = <0x56>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun eeprom@57 { 102*4882a593Smuzhiyun compatible = "atmel,24c512"; 103*4882a593Smuzhiyun reg = <0x57>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun adt7461a@4c { 107*4882a593Smuzhiyun compatible = "adi,adt7461a"; 108*4882a593Smuzhiyun reg = <0x4c>; 109*4882a593Smuzhiyun }; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun }; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&ifc { 115*4882a593Smuzhiyun #address-cells = <2>; 116*4882a593Smuzhiyun #size-cells = <1>; 117*4882a593Smuzhiyun /* NOR, NAND Flashes and FPGA on board */ 118*4882a593Smuzhiyun ranges = <0x0 0x0 0x60000000 0x08000000 119*4882a593Smuzhiyun 0x2 0x0 0x7e800000 0x00010000 120*4882a593Smuzhiyun 0x3 0x0 0x7fb00000 0x00000100>; 121*4882a593Smuzhiyun status = "okay"; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun nor@0,0 { 124*4882a593Smuzhiyun #address-cells = <1>; 125*4882a593Smuzhiyun #size-cells = <1>; 126*4882a593Smuzhiyun compatible = "cfi-flash"; 127*4882a593Smuzhiyun reg = <0x0 0x0 0x8000000>; 128*4882a593Smuzhiyun bank-width = <2>; 129*4882a593Smuzhiyun device-width = <1>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun fpga: board-control@3,0 { 133*4882a593Smuzhiyun #address-cells = <1>; 134*4882a593Smuzhiyun #size-cells = <1>; 135*4882a593Smuzhiyun compatible = "simple-bus"; 136*4882a593Smuzhiyun reg = <0x3 0x0 0x0000100>; 137*4882a593Smuzhiyun bank-width = <1>; 138*4882a593Smuzhiyun device-width = <1>; 139*4882a593Smuzhiyun ranges = <0 3 0 0x100>; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun mdio-mux-emi1 { 142*4882a593Smuzhiyun compatible = "mdio-mux-mmioreg"; 143*4882a593Smuzhiyun mdio-parent-bus = <&mdio0>; 144*4882a593Smuzhiyun #address-cells = <1>; 145*4882a593Smuzhiyun #size-cells = <0>; 146*4882a593Smuzhiyun reg = <0x54 1>; /* BRDCFG4 */ 147*4882a593Smuzhiyun mux-mask = <0xe0>; /* EMI1[2:0] */ 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* Onboard PHYs */ 150*4882a593Smuzhiyun ls1021amdio0: mdio@0 { 151*4882a593Smuzhiyun reg = <0>; 152*4882a593Smuzhiyun #address-cells = <1>; 153*4882a593Smuzhiyun #size-cells = <0>; 154*4882a593Smuzhiyun rgmii_phy1: ethernet-phy@1 { 155*4882a593Smuzhiyun reg = <0x1>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun ls1021amdio1: mdio@20 { 160*4882a593Smuzhiyun reg = <0x20>; 161*4882a593Smuzhiyun #address-cells = <1>; 162*4882a593Smuzhiyun #size-cells = <0>; 163*4882a593Smuzhiyun rgmii_phy2: ethernet-phy@2 { 164*4882a593Smuzhiyun reg = <0x2>; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun ls1021amdio2: mdio@40 { 169*4882a593Smuzhiyun reg = <0x40>; 170*4882a593Smuzhiyun #address-cells = <1>; 171*4882a593Smuzhiyun #size-cells = <0>; 172*4882a593Smuzhiyun rgmii_phy3: ethernet-phy@3 { 173*4882a593Smuzhiyun reg = <0x3>; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun ls1021amdio3: mdio@60 { 178*4882a593Smuzhiyun reg = <0x60>; 179*4882a593Smuzhiyun #address-cells = <1>; 180*4882a593Smuzhiyun #size-cells = <0>; 181*4882a593Smuzhiyun sgmii_phy1c: ethernet-phy@1c { 182*4882a593Smuzhiyun reg = <0x1c>; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun ls1021amdio4: mdio@80 { 187*4882a593Smuzhiyun reg = <0x80>; 188*4882a593Smuzhiyun #address-cells = <1>; 189*4882a593Smuzhiyun #size-cells = <0>; 190*4882a593Smuzhiyun sgmii_phy1d: ethernet-phy@1d { 191*4882a593Smuzhiyun reg = <0x1d>; 192*4882a593Smuzhiyun }; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun}; 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun&lpuart0 { 199*4882a593Smuzhiyun status = "okay"; 200*4882a593Smuzhiyun}; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun&mdio0 { 203*4882a593Smuzhiyun tbi0: tbi-phy@8 { 204*4882a593Smuzhiyun reg = <0x8>; 205*4882a593Smuzhiyun device_type = "tbi-phy"; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun}; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun&uart0 { 210*4882a593Smuzhiyun status = "okay"; 211*4882a593Smuzhiyun}; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun&uart1 { 214*4882a593Smuzhiyun status = "okay"; 215*4882a593Smuzhiyun}; 216