1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2013 Texas Instruments, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 5*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 6*4882a593Smuzhiyun * published by the Free Software Foundation. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 10*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun#include "skeleton.dtsi" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun model = "Texas Instruments Keystone 2 SoC"; 16*4882a593Smuzhiyun #address-cells = <1>; 17*4882a593Smuzhiyun #size-cells = <1>; 18*4882a593Smuzhiyun interrupt-parent = <&gic>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun aliases { 21*4882a593Smuzhiyun serial0 = &uart0; 22*4882a593Smuzhiyun spi0 = &spi0; 23*4882a593Smuzhiyun spi1 = &spi1; 24*4882a593Smuzhiyun spi2 = &spi2; 25*4882a593Smuzhiyun i2c0 = &i2c0; 26*4882a593Smuzhiyun i2c1 = &i2c1; 27*4882a593Smuzhiyun i2c2 = &i2c2; 28*4882a593Smuzhiyun }; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun chosen { 31*4882a593Smuzhiyun stdout-path = &uart0; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun memory { 35*4882a593Smuzhiyun reg = <0x80000000 0x40000000>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun gic: interrupt-controller { 39*4882a593Smuzhiyun compatible = "arm,cortex-a15-gic"; 40*4882a593Smuzhiyun #interrupt-cells = <3>; 41*4882a593Smuzhiyun interrupt-controller; 42*4882a593Smuzhiyun reg = <0x02561000 0x1000>, 43*4882a593Smuzhiyun <0x02562000 0x2000>, 44*4882a593Smuzhiyun <0x02564000 0x1000>, 45*4882a593Smuzhiyun <0x02566000 0x2000>; 46*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | 47*4882a593Smuzhiyun IRQ_TYPE_LEVEL_HIGH)>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun timer { 51*4882a593Smuzhiyun compatible = "arm,armv7-timer"; 52*4882a593Smuzhiyun interrupts = 53*4882a593Smuzhiyun <GIC_PPI 13 54*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 55*4882a593Smuzhiyun <GIC_PPI 14 56*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 57*4882a593Smuzhiyun <GIC_PPI 11 58*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 59*4882a593Smuzhiyun <GIC_PPI 10 60*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun pmu { 64*4882a593Smuzhiyun compatible = "arm,cortex-a15-pmu"; 65*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_EDGE_RISING>, 66*4882a593Smuzhiyun <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>, 67*4882a593Smuzhiyun <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>, 68*4882a593Smuzhiyun <GIC_SPI 23 IRQ_TYPE_EDGE_RISING>; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun soc { 72*4882a593Smuzhiyun #address-cells = <1>; 73*4882a593Smuzhiyun #size-cells = <1>; 74*4882a593Smuzhiyun compatible = "ti,keystone","simple-bus"; 75*4882a593Smuzhiyun interrupt-parent = <&gic>; 76*4882a593Smuzhiyun ranges; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun pllctrl: pll-controller@02310000 { 79*4882a593Smuzhiyun compatible = "ti,keystone-pllctrl", "syscon"; 80*4882a593Smuzhiyun reg = <0x02310000 0x200>; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun devctrl: device-state-control@02620000 { 84*4882a593Smuzhiyun compatible = "ti,keystone-devctrl", "syscon"; 85*4882a593Smuzhiyun reg = <0x02620000 0x1000>; 86*4882a593Smuzhiyun }; 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun rstctrl: reset-controller { 89*4882a593Smuzhiyun compatible = "ti,keystone-reset"; 90*4882a593Smuzhiyun ti,syscon-pll = <&pllctrl 0xe4>; 91*4882a593Smuzhiyun ti,syscon-dev = <&devctrl 0x328>; 92*4882a593Smuzhiyun ti,wdt-list = <0>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun /include/ "keystone-clocks.dtsi" 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun uart0: serial@02530c00 { 98*4882a593Smuzhiyun compatible = "ns16550a"; 99*4882a593Smuzhiyun current-speed = <115200>; 100*4882a593Smuzhiyun reg-shift = <2>; 101*4882a593Smuzhiyun reg-io-width = <4>; 102*4882a593Smuzhiyun reg = <0x02530c00 0x100>; 103*4882a593Smuzhiyun clocks = <&clkuart0>; 104*4882a593Smuzhiyun interrupts = <GIC_SPI 277 IRQ_TYPE_EDGE_RISING>; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun uart1: serial@02531000 { 108*4882a593Smuzhiyun compatible = "ns16550a"; 109*4882a593Smuzhiyun current-speed = <115200>; 110*4882a593Smuzhiyun reg-shift = <2>; 111*4882a593Smuzhiyun reg-io-width = <4>; 112*4882a593Smuzhiyun reg = <0x02531000 0x100>; 113*4882a593Smuzhiyun clocks = <&clkuart1>; 114*4882a593Smuzhiyun interrupts = <GIC_SPI 280 IRQ_TYPE_EDGE_RISING>; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun i2c0: i2c@2530000 { 118*4882a593Smuzhiyun compatible = "ti,davinci-i2c"; 119*4882a593Smuzhiyun reg = <0x02530000 0x400>; 120*4882a593Smuzhiyun clock-frequency = <100000>; 121*4882a593Smuzhiyun clocks = <&clki2c>; 122*4882a593Smuzhiyun interrupts = <GIC_SPI 283 IRQ_TYPE_EDGE_RISING>; 123*4882a593Smuzhiyun #address-cells = <1>; 124*4882a593Smuzhiyun #size-cells = <0>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun i2c1: i2c@2530400 { 128*4882a593Smuzhiyun compatible = "ti,davinci-i2c"; 129*4882a593Smuzhiyun reg = <0x02530400 0x400>; 130*4882a593Smuzhiyun clock-frequency = <100000>; 131*4882a593Smuzhiyun clocks = <&clki2c>; 132*4882a593Smuzhiyun interrupts = <GIC_SPI 286 IRQ_TYPE_EDGE_RISING>; 133*4882a593Smuzhiyun #address-cells = <1>; 134*4882a593Smuzhiyun #size-cells = <0>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun i2c2: i2c@2530800 { 138*4882a593Smuzhiyun compatible = "ti,davinci-i2c"; 139*4882a593Smuzhiyun reg = <0x02530800 0x400>; 140*4882a593Smuzhiyun clock-frequency = <100000>; 141*4882a593Smuzhiyun clocks = <&clki2c>; 142*4882a593Smuzhiyun interrupts = <GIC_SPI 289 IRQ_TYPE_EDGE_RISING>; 143*4882a593Smuzhiyun #address-cells = <1>; 144*4882a593Smuzhiyun #size-cells = <0>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun spi0: spi@21000400 { 148*4882a593Smuzhiyun compatible = "ti,dm6441-spi"; 149*4882a593Smuzhiyun reg = <0x21000400 0x200>; 150*4882a593Smuzhiyun num-cs = <4>; 151*4882a593Smuzhiyun ti,davinci-spi-intr-line = <0>; 152*4882a593Smuzhiyun interrupts = <GIC_SPI 292 IRQ_TYPE_EDGE_RISING>; 153*4882a593Smuzhiyun clocks = <&clkspi>; 154*4882a593Smuzhiyun #address-cells = <1>; 155*4882a593Smuzhiyun #size-cells = <0>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun spi1: spi@21000600 { 159*4882a593Smuzhiyun compatible = "ti,dm6441-spi"; 160*4882a593Smuzhiyun reg = <0x21000600 0x200>; 161*4882a593Smuzhiyun num-cs = <4>; 162*4882a593Smuzhiyun ti,davinci-spi-intr-line = <0>; 163*4882a593Smuzhiyun interrupts = <GIC_SPI 296 IRQ_TYPE_EDGE_RISING>; 164*4882a593Smuzhiyun clocks = <&clkspi>; 165*4882a593Smuzhiyun #address-cells = <1>; 166*4882a593Smuzhiyun #size-cells = <0>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun spi2: spi@21000800 { 170*4882a593Smuzhiyun compatible = "ti,dm6441-spi"; 171*4882a593Smuzhiyun reg = <0x21000800 0x200>; 172*4882a593Smuzhiyun num-cs = <4>; 173*4882a593Smuzhiyun ti,davinci-spi-intr-line = <0>; 174*4882a593Smuzhiyun interrupts = <GIC_SPI 300 IRQ_TYPE_EDGE_RISING>; 175*4882a593Smuzhiyun clocks = <&clkspi>; 176*4882a593Smuzhiyun #address-cells = <1>; 177*4882a593Smuzhiyun #size-cells = <0>; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun usb_phy: usb_phy@2620738 { 181*4882a593Smuzhiyun compatible = "ti,keystone-usbphy"; 182*4882a593Smuzhiyun #address-cells = <1>; 183*4882a593Smuzhiyun #size-cells = <1>; 184*4882a593Smuzhiyun reg = <0x2620738 24>; 185*4882a593Smuzhiyun status = "disabled"; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun usb: usb@2680000 { 189*4882a593Smuzhiyun compatible = "ti,keystone-dwc3"; 190*4882a593Smuzhiyun #address-cells = <1>; 191*4882a593Smuzhiyun #size-cells = <1>; 192*4882a593Smuzhiyun reg = <0x2680000 0x10000>; 193*4882a593Smuzhiyun clocks = <&clkusb>; 194*4882a593Smuzhiyun clock-names = "usb"; 195*4882a593Smuzhiyun interrupts = <GIC_SPI 393 IRQ_TYPE_EDGE_RISING>; 196*4882a593Smuzhiyun ranges; 197*4882a593Smuzhiyun dma-coherent; 198*4882a593Smuzhiyun dma-ranges; 199*4882a593Smuzhiyun status = "disabled"; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun dwc3@2690000 { 202*4882a593Smuzhiyun compatible = "synopsys,dwc3"; 203*4882a593Smuzhiyun reg = <0x2690000 0x70000>; 204*4882a593Smuzhiyun interrupts = <GIC_SPI 393 IRQ_TYPE_EDGE_RISING>; 205*4882a593Smuzhiyun usb-phy = <&usb_phy>, <&usb_phy>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun wdt: wdt@022f0080 { 210*4882a593Smuzhiyun compatible = "ti,keystone-wdt","ti,davinci-wdt"; 211*4882a593Smuzhiyun reg = <0x022f0080 0x80>; 212*4882a593Smuzhiyun clocks = <&clkwdtimer0>; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun clock_event: timer@22f0000 { 216*4882a593Smuzhiyun compatible = "ti,keystone-timer"; 217*4882a593Smuzhiyun reg = <0x022f0000 0x80>; 218*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_EDGE_RISING>; 219*4882a593Smuzhiyun clocks = <&clktimer15>; 220*4882a593Smuzhiyun }; 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun gpio0: gpio@260bf00 { 223*4882a593Smuzhiyun compatible = "ti,keystone-gpio"; 224*4882a593Smuzhiyun reg = <0x0260bf00 0x100>; 225*4882a593Smuzhiyun gpio-controller; 226*4882a593Smuzhiyun #gpio-cells = <2>; 227*4882a593Smuzhiyun /* HW Interrupts mapped to GPIO pins */ 228*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_EDGE_RISING>, 229*4882a593Smuzhiyun <GIC_SPI 121 IRQ_TYPE_EDGE_RISING>, 230*4882a593Smuzhiyun <GIC_SPI 122 IRQ_TYPE_EDGE_RISING>, 231*4882a593Smuzhiyun <GIC_SPI 123 IRQ_TYPE_EDGE_RISING>, 232*4882a593Smuzhiyun <GIC_SPI 124 IRQ_TYPE_EDGE_RISING>, 233*4882a593Smuzhiyun <GIC_SPI 125 IRQ_TYPE_EDGE_RISING>, 234*4882a593Smuzhiyun <GIC_SPI 126 IRQ_TYPE_EDGE_RISING>, 235*4882a593Smuzhiyun <GIC_SPI 127 IRQ_TYPE_EDGE_RISING>, 236*4882a593Smuzhiyun <GIC_SPI 128 IRQ_TYPE_EDGE_RISING>, 237*4882a593Smuzhiyun <GIC_SPI 129 IRQ_TYPE_EDGE_RISING>, 238*4882a593Smuzhiyun <GIC_SPI 130 IRQ_TYPE_EDGE_RISING>, 239*4882a593Smuzhiyun <GIC_SPI 131 IRQ_TYPE_EDGE_RISING>, 240*4882a593Smuzhiyun <GIC_SPI 132 IRQ_TYPE_EDGE_RISING>, 241*4882a593Smuzhiyun <GIC_SPI 133 IRQ_TYPE_EDGE_RISING>, 242*4882a593Smuzhiyun <GIC_SPI 134 IRQ_TYPE_EDGE_RISING>, 243*4882a593Smuzhiyun <GIC_SPI 135 IRQ_TYPE_EDGE_RISING>, 244*4882a593Smuzhiyun <GIC_SPI 136 IRQ_TYPE_EDGE_RISING>, 245*4882a593Smuzhiyun <GIC_SPI 137 IRQ_TYPE_EDGE_RISING>, 246*4882a593Smuzhiyun <GIC_SPI 138 IRQ_TYPE_EDGE_RISING>, 247*4882a593Smuzhiyun <GIC_SPI 139 IRQ_TYPE_EDGE_RISING>, 248*4882a593Smuzhiyun <GIC_SPI 140 IRQ_TYPE_EDGE_RISING>, 249*4882a593Smuzhiyun <GIC_SPI 141 IRQ_TYPE_EDGE_RISING>, 250*4882a593Smuzhiyun <GIC_SPI 142 IRQ_TYPE_EDGE_RISING>, 251*4882a593Smuzhiyun <GIC_SPI 143 IRQ_TYPE_EDGE_RISING>, 252*4882a593Smuzhiyun <GIC_SPI 144 IRQ_TYPE_EDGE_RISING>, 253*4882a593Smuzhiyun <GIC_SPI 145 IRQ_TYPE_EDGE_RISING>, 254*4882a593Smuzhiyun <GIC_SPI 146 IRQ_TYPE_EDGE_RISING>, 255*4882a593Smuzhiyun <GIC_SPI 147 IRQ_TYPE_EDGE_RISING>, 256*4882a593Smuzhiyun <GIC_SPI 148 IRQ_TYPE_EDGE_RISING>, 257*4882a593Smuzhiyun <GIC_SPI 149 IRQ_TYPE_EDGE_RISING>, 258*4882a593Smuzhiyun <GIC_SPI 150 IRQ_TYPE_EDGE_RISING>, 259*4882a593Smuzhiyun <GIC_SPI 151 IRQ_TYPE_EDGE_RISING>; 260*4882a593Smuzhiyun clocks = <&clkgpio>; 261*4882a593Smuzhiyun clock-names = "gpio"; 262*4882a593Smuzhiyun ti,ngpio = <32>; 263*4882a593Smuzhiyun ti,davinci-gpio-unbanked = <32>; 264*4882a593Smuzhiyun }; 265*4882a593Smuzhiyun 266*4882a593Smuzhiyun aemif: aemif@21000A00 { 267*4882a593Smuzhiyun compatible = "ti,keystone-aemif", "ti,davinci-aemif"; 268*4882a593Smuzhiyun #address-cells = <2>; 269*4882a593Smuzhiyun #size-cells = <1>; 270*4882a593Smuzhiyun clocks = <&clkaemif>; 271*4882a593Smuzhiyun clock-names = "aemif"; 272*4882a593Smuzhiyun clock-ranges; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun reg = <0x21000A00 0x00000100>; 275*4882a593Smuzhiyun ranges = <0 0 0x30000000 0x10000000 276*4882a593Smuzhiyun 1 0 0x21000A00 0x00000100>; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun kirq0: keystone_irq@26202a0 { 280*4882a593Smuzhiyun compatible = "ti,keystone-irq"; 281*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_EDGE_RISING>; 282*4882a593Smuzhiyun interrupt-controller; 283*4882a593Smuzhiyun #interrupt-cells = <1>; 284*4882a593Smuzhiyun ti,syscon-dev = <&devctrl 0x2a0>; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun pcie0: pcie@21800000 { 288*4882a593Smuzhiyun compatible = "ti,keystone-pcie", "snps,dw-pcie"; 289*4882a593Smuzhiyun clocks = <&clkpcie>; 290*4882a593Smuzhiyun clock-names = "pcie"; 291*4882a593Smuzhiyun #address-cells = <3>; 292*4882a593Smuzhiyun #size-cells = <2>; 293*4882a593Smuzhiyun reg = <0x21801000 0x2000>, <0x21800000 0x1000>, <0x02620128 4>; 294*4882a593Smuzhiyun ranges = <0x81000000 0 0 0x23250000 0 0x4000 295*4882a593Smuzhiyun 0x82000000 0 0x50000000 0x50000000 0 0x10000000>; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun status = "disabled"; 298*4882a593Smuzhiyun device_type = "pci"; 299*4882a593Smuzhiyun num-lanes = <2>; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #interrupt-cells = <1>; 302*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 303*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pcie_intc0 0>, /* INT A */ 304*4882a593Smuzhiyun <0 0 0 2 &pcie_intc0 1>, /* INT B */ 305*4882a593Smuzhiyun <0 0 0 3 &pcie_intc0 2>, /* INT C */ 306*4882a593Smuzhiyun <0 0 0 4 &pcie_intc0 3>; /* INT D */ 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun pcie_msi_intc0: msi-interrupt-controller { 309*4882a593Smuzhiyun interrupt-controller; 310*4882a593Smuzhiyun #interrupt-cells = <1>; 311*4882a593Smuzhiyun interrupt-parent = <&gic>; 312*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_EDGE_RISING>, 313*4882a593Smuzhiyun <GIC_SPI 31 IRQ_TYPE_EDGE_RISING>, 314*4882a593Smuzhiyun <GIC_SPI 32 IRQ_TYPE_EDGE_RISING>, 315*4882a593Smuzhiyun <GIC_SPI 33 IRQ_TYPE_EDGE_RISING>, 316*4882a593Smuzhiyun <GIC_SPI 34 IRQ_TYPE_EDGE_RISING>, 317*4882a593Smuzhiyun <GIC_SPI 35 IRQ_TYPE_EDGE_RISING>, 318*4882a593Smuzhiyun <GIC_SPI 36 IRQ_TYPE_EDGE_RISING>, 319*4882a593Smuzhiyun <GIC_SPI 37 IRQ_TYPE_EDGE_RISING>; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun pcie_intc0: legacy-interrupt-controller { 323*4882a593Smuzhiyun interrupt-controller; 324*4882a593Smuzhiyun #interrupt-cells = <1>; 325*4882a593Smuzhiyun interrupt-parent = <&gic>; 326*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_EDGE_RISING>, 327*4882a593Smuzhiyun <GIC_SPI 27 IRQ_TYPE_EDGE_RISING>, 328*4882a593Smuzhiyun <GIC_SPI 28 IRQ_TYPE_EDGE_RISING>, 329*4882a593Smuzhiyun <GIC_SPI 29 IRQ_TYPE_EDGE_RISING>; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun}; 334