xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/include/dt-bindings/clock/rk3188-cru-common.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2014 MundoReader S.L.
3*4882a593Smuzhiyun  * Author: Heiko Stuebner <heiko@sntech.de>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3188_COMMON_H
9*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_ROCKCHIP_RK3188_COMMON_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* core clocks from */
12*4882a593Smuzhiyun #define PLL_APLL		1
13*4882a593Smuzhiyun #define PLL_DPLL		2
14*4882a593Smuzhiyun #define PLL_CPLL		3
15*4882a593Smuzhiyun #define PLL_GPLL		4
16*4882a593Smuzhiyun #define CORE_PERI		5
17*4882a593Smuzhiyun #define CORE_L2C		6
18*4882a593Smuzhiyun #define ARMCLK			7
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* sclk gates (special clocks) */
21*4882a593Smuzhiyun #define SCLK_UART0		64
22*4882a593Smuzhiyun #define SCLK_UART1		65
23*4882a593Smuzhiyun #define SCLK_UART2		66
24*4882a593Smuzhiyun #define SCLK_UART3		67
25*4882a593Smuzhiyun #define SCLK_MAC		68
26*4882a593Smuzhiyun #define SCLK_SPI0		69
27*4882a593Smuzhiyun #define SCLK_SPI1		70
28*4882a593Smuzhiyun #define SCLK_SARADC		71
29*4882a593Smuzhiyun #define SCLK_SDMMC		72
30*4882a593Smuzhiyun #define SCLK_SDIO		73
31*4882a593Smuzhiyun #define SCLK_EMMC		74
32*4882a593Smuzhiyun #define SCLK_I2S0		75
33*4882a593Smuzhiyun #define SCLK_I2S1		76
34*4882a593Smuzhiyun #define SCLK_I2S2		77
35*4882a593Smuzhiyun #define SCLK_SPDIF		78
36*4882a593Smuzhiyun #define SCLK_CIF0		79
37*4882a593Smuzhiyun #define SCLK_CIF1		80
38*4882a593Smuzhiyun #define SCLK_OTGPHY0		81
39*4882a593Smuzhiyun #define SCLK_OTGPHY1		82
40*4882a593Smuzhiyun #define SCLK_HSADC		83
41*4882a593Smuzhiyun #define SCLK_TIMER0		84
42*4882a593Smuzhiyun #define SCLK_TIMER1		85
43*4882a593Smuzhiyun #define SCLK_TIMER2		86
44*4882a593Smuzhiyun #define SCLK_TIMER3		87
45*4882a593Smuzhiyun #define SCLK_TIMER4		88
46*4882a593Smuzhiyun #define SCLK_TIMER5		89
47*4882a593Smuzhiyun #define SCLK_TIMER6		90
48*4882a593Smuzhiyun #define SCLK_JTAG		91
49*4882a593Smuzhiyun #define SCLK_SMC		92
50*4882a593Smuzhiyun #define SCLK_TSADC		93
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define DCLK_LCDC0		190
53*4882a593Smuzhiyun #define DCLK_LCDC1		191
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* aclk gates */
56*4882a593Smuzhiyun #define ACLK_DMA1		192
57*4882a593Smuzhiyun #define ACLK_DMA2		193
58*4882a593Smuzhiyun #define ACLK_GPS		194
59*4882a593Smuzhiyun #define ACLK_LCDC0		195
60*4882a593Smuzhiyun #define ACLK_LCDC1		196
61*4882a593Smuzhiyun #define ACLK_GPU		197
62*4882a593Smuzhiyun #define ACLK_SMC		198
63*4882a593Smuzhiyun #define ACLK_CIF		199
64*4882a593Smuzhiyun #define ACLK_IPP		200
65*4882a593Smuzhiyun #define ACLK_RGA		201
66*4882a593Smuzhiyun #define ACLK_CIF0		202
67*4882a593Smuzhiyun #define ACLK_CPU		203
68*4882a593Smuzhiyun #define ACLK_PERI		204
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* pclk gates */
71*4882a593Smuzhiyun #define PCLK_GRF		320
72*4882a593Smuzhiyun #define PCLK_PMU		321
73*4882a593Smuzhiyun #define PCLK_TIMER0		322
74*4882a593Smuzhiyun #define PCLK_TIMER1		323
75*4882a593Smuzhiyun #define PCLK_TIMER2		324
76*4882a593Smuzhiyun #define PCLK_TIMER3		325
77*4882a593Smuzhiyun #define PCLK_PWM01		326
78*4882a593Smuzhiyun #define PCLK_PWM23		327
79*4882a593Smuzhiyun #define PCLK_SPI0		328
80*4882a593Smuzhiyun #define PCLK_SPI1		329
81*4882a593Smuzhiyun #define PCLK_SARADC		330
82*4882a593Smuzhiyun #define PCLK_WDT		331
83*4882a593Smuzhiyun #define PCLK_UART0		332
84*4882a593Smuzhiyun #define PCLK_UART1		333
85*4882a593Smuzhiyun #define PCLK_UART2		334
86*4882a593Smuzhiyun #define PCLK_UART3		335
87*4882a593Smuzhiyun #define PCLK_I2C0		336
88*4882a593Smuzhiyun #define PCLK_I2C1		337
89*4882a593Smuzhiyun #define PCLK_I2C2		338
90*4882a593Smuzhiyun #define PCLK_I2C3		339
91*4882a593Smuzhiyun #define PCLK_I2C4		340
92*4882a593Smuzhiyun #define PCLK_GPIO0		341
93*4882a593Smuzhiyun #define PCLK_GPIO1		342
94*4882a593Smuzhiyun #define PCLK_GPIO2		343
95*4882a593Smuzhiyun #define PCLK_GPIO3		344
96*4882a593Smuzhiyun #define PCLK_GPIO4		345
97*4882a593Smuzhiyun #define PCLK_GPIO6		346
98*4882a593Smuzhiyun #define PCLK_EFUSE		347
99*4882a593Smuzhiyun #define PCLK_TZPC		348
100*4882a593Smuzhiyun #define PCLK_TSADC		349
101*4882a593Smuzhiyun #define PCLK_CPU		350
102*4882a593Smuzhiyun #define PCLK_PERI		351
103*4882a593Smuzhiyun #define PCLK_DDRUPCTL		352
104*4882a593Smuzhiyun #define PCLK_PUBL		353
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* hclk gates */
107*4882a593Smuzhiyun #define HCLK_SDMMC		448
108*4882a593Smuzhiyun #define HCLK_SDIO		449
109*4882a593Smuzhiyun #define HCLK_EMMC		450
110*4882a593Smuzhiyun #define HCLK_OTG0		451
111*4882a593Smuzhiyun #define HCLK_EMAC		452
112*4882a593Smuzhiyun #define HCLK_SPDIF		453
113*4882a593Smuzhiyun #define HCLK_I2S0		454
114*4882a593Smuzhiyun #define HCLK_I2S1		455
115*4882a593Smuzhiyun #define HCLK_I2S2		456
116*4882a593Smuzhiyun #define HCLK_OTG1		457
117*4882a593Smuzhiyun #define HCLK_HSIC		458
118*4882a593Smuzhiyun #define HCLK_HSADC		459
119*4882a593Smuzhiyun #define HCLK_PIDF		460
120*4882a593Smuzhiyun #define HCLK_LCDC0		461
121*4882a593Smuzhiyun #define HCLK_LCDC1		462
122*4882a593Smuzhiyun #define HCLK_ROM		463
123*4882a593Smuzhiyun #define HCLK_CIF0		464
124*4882a593Smuzhiyun #define HCLK_IPP		465
125*4882a593Smuzhiyun #define HCLK_RGA		466
126*4882a593Smuzhiyun #define HCLK_NANDC0		467
127*4882a593Smuzhiyun #define HCLK_CPU		468
128*4882a593Smuzhiyun #define HCLK_PERI		469
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define CLK_NR_CLKS		(HCLK_PERI + 1)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* soft-reset indices */
133*4882a593Smuzhiyun #define SRST_MCORE		2
134*4882a593Smuzhiyun #define SRST_CORE0		3
135*4882a593Smuzhiyun #define SRST_CORE1		4
136*4882a593Smuzhiyun #define SRST_MCORE_DBG		7
137*4882a593Smuzhiyun #define SRST_CORE0_DBG		8
138*4882a593Smuzhiyun #define SRST_CORE1_DBG		9
139*4882a593Smuzhiyun #define SRST_CORE0_WDT		12
140*4882a593Smuzhiyun #define SRST_CORE1_WDT		13
141*4882a593Smuzhiyun #define SRST_STRC_SYS		14
142*4882a593Smuzhiyun #define SRST_L2C		15
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define SRST_CPU_AHB		17
145*4882a593Smuzhiyun #define SRST_AHB2APB		19
146*4882a593Smuzhiyun #define SRST_DMA1		20
147*4882a593Smuzhiyun #define SRST_INTMEM		21
148*4882a593Smuzhiyun #define SRST_ROM		22
149*4882a593Smuzhiyun #define SRST_SPDIF		26
150*4882a593Smuzhiyun #define SRST_TIMER0		27
151*4882a593Smuzhiyun #define SRST_TIMER1		28
152*4882a593Smuzhiyun #define SRST_EFUSE		30
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define SRST_GPIO0		32
155*4882a593Smuzhiyun #define SRST_GPIO1		33
156*4882a593Smuzhiyun #define SRST_GPIO2		34
157*4882a593Smuzhiyun #define SRST_GPIO3		35
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define SRST_UART0		39
160*4882a593Smuzhiyun #define SRST_UART1		40
161*4882a593Smuzhiyun #define SRST_UART2		41
162*4882a593Smuzhiyun #define SRST_UART3		42
163*4882a593Smuzhiyun #define SRST_I2C0		43
164*4882a593Smuzhiyun #define SRST_I2C1		44
165*4882a593Smuzhiyun #define SRST_I2C2		45
166*4882a593Smuzhiyun #define SRST_I2C3		46
167*4882a593Smuzhiyun #define SRST_I2C4		47
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define SRST_PWM0		48
170*4882a593Smuzhiyun #define SRST_PWM1		49
171*4882a593Smuzhiyun #define SRST_DAP_PO		50
172*4882a593Smuzhiyun #define SRST_DAP		51
173*4882a593Smuzhiyun #define SRST_DAP_SYS		52
174*4882a593Smuzhiyun #define SRST_TPIU_ATB		53
175*4882a593Smuzhiyun #define SRST_PMU_APB		54
176*4882a593Smuzhiyun #define SRST_GRF		55
177*4882a593Smuzhiyun #define SRST_PMU		56
178*4882a593Smuzhiyun #define SRST_PERI_AXI		57
179*4882a593Smuzhiyun #define SRST_PERI_AHB		58
180*4882a593Smuzhiyun #define SRST_PERI_APB		59
181*4882a593Smuzhiyun #define SRST_PERI_NIU		60
182*4882a593Smuzhiyun #define SRST_CPU_PERI		61
183*4882a593Smuzhiyun #define SRST_EMEM_PERI		62
184*4882a593Smuzhiyun #define SRST_USB_PERI		63
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define SRST_DMA2		64
187*4882a593Smuzhiyun #define SRST_SMC		65
188*4882a593Smuzhiyun #define SRST_MAC		66
189*4882a593Smuzhiyun #define SRST_NANC0		68
190*4882a593Smuzhiyun #define SRST_USBOTG0		69
191*4882a593Smuzhiyun #define SRST_USBPHY0		70
192*4882a593Smuzhiyun #define SRST_OTGC0		71
193*4882a593Smuzhiyun #define SRST_USBOTG1		72
194*4882a593Smuzhiyun #define SRST_USBPHY1		73
195*4882a593Smuzhiyun #define SRST_OTGC1		74
196*4882a593Smuzhiyun #define SRST_HSADC		76
197*4882a593Smuzhiyun #define SRST_PIDFILTER		77
198*4882a593Smuzhiyun #define SRST_DDR_MSCH		79
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define SRST_TZPC		80
201*4882a593Smuzhiyun #define SRST_SDMMC		81
202*4882a593Smuzhiyun #define SRST_SDIO		82
203*4882a593Smuzhiyun #define SRST_EMMC		83
204*4882a593Smuzhiyun #define SRST_SPI0		84
205*4882a593Smuzhiyun #define SRST_SPI1		85
206*4882a593Smuzhiyun #define SRST_WDT		86
207*4882a593Smuzhiyun #define SRST_SARADC		87
208*4882a593Smuzhiyun #define SRST_DDRPHY		88
209*4882a593Smuzhiyun #define SRST_DDRPHY_APB		89
210*4882a593Smuzhiyun #define SRST_DDRCTL		90
211*4882a593Smuzhiyun #define SRST_DDRCTL_APB		91
212*4882a593Smuzhiyun #define SRST_DDRPUB		93
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define SRST_VIO0_AXI		98
215*4882a593Smuzhiyun #define SRST_VIO0_AHB		99
216*4882a593Smuzhiyun #define SRST_LCDC0_AXI		100
217*4882a593Smuzhiyun #define SRST_LCDC0_AHB		101
218*4882a593Smuzhiyun #define SRST_LCDC0_DCLK		102
219*4882a593Smuzhiyun #define SRST_LCDC1_AXI		103
220*4882a593Smuzhiyun #define SRST_LCDC1_AHB		104
221*4882a593Smuzhiyun #define SRST_LCDC1_DCLK		105
222*4882a593Smuzhiyun #define SRST_IPP_AXI		106
223*4882a593Smuzhiyun #define SRST_IPP_AHB		107
224*4882a593Smuzhiyun #define SRST_RGA_AXI		108
225*4882a593Smuzhiyun #define SRST_RGA_AHB		109
226*4882a593Smuzhiyun #define SRST_CIF0		110
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define SRST_VCODEC_AXI		112
229*4882a593Smuzhiyun #define SRST_VCODEC_AHB		113
230*4882a593Smuzhiyun #define SRST_VIO1_AXI		114
231*4882a593Smuzhiyun #define SRST_VCODEC_CPU		115
232*4882a593Smuzhiyun #define SRST_VCODEC_NIU		116
233*4882a593Smuzhiyun #define SRST_GPU		120
234*4882a593Smuzhiyun #define SRST_GPU_NIU		122
235*4882a593Smuzhiyun #define SRST_TFUN_ATB		125
236*4882a593Smuzhiyun #define SRST_TFUN_APB		126
237*4882a593Smuzhiyun #define SRST_CTI4_APB		127
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define SRST_TPIU_APB		128
240*4882a593Smuzhiyun #define SRST_TRACE		129
241*4882a593Smuzhiyun #define SRST_CORE_DBG		130
242*4882a593Smuzhiyun #define SRST_DBG_APB		131
243*4882a593Smuzhiyun #define SRST_CTI0		132
244*4882a593Smuzhiyun #define SRST_CTI0_APB		133
245*4882a593Smuzhiyun #define SRST_CTI1		134
246*4882a593Smuzhiyun #define SRST_CTI1_APB		135
247*4882a593Smuzhiyun #define SRST_PTM_CORE0		136
248*4882a593Smuzhiyun #define SRST_PTM_CORE1		137
249*4882a593Smuzhiyun #define SRST_PTM0		138
250*4882a593Smuzhiyun #define SRST_PTM0_ATB		139
251*4882a593Smuzhiyun #define SRST_PTM1		140
252*4882a593Smuzhiyun #define SRST_PTM1_ATB		141
253*4882a593Smuzhiyun #define SRST_CTM		142
254*4882a593Smuzhiyun #define SRST_TS			143
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun #endif
257