1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2016 Freescale Semiconductor, Inc. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 5*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 6*4882a593Smuzhiyun * published by the Free Software Foundation. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/dts-v1/; 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 12*4882a593Smuzhiyun#include "imx6ull.dtsi" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun model = "Freescale i.MX6 ULL 14x14 EVK Board"; 16*4882a593Smuzhiyun compatible = "fsl,imx6ull-14x14-evk", "fsl,imx6ull"; 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun chosen { 19*4882a593Smuzhiyun stdout-path = &uart1; 20*4882a593Smuzhiyun }; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun memory { 23*4882a593Smuzhiyun reg = <0x80000000 0x20000000>; 24*4882a593Smuzhiyun }; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun backlight { 27*4882a593Smuzhiyun compatible = "pwm-backlight"; 28*4882a593Smuzhiyun pwms = <&pwm1 0 5000000>; 29*4882a593Smuzhiyun brightness-levels = <0 4 8 16 32 64 128 255>; 30*4882a593Smuzhiyun default-brightness-level = <6>; 31*4882a593Smuzhiyun status = "okay"; 32*4882a593Smuzhiyun }; 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun regulators { 35*4882a593Smuzhiyun compatible = "simple-bus"; 36*4882a593Smuzhiyun #address-cells = <1>; 37*4882a593Smuzhiyun #size-cells = <0>; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun reg_can_3v3: regulator@0 { 40*4882a593Smuzhiyun compatible = "regulator-fixed"; 41*4882a593Smuzhiyun reg = <0>; 42*4882a593Smuzhiyun regulator-name = "can-3v3"; 43*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 44*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 45*4882a593Smuzhiyun gpios = <&gpio_spi 3 GPIO_ACTIVE_LOW>; 46*4882a593Smuzhiyun }; 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun reg_sd1_vmmc: regulator@1 { 49*4882a593Smuzhiyun compatible = "regulator-fixed"; 50*4882a593Smuzhiyun regulator-name = "VSD_3V3"; 51*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 52*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 53*4882a593Smuzhiyun gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>; 54*4882a593Smuzhiyun enable-active-high; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun reg_gpio_dvfs: regulator-gpio { 58*4882a593Smuzhiyun compatible = "regulator-gpio"; 59*4882a593Smuzhiyun pinctrl-names = "default"; 60*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_dvfs>; 61*4882a593Smuzhiyun regulator-min-microvolt = <1300000>; 62*4882a593Smuzhiyun regulator-max-microvolt = <1400000>; 63*4882a593Smuzhiyun regulator-name = "gpio_dvfs"; 64*4882a593Smuzhiyun regulator-type = "voltage"; 65*4882a593Smuzhiyun gpios = <&gpio5 3 GPIO_ACTIVE_HIGH>; 66*4882a593Smuzhiyun states = <1300000 0x1 1400000 0x0>; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun spi4 { 71*4882a593Smuzhiyun compatible = "spi-gpio"; 72*4882a593Smuzhiyun pinctrl-names = "default"; 73*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi4>; 74*4882a593Smuzhiyun status = "okay"; 75*4882a593Smuzhiyun gpio-sck = <&gpio5 11 0>; 76*4882a593Smuzhiyun gpio-mosi = <&gpio5 10 0>; 77*4882a593Smuzhiyun cs-gpios = <&gpio5 7 0>; 78*4882a593Smuzhiyun num-chipselects = <1>; 79*4882a593Smuzhiyun #address-cells = <1>; 80*4882a593Smuzhiyun #size-cells = <0>; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun gpio_spi: gpio_spi@0 { 83*4882a593Smuzhiyun compatible = "fairchild,74hc595"; 84*4882a593Smuzhiyun gpio-controller; 85*4882a593Smuzhiyun oe-gpios = <&gpio5 8 0>; 86*4882a593Smuzhiyun #gpio-cells = <2>; 87*4882a593Smuzhiyun reg = <0>; 88*4882a593Smuzhiyun registers-number = <1>; 89*4882a593Smuzhiyun registers-default = /bits/ 8 <0x57>; 90*4882a593Smuzhiyun spi-max-frequency = <100000>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun}; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun&cpu0 { 96*4882a593Smuzhiyun arm-supply = <®_arm>; 97*4882a593Smuzhiyun soc-supply = <®_soc>; 98*4882a593Smuzhiyun dc-supply = <®_gpio_dvfs>; 99*4882a593Smuzhiyun}; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun&clks { 102*4882a593Smuzhiyun assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>; 103*4882a593Smuzhiyun assigned-clock-rates = <786432000>; 104*4882a593Smuzhiyun}; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun&fec1 { 107*4882a593Smuzhiyun pinctrl-names = "default"; 108*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet1>; 109*4882a593Smuzhiyun phy-mode = "rmii"; 110*4882a593Smuzhiyun phy-handle = <ðphy0>; 111*4882a593Smuzhiyun status = "okay"; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&fec2 { 115*4882a593Smuzhiyun pinctrl-names = "default"; 116*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet2>; 117*4882a593Smuzhiyun phy-mode = "rmii"; 118*4882a593Smuzhiyun phy-handle = <ðphy1>; 119*4882a593Smuzhiyun status = "okay"; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun mdio { 122*4882a593Smuzhiyun #address-cells = <1>; 123*4882a593Smuzhiyun #size-cells = <0>; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun ethphy0: ethernet-phy@2 { 126*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 127*4882a593Smuzhiyun reg = <2>; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun ethphy1: ethernet-phy@1 { 131*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 132*4882a593Smuzhiyun reg = <1>; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun}; 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun&gpc { 138*4882a593Smuzhiyun fsl,cpu_pupscr_sw2iso = <0x1>; 139*4882a593Smuzhiyun fsl,cpu_pupscr_sw = <0x0>; 140*4882a593Smuzhiyun fsl,cpu_pdnscr_iso2sw = <0x1>; 141*4882a593Smuzhiyun fsl,cpu_pdnscr_iso = <0x1>; 142*4882a593Smuzhiyun fsl,ldo-bypass = <0>; /* DCDC, ldo-enable */ 143*4882a593Smuzhiyun}; 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun&i2c1 { 146*4882a593Smuzhiyun clock-frequency = <100000>; 147*4882a593Smuzhiyun pinctrl-names = "default"; 148*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 149*4882a593Smuzhiyun status = "okay"; 150*4882a593Smuzhiyun 151*4882a593Smuzhiyun mag3110@0e { 152*4882a593Smuzhiyun compatible = "fsl,mag3110"; 153*4882a593Smuzhiyun reg = <0x0e>; 154*4882a593Smuzhiyun position = <2>; 155*4882a593Smuzhiyun }; 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun fxls8471@1e { 158*4882a593Smuzhiyun compatible = "fsl,fxls8471"; 159*4882a593Smuzhiyun reg = <0x1e>; 160*4882a593Smuzhiyun position = <0>; 161*4882a593Smuzhiyun interrupt-parent = <&gpio5>; 162*4882a593Smuzhiyun interrupts = <0 8>; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun}; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun&i2c2 { 167*4882a593Smuzhiyun clock_frequency = <100000>; 168*4882a593Smuzhiyun pinctrl-names = "default"; 169*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c2>; 170*4882a593Smuzhiyun status = "okay"; 171*4882a593Smuzhiyun}; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun&iomuxc { 174*4882a593Smuzhiyun pinctrl-names = "default"; 175*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_hog_1>; 176*4882a593Smuzhiyun imx6ul-evk { 177*4882a593Smuzhiyun pinctrl_hog_1: hoggrp-1 { 178*4882a593Smuzhiyun fsl,pins = < 179*4882a593Smuzhiyun MX6UL_PAD_UART1_RTS_B__GPIO1_IO19 0x17059 /* SD1 CD */ 180*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO05__USDHC1_VSELECT 0x17059 /* SD1 VSELECT */ 181*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO09__GPIO1_IO09 0x17059 /* SD1 RESET */ 182*4882a593Smuzhiyun >; 183*4882a593Smuzhiyun }; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun pinctrl_csi1: csi1grp { 186*4882a593Smuzhiyun fsl,pins = < 187*4882a593Smuzhiyun MX6UL_PAD_CSI_MCLK__CSI_MCLK 0x1b088 188*4882a593Smuzhiyun MX6UL_PAD_CSI_PIXCLK__CSI_PIXCLK 0x1b088 189*4882a593Smuzhiyun MX6UL_PAD_CSI_VSYNC__CSI_VSYNC 0x1b088 190*4882a593Smuzhiyun MX6UL_PAD_CSI_HSYNC__CSI_HSYNC 0x1b088 191*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA00__CSI_DATA02 0x1b088 192*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA01__CSI_DATA03 0x1b088 193*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA02__CSI_DATA04 0x1b088 194*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA03__CSI_DATA05 0x1b088 195*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA04__CSI_DATA06 0x1b088 196*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA05__CSI_DATA07 0x1b088 197*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA06__CSI_DATA08 0x1b088 198*4882a593Smuzhiyun MX6UL_PAD_CSI_DATA07__CSI_DATA09 0x1b088 199*4882a593Smuzhiyun >; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun pinctrl_enet1: enet1grp { 203*4882a593Smuzhiyun fsl,pins = < 204*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN 0x1b0b0 205*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER 0x1b0b0 206*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0 207*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0 208*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN 0x1b0b0 209*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0 210*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0 211*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b031 212*4882a593Smuzhiyun >; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun pinctrl_enet2: enet2grp { 216*4882a593Smuzhiyun fsl,pins = < 217*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0 218*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0 219*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0 220*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0 221*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0 222*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0 223*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0 224*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0 225*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0 226*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b031 227*4882a593Smuzhiyun >; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun pinctrl_flexcan1: flexcan1grp{ 231*4882a593Smuzhiyun fsl,pins = < 232*4882a593Smuzhiyun MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX 0x1b020 233*4882a593Smuzhiyun MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX 0x1b020 234*4882a593Smuzhiyun >; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun pinctrl_flexcan2: flexcan2grp{ 238*4882a593Smuzhiyun fsl,pins = < 239*4882a593Smuzhiyun MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX 0x1b020 240*4882a593Smuzhiyun MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX 0x1b020 241*4882a593Smuzhiyun >; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun pinctrl_i2c1: i2c1grp { 245*4882a593Smuzhiyun fsl,pins = < 246*4882a593Smuzhiyun MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0 247*4882a593Smuzhiyun MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0 248*4882a593Smuzhiyun >; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun pinctrl_i2c2: i2c2grp { 252*4882a593Smuzhiyun fsl,pins = < 253*4882a593Smuzhiyun MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0 254*4882a593Smuzhiyun MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0 255*4882a593Smuzhiyun >; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun pinctrl_lcdif_dat: lcdifdatgrp { 259*4882a593Smuzhiyun fsl,pins = < 260*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x79 261*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x79 262*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x79 263*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x79 264*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x79 265*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x79 266*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x79 267*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x79 268*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x79 269*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x79 270*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x79 271*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x79 272*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x79 273*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x79 274*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x79 275*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x79 276*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x79 277*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x79 278*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA18__LCDIF_DATA18 0x79 279*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA19__LCDIF_DATA19 0x79 280*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA20__LCDIF_DATA20 0x79 281*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA21__LCDIF_DATA21 0x79 282*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA22__LCDIF_DATA22 0x79 283*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA23__LCDIF_DATA23 0x79 284*4882a593Smuzhiyun >; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun pinctrl_lcdif_ctrl: lcdifctrlgrp { 288*4882a593Smuzhiyun fsl,pins = < 289*4882a593Smuzhiyun MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x79 290*4882a593Smuzhiyun MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x79 291*4882a593Smuzhiyun MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x79 292*4882a593Smuzhiyun MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x79 293*4882a593Smuzhiyun >; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun pinctrl_pwm1: pwm1grp { 297*4882a593Smuzhiyun fsl,pins = < 298*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO08__PWM1_OUT 0x110b0 299*4882a593Smuzhiyun >; 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun pinctrl_qspi: qspigrp { 303*4882a593Smuzhiyun fsl,pins = < 304*4882a593Smuzhiyun MX6UL_PAD_NAND_WP_B__QSPI_A_SCLK 0x70a1 305*4882a593Smuzhiyun MX6UL_PAD_NAND_READY_B__QSPI_A_DATA00 0x70a1 306*4882a593Smuzhiyun MX6UL_PAD_NAND_CE0_B__QSPI_A_DATA01 0x70a1 307*4882a593Smuzhiyun MX6UL_PAD_NAND_CE1_B__QSPI_A_DATA02 0x70a1 308*4882a593Smuzhiyun MX6UL_PAD_NAND_CLE__QSPI_A_DATA03 0x70a1 309*4882a593Smuzhiyun MX6UL_PAD_NAND_DQS__QSPI_A_SS0_B 0x70a1 310*4882a593Smuzhiyun >; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun pinctrl_uart1: uart1grp { 314*4882a593Smuzhiyun fsl,pins = < 315*4882a593Smuzhiyun MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1 316*4882a593Smuzhiyun MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1 317*4882a593Smuzhiyun >; 318*4882a593Smuzhiyun }; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 321*4882a593Smuzhiyun fsl,pins = < 322*4882a593Smuzhiyun MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX 0x1b0b1 323*4882a593Smuzhiyun MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX 0x1b0b1 324*4882a593Smuzhiyun MX6UL_PAD_UART3_RX_DATA__UART2_DCE_RTS 0x1b0b1 325*4882a593Smuzhiyun MX6UL_PAD_UART3_TX_DATA__UART2_DCE_CTS 0x1b0b1 326*4882a593Smuzhiyun >; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun pinctrl_uart2dte: uart2dtegrp { 330*4882a593Smuzhiyun fsl,pins = < 331*4882a593Smuzhiyun MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX 0x1b0b1 332*4882a593Smuzhiyun MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX 0x1b0b1 333*4882a593Smuzhiyun MX6UL_PAD_UART3_RX_DATA__UART2_DTE_CTS 0x1b0b1 334*4882a593Smuzhiyun MX6UL_PAD_UART3_TX_DATA__UART2_DTE_RTS 0x1b0b1 335*4882a593Smuzhiyun >; 336*4882a593Smuzhiyun }; 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 339*4882a593Smuzhiyun fsl,pins = < 340*4882a593Smuzhiyun MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059 341*4882a593Smuzhiyun MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10071 342*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059 343*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059 344*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059 345*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059 346*4882a593Smuzhiyun >; 347*4882a593Smuzhiyun }; 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 350*4882a593Smuzhiyun fsl,pins = < 351*4882a593Smuzhiyun MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x10069 352*4882a593Smuzhiyun MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x17059 353*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059 354*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059 355*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059 356*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059 357*4882a593Smuzhiyun >; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun pinctrl_wdog: wdoggrp { 361*4882a593Smuzhiyun fsl,pins = < 362*4882a593Smuzhiyun MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY 0x30b0 363*4882a593Smuzhiyun >; 364*4882a593Smuzhiyun }; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun}; 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun&iomuxc_snvs { 369*4882a593Smuzhiyun pinctrl-names = "default_snvs"; 370*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_hog_2>; 371*4882a593Smuzhiyun imx6ul-evk { 372*4882a593Smuzhiyun pinctrl_hog_2: hoggrp-2 { 373*4882a593Smuzhiyun fsl,pins = < 374*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x80000000 375*4882a593Smuzhiyun >; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun pinctrl_dvfs: dvfsgrp { 379*4882a593Smuzhiyun fsl,pins = < 380*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x79 381*4882a593Smuzhiyun >; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun pinctrl_lcdif_reset: lcdifresetgrp { 385*4882a593Smuzhiyun fsl,pins = < 386*4882a593Smuzhiyun /* used for lcd reset */ 387*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER9__GPIO5_IO09 0x79 388*4882a593Smuzhiyun >; 389*4882a593Smuzhiyun }; 390*4882a593Smuzhiyun 391*4882a593Smuzhiyun pinctrl_spi4: spi4grp { 392*4882a593Smuzhiyun fsl,pins = < 393*4882a593Smuzhiyun MX6ULL_PAD_BOOT_MODE0__GPIO5_IO10 0x70a1 394*4882a593Smuzhiyun MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x70a1 395*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x70a1 396*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER8__GPIO5_IO08 0x80000000 397*4882a593Smuzhiyun >; 398*4882a593Smuzhiyun }; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun pinctrl_sai2_hp_det_b: sai2_hp_det_grp { 401*4882a593Smuzhiyun fsl,pins = < 402*4882a593Smuzhiyun MX6ULL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x17059 403*4882a593Smuzhiyun >; 404*4882a593Smuzhiyun }; 405*4882a593Smuzhiyun }; 406*4882a593Smuzhiyun}; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun&lcdif { 410*4882a593Smuzhiyun pinctrl-names = "default"; 411*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_lcdif_dat 412*4882a593Smuzhiyun &pinctrl_lcdif_ctrl 413*4882a593Smuzhiyun &pinctrl_lcdif_reset>; 414*4882a593Smuzhiyun display = <&display0>; 415*4882a593Smuzhiyun status = "okay"; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun display0: display { 418*4882a593Smuzhiyun bits-per-pixel = <16>; 419*4882a593Smuzhiyun bus-width = <24>; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun display-timings { 422*4882a593Smuzhiyun native-mode = <&timing0>; 423*4882a593Smuzhiyun timing0: timing0 { 424*4882a593Smuzhiyun clock-frequency = <9200000>; 425*4882a593Smuzhiyun hactive = <480>; 426*4882a593Smuzhiyun vactive = <272>; 427*4882a593Smuzhiyun hfront-porch = <8>; 428*4882a593Smuzhiyun hback-porch = <4>; 429*4882a593Smuzhiyun hsync-len = <41>; 430*4882a593Smuzhiyun vback-porch = <2>; 431*4882a593Smuzhiyun vfront-porch = <4>; 432*4882a593Smuzhiyun vsync-len = <10>; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun hsync-active = <0>; 435*4882a593Smuzhiyun vsync-active = <0>; 436*4882a593Smuzhiyun de-active = <1>; 437*4882a593Smuzhiyun pixelclk-active = <0>; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun}; 442*4882a593Smuzhiyun 443*4882a593Smuzhiyun&pwm1 { 444*4882a593Smuzhiyun pinctrl-names = "default"; 445*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_pwm1>; 446*4882a593Smuzhiyun status = "okay"; 447*4882a593Smuzhiyun}; 448*4882a593Smuzhiyun 449*4882a593Smuzhiyun&qspi { 450*4882a593Smuzhiyun pinctrl-names = "default"; 451*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_qspi>; 452*4882a593Smuzhiyun status = "okay"; 453*4882a593Smuzhiyun ddrsmp=<0>; 454*4882a593Smuzhiyun 455*4882a593Smuzhiyun flash0: n25q256a@0 { 456*4882a593Smuzhiyun #address-cells = <1>; 457*4882a593Smuzhiyun #size-cells = <1>; 458*4882a593Smuzhiyun compatible = "micron,n25q256a"; 459*4882a593Smuzhiyun spi-max-frequency = <29000000>; 460*4882a593Smuzhiyun spi-nor,ddr-quad-read-dummy = <6>; 461*4882a593Smuzhiyun reg = <0>; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun}; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun&uart1 { 466*4882a593Smuzhiyun pinctrl-names = "default"; 467*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart1>; 468*4882a593Smuzhiyun status = "okay"; 469*4882a593Smuzhiyun}; 470*4882a593Smuzhiyun 471*4882a593Smuzhiyun&uart2 { 472*4882a593Smuzhiyun pinctrl-names = "default"; 473*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 474*4882a593Smuzhiyun fsl,uart-has-rtscts; 475*4882a593Smuzhiyun /* for DTE mode, add below change */ 476*4882a593Smuzhiyun /* fsl,dte-mode; */ 477*4882a593Smuzhiyun /* pinctrl-0 = <&pinctrl_uart2dte>; */ 478*4882a593Smuzhiyun status = "okay"; 479*4882a593Smuzhiyun}; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun&usbotg1 { 482*4882a593Smuzhiyun dr_mode = "otg"; 483*4882a593Smuzhiyun srp-disable; 484*4882a593Smuzhiyun hnp-disable; 485*4882a593Smuzhiyun adp-disable; 486*4882a593Smuzhiyun status = "okay"; 487*4882a593Smuzhiyun}; 488*4882a593Smuzhiyun 489*4882a593Smuzhiyun&usbotg2 { 490*4882a593Smuzhiyun dr_mode = "host"; 491*4882a593Smuzhiyun disable-over-current; 492*4882a593Smuzhiyun status = "okay"; 493*4882a593Smuzhiyun}; 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun&usbphy1 { 496*4882a593Smuzhiyun tx-d-cal = <0x5>; 497*4882a593Smuzhiyun}; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun&usbphy2 { 500*4882a593Smuzhiyun tx-d-cal = <0x5>; 501*4882a593Smuzhiyun}; 502*4882a593Smuzhiyun 503*4882a593Smuzhiyun&usdhc1 { 504*4882a593Smuzhiyun pinctrl-names = "default"; 505*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 506*4882a593Smuzhiyun cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>; 507*4882a593Smuzhiyun keep-power-in-suspend; 508*4882a593Smuzhiyun enable-sdio-wakeup; 509*4882a593Smuzhiyun vmmc-supply = <®_sd1_vmmc>; 510*4882a593Smuzhiyun status = "okay"; 511*4882a593Smuzhiyun}; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun&usdhc2 { 514*4882a593Smuzhiyun pinctrl-names = "default"; 515*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>; 516*4882a593Smuzhiyun no-1-8-v; 517*4882a593Smuzhiyun non-removable; 518*4882a593Smuzhiyun keep-power-in-suspend; 519*4882a593Smuzhiyun enable-sdio-wakeup; 520*4882a593Smuzhiyun status = "okay"; 521*4882a593Smuzhiyun}; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun&wdog1 { 524*4882a593Smuzhiyun pinctrl-names = "default"; 525*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_wdog>; 526*4882a593Smuzhiyun fsl,wdog_b; 527*4882a593Smuzhiyun}; 528