1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2017 Armadeus Systems <support@armadeus.com> 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of 12*4882a593Smuzhiyun * the License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * You should have received a copy of the GNU General Public 20*4882a593Smuzhiyun * License along with this file; if not, write to the Free 21*4882a593Smuzhiyun * Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, 22*4882a593Smuzhiyun * MA 02110-1301 USA 23*4882a593Smuzhiyun * 24*4882a593Smuzhiyun * Or, alternatively, 25*4882a593Smuzhiyun * 26*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 27*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 28*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 29*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 30*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 31*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 32*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 33*4882a593Smuzhiyun * conditions: 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 36*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 37*4882a593Smuzhiyun * 38*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 39*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 40*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 41*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 42*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 43*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 44*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 45*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 46*4882a593Smuzhiyun */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun#include "imx6ul.dtsi" 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun/ { 51*4882a593Smuzhiyun memory { 52*4882a593Smuzhiyun reg = <0x80000000 0>; /* will be filled by U-Boot */ 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun reg_3v3: regulator-3v3 { 56*4882a593Smuzhiyun compatible = "regulator-fixed"; 57*4882a593Smuzhiyun regulator-name = "3V3"; 58*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 59*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 60*4882a593Smuzhiyun }; 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun usdhc3_pwrseq: usdhc3-pwrseq { 63*4882a593Smuzhiyun compatible = "mmc-pwrseq-simple"; 64*4882a593Smuzhiyun reset-gpios = <&gpio2 9 GPIO_ACTIVE_LOW>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun}; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun&fec1 { 69*4882a593Smuzhiyun pinctrl-names = "default"; 70*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_enet1>; 71*4882a593Smuzhiyun phy-mode = "rmii"; 72*4882a593Smuzhiyun phy-reset-duration = <1>; 73*4882a593Smuzhiyun phy-reset-gpios = <&gpio4 2 GPIO_ACTIVE_LOW>; 74*4882a593Smuzhiyun phy-handle = <ðphy1>; 75*4882a593Smuzhiyun phy-supply = <®_3v3>; 76*4882a593Smuzhiyun status = "okay"; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun mdio: mdio { 79*4882a593Smuzhiyun #address-cells = <1>; 80*4882a593Smuzhiyun #size-cells = <0>; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun ethphy1: ethernet-phy@1 { 83*4882a593Smuzhiyun compatible = "ethernet-phy-ieee802.3-c22"; 84*4882a593Smuzhiyun reg = <1>; 85*4882a593Smuzhiyun interrupt-parent = <&gpio4>; 86*4882a593Smuzhiyun interrupts = <16 IRQ_TYPE_LEVEL_LOW>; 87*4882a593Smuzhiyun status = "okay"; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun }; 90*4882a593Smuzhiyun}; 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun/* Bluetooth */ 93*4882a593Smuzhiyun&uart8 { 94*4882a593Smuzhiyun pinctrl-names = "default"; 95*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart8>; 96*4882a593Smuzhiyun uart-has-rtscts; 97*4882a593Smuzhiyun status = "okay"; 98*4882a593Smuzhiyun}; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun/* eMMC */ 101*4882a593Smuzhiyun&usdhc1 { 102*4882a593Smuzhiyun pinctrl-names = "default"; 103*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc1>; 104*4882a593Smuzhiyun bus-width = <8>; 105*4882a593Smuzhiyun no-1-8-v; 106*4882a593Smuzhiyun non-removable; 107*4882a593Smuzhiyun status = "okay"; 108*4882a593Smuzhiyun}; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun/* WiFi */ 111*4882a593Smuzhiyun&usdhc2 { 112*4882a593Smuzhiyun pinctrl-names = "default"; 113*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usdhc2>; 114*4882a593Smuzhiyun bus-width = <4>; 115*4882a593Smuzhiyun no-1-8-v; 116*4882a593Smuzhiyun non-removable; 117*4882a593Smuzhiyun mmc-pwrseq = <&usdhc3_pwrseq>; 118*4882a593Smuzhiyun status = "okay"; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun #address-cells = <1>; 121*4882a593Smuzhiyun #size-cells = <0>; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun brcmf: bcrmf@1 { 124*4882a593Smuzhiyun compatible = "brcm,bcm4329-fmac"; 125*4882a593Smuzhiyun reg = <1>; 126*4882a593Smuzhiyun interrupt-parent = <&gpio2>; 127*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_LEVEL_LOW>; 128*4882a593Smuzhiyun interrupt-names = "host-wake"; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun}; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun&iomuxc { 133*4882a593Smuzhiyun pinctrl_enet1: enet1grp { 134*4882a593Smuzhiyun fsl,pins = < 135*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO06__ENET1_MDIO 0x1b0b0 136*4882a593Smuzhiyun MX6UL_PAD_GPIO1_IO07__ENET1_MDC 0x1b0b0 137*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER 0x130b0 138*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN 0x130b0 139*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x130b0 140*4882a593Smuzhiyun MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x130b0 141*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0 142*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0 143*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN 0x1b0b0 144*4882a593Smuzhiyun /* INT# */ 145*4882a593Smuzhiyun MX6UL_PAD_NAND_DQS__GPIO4_IO16 0x1b0b0 146*4882a593Smuzhiyun /* RST# */ 147*4882a593Smuzhiyun MX6UL_PAD_NAND_DATA00__GPIO4_IO02 0x130b0 148*4882a593Smuzhiyun MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b031 149*4882a593Smuzhiyun >; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun pinctrl_uart8: uart8grp { 153*4882a593Smuzhiyun fsl,pins = < 154*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_EN__UART8_DCE_RX 0x1b0b0 155*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_DATA1__UART8_DCE_TX 0x1b0b0 156*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_ER__UART8_DCE_RTS 0x1b0b0 157*4882a593Smuzhiyun MX6UL_PAD_ENET2_TX_CLK__UART8_DCE_CTS 0x1b0b0 158*4882a593Smuzhiyun /* BT_REG_ON */ 159*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10 0x130b0 160*4882a593Smuzhiyun >; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun pinctrl_usdhc1: usdhc1grp { 164*4882a593Smuzhiyun fsl,pins = < 165*4882a593Smuzhiyun MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059 166*4882a593Smuzhiyun MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059 167*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059 168*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059 169*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059 170*4882a593Smuzhiyun MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059 171*4882a593Smuzhiyun MX6UL_PAD_NAND_READY_B__USDHC1_DATA4 0x17059 172*4882a593Smuzhiyun MX6UL_PAD_NAND_CE0_B__USDHC1_DATA5 0x17059 173*4882a593Smuzhiyun MX6UL_PAD_NAND_CE1_B__USDHC1_DATA6 0x17059 174*4882a593Smuzhiyun MX6UL_PAD_NAND_CLE__USDHC1_DATA7 0x17059 175*4882a593Smuzhiyun >; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun 178*4882a593Smuzhiyun pinctrl_usdhc2: usdhc2grp { 179*4882a593Smuzhiyun fsl,pins = < 180*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA18__USDHC2_CMD 0x1b0b0 181*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA19__USDHC2_CLK 0x100b0 182*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA20__USDHC2_DATA0 0x1b0b0 183*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA21__USDHC2_DATA1 0x1b0b0 184*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA22__USDHC2_DATA2 0x1b0b0 185*4882a593Smuzhiyun MX6UL_PAD_LCD_DATA23__USDHC2_DATA3 0x1b0b0 186*4882a593Smuzhiyun /* WL_REG_ON */ 187*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_DATA1__GPIO2_IO09 0x130b0 188*4882a593Smuzhiyun /* WL_IRQ */ 189*4882a593Smuzhiyun MX6UL_PAD_ENET2_RX_DATA0__GPIO2_IO08 0x1b0b0 190*4882a593Smuzhiyun >; 191*4882a593Smuzhiyun }; 192*4882a593Smuzhiyun}; 193