xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/imx6ul-isiot.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2016 Amarula Solutions B.V.
3*4882a593Smuzhiyun * Copyright (C) 2016 Engicam S.r.l.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
6*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
7*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
8*4882a593Smuzhiyun * whole.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
11*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License
12*4882a593Smuzhiyun *     version 2 as published by the Free Software Foundation.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful
15*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17*4882a593Smuzhiyun *     GNU General Public License for more details.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Or, alternatively
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
22*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
23*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
24*4882a593Smuzhiyun *     restriction, including without limitation the rights to use
25*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
26*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
27*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
28*4882a593Smuzhiyun *     conditions:
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
31*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
34*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
38*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
44*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
45*4882a593Smuzhiyun#include "imx6ul.dtsi"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun/ {
48*4882a593Smuzhiyun	memory {
49*4882a593Smuzhiyun		reg = <0x80000000 0x20000000>;
50*4882a593Smuzhiyun	};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun	chosen {
53*4882a593Smuzhiyun		stdout-path = &uart1;
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun};
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun&fec1 {
58*4882a593Smuzhiyun	pinctrl-names = "default";
59*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet1>;
60*4882a593Smuzhiyun	phy-mode = "rmii";
61*4882a593Smuzhiyun	status = "okay";
62*4882a593Smuzhiyun};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun&i2c1 {
65*4882a593Smuzhiyun	clock-frequency = <100000>;
66*4882a593Smuzhiyun	pinctrl-names = "default";
67*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
68*4882a593Smuzhiyun	status = "okay";
69*4882a593Smuzhiyun};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun&i2c2 {
72*4882a593Smuzhiyun	clock_frequency = <100000>;
73*4882a593Smuzhiyun	pinctrl-names = "default";
74*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
75*4882a593Smuzhiyun	status = "okay";
76*4882a593Smuzhiyun};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun&uart1 {
79*4882a593Smuzhiyun	pinctrl-names = "default";
80*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart1>;
81*4882a593Smuzhiyun	status = "okay";
82*4882a593Smuzhiyun};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun&usdhc1 {
85*4882a593Smuzhiyun	pinctrl-names = "default";
86*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc1>;
87*4882a593Smuzhiyun	cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
88*4882a593Smuzhiyun	bus-width = <4>;
89*4882a593Smuzhiyun	no-1-8-v;
90*4882a593Smuzhiyun	status = "okay";
91*4882a593Smuzhiyun};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun&iomuxc {
94*4882a593Smuzhiyun	pinctrl_enet1: enet1grp {
95*4882a593Smuzhiyun		fsl,pins = <
96*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA0__ENET1_MDIO    0x1b0b0
97*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_DATA1__ENET1_MDC     0x1b0b0
98*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN      0x1b0b0
99*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0
100*4882a593Smuzhiyun			MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0
101*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN      0x1b0b0
102*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0
103*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0
104*4882a593Smuzhiyun			MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1  0x4001b031
105*4882a593Smuzhiyun			MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10       0x1b0b0
106*4882a593Smuzhiyun		>;
107*4882a593Smuzhiyun	};
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
110*4882a593Smuzhiyun		fsl,pins = <
111*4882a593Smuzhiyun			MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0
112*4882a593Smuzhiyun			MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0
113*4882a593Smuzhiyun		>;
114*4882a593Smuzhiyun	};
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun	pinctrl_i2c2: i2c2grp {
117*4882a593Smuzhiyun			fsl,pins = <
118*4882a593Smuzhiyun			MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0
119*4882a593Smuzhiyun			MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0
120*4882a593Smuzhiyun		>;
121*4882a593Smuzhiyun	};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun	pinctrl_uart1: uart1grp {
124*4882a593Smuzhiyun		fsl,pins = <
125*4882a593Smuzhiyun			MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1
126*4882a593Smuzhiyun			MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1
127*4882a593Smuzhiyun		>;
128*4882a593Smuzhiyun	};
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun	pinctrl_usdhc1: usdhc1grp {
131*4882a593Smuzhiyun		fsl,pins = <
132*4882a593Smuzhiyun			MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x17059
133*4882a593Smuzhiyun			MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x10059
134*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
135*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
136*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
137*4882a593Smuzhiyun			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
138*4882a593Smuzhiyun		>;
139*4882a593Smuzhiyun	};
140*4882a593Smuzhiyun};
141