xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/imx6qdl-icore.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2016 Amarula Solutions B.V.
3*4882a593Smuzhiyun * Copyright (C) 2016 Engicam S.r.l.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
6*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
7*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
8*4882a593Smuzhiyun * whole.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
11*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License
12*4882a593Smuzhiyun *     version 2 as published by the Free Software Foundation.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful
15*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
16*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17*4882a593Smuzhiyun *     GNU General Public License for more details.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * Or, alternatively
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
22*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
23*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
24*4882a593Smuzhiyun *     restriction, including without limitation the rights to use
25*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
26*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
27*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
28*4882a593Smuzhiyun *     conditions:
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
31*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
32*4882a593Smuzhiyun *
33*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
34*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
35*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
36*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
37*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
38*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
39*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
40*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
41*4882a593Smuzhiyun */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
44*4882a593Smuzhiyun#include <dt-bindings/input/input.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun/ {
47*4882a593Smuzhiyun	memory {
48*4882a593Smuzhiyun		reg = <0x10000000 0x80000000>;
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun	reg_3p3v: regulator-3p3v {
52*4882a593Smuzhiyun		compatible = "regulator-fixed";
53*4882a593Smuzhiyun		regulator-name = "3P3V";
54*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
55*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
56*4882a593Smuzhiyun		regulator-boot-on;
57*4882a593Smuzhiyun		regulator-always-on;
58*4882a593Smuzhiyun	};
59*4882a593Smuzhiyun};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun&can1 {
62*4882a593Smuzhiyun	pinctrl-names = "default";
63*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan1>;
64*4882a593Smuzhiyun	xceiver-supply = <&reg_3p3v>;
65*4882a593Smuzhiyun};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun&can2 {
68*4882a593Smuzhiyun	pinctrl-names = "default";
69*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_flexcan2>;
70*4882a593Smuzhiyun	xceiver-supply = <&reg_3p3v>;
71*4882a593Smuzhiyun};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun&clks {
74*4882a593Smuzhiyun	assigned-clocks = <&clks IMX6QDL_CLK_LVDS2_SEL>;
75*4882a593Smuzhiyun	assigned-clock-parents = <&clks IMX6QDL_CLK_OSC>;
76*4882a593Smuzhiyun};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun&fec {
79*4882a593Smuzhiyun	pinctrl-names = "default";
80*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet>;
81*4882a593Smuzhiyun	phy-reset-gpios = <&gpio7 12 GPIO_ACTIVE_LOW>;
82*4882a593Smuzhiyun	phy-mode = "rmii";
83*4882a593Smuzhiyun	status = "okay";
84*4882a593Smuzhiyun};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun&gpmi {
87*4882a593Smuzhiyun	pinctrl-names = "default";
88*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_gpmi_nand>;
89*4882a593Smuzhiyun	nand-on-flash-bbt;
90*4882a593Smuzhiyun	status = "okay";
91*4882a593Smuzhiyun};
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun&i2c1 {
94*4882a593Smuzhiyun	clock-frequency = <100000>;
95*4882a593Smuzhiyun	pinctrl-names = "default";
96*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
97*4882a593Smuzhiyun	status = "okay";
98*4882a593Smuzhiyun};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun&i2c2 {
101*4882a593Smuzhiyun	clock-frequency = <100000>;
102*4882a593Smuzhiyun	pinctrl-names = "default";
103*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
104*4882a593Smuzhiyun	status = "okay";
105*4882a593Smuzhiyun};
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun&i2c3 {
108*4882a593Smuzhiyun	clock-frequency = <100000>;
109*4882a593Smuzhiyun	pinctrl-names = "default";
110*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c3>;
111*4882a593Smuzhiyun	status = "okay";
112*4882a593Smuzhiyun};
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun&uart4 {
115*4882a593Smuzhiyun	pinctrl-names = "default";
116*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart4>;
117*4882a593Smuzhiyun	status = "okay";
118*4882a593Smuzhiyun};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun&usdhc1 {
121*4882a593Smuzhiyun	pinctrl-names = "default";
122*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc1>;
123*4882a593Smuzhiyun	cd-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
124*4882a593Smuzhiyun	no-1-8-v;
125*4882a593Smuzhiyun	status = "okay";
126*4882a593Smuzhiyun};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun&iomuxc {
129*4882a593Smuzhiyun	pinctrl_enet: enetgrp {
130*4882a593Smuzhiyun		fsl,pins = <
131*4882a593Smuzhiyun			MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN	0x1b0b0
132*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_16__ENET_REF_CLK	0x1b0b1
133*4882a593Smuzhiyun			MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN	0x1b0b0
134*4882a593Smuzhiyun			MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1	0x1b0b0
135*4882a593Smuzhiyun			MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0	0x1b0b0
136*4882a593Smuzhiyun			MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1	0x1b0b0
137*4882a593Smuzhiyun			MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0	0x1b0b0
138*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDC__ENET_MDC		0x1b0b0
139*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDIO__ENET_MDIO		0x1b0b0
140*4882a593Smuzhiyun			MX6QDL_PAD_ENET_REF_CLK__GPIO1_IO23	0x1b0b0
141*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_17__GPIO7_IO12		0x1b0b0
142*4882a593Smuzhiyun		>;
143*4882a593Smuzhiyun	};
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun	pinctrl_flexcan1: flexcan1grp {
146*4882a593Smuzhiyun		fsl,pins = <
147*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b020
148*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b020
149*4882a593Smuzhiyun		>;
150*4882a593Smuzhiyun	};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun	pinctrl_flexcan2: flexcan2grp {
153*4882a593Smuzhiyun		fsl,pins = <
154*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b020
155*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b020
156*4882a593Smuzhiyun		>;
157*4882a593Smuzhiyun	};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun	pinctrl_gpmi_nand: gpmi-nand {
160*4882a593Smuzhiyun		fsl,pins = <
161*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_CLE__NAND_CLE     0xb0b1
162*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_ALE__NAND_ALE     0xb0b1
163*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_WP_B__NAND_WP_B   0xb0b1
164*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
165*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_CS0__NAND_CE0_B   0xb0b1
166*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_CS1__NAND_CE1_B   0xb0b1
167*4882a593Smuzhiyun			MX6QDL_PAD_SD4_CMD__NAND_RE_B      0xb0b1
168*4882a593Smuzhiyun			MX6QDL_PAD_SD4_CLK__NAND_WE_B      0xb0b1
169*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D0__NAND_DATA00   0xb0b1
170*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D1__NAND_DATA01   0xb0b1
171*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D2__NAND_DATA02   0xb0b1
172*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D3__NAND_DATA03   0xb0b1
173*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D4__NAND_DATA04   0xb0b1
174*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D5__NAND_DATA05   0xb0b1
175*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D6__NAND_DATA06   0xb0b1
176*4882a593Smuzhiyun			MX6QDL_PAD_NANDF_D7__NAND_DATA07   0xb0b1
177*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT0__NAND_DQS      0x00b1
178*4882a593Smuzhiyun		>;
179*4882a593Smuzhiyun	};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
182*4882a593Smuzhiyun		fsl,pins = <
183*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
184*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
185*4882a593Smuzhiyun		>;
186*4882a593Smuzhiyun	};
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun	pinctrl_i2c2: i2c2grp {
189*4882a593Smuzhiyun		fsl,pins = <
190*4882a593Smuzhiyun			MX6QDL_PAD_EIM_EB2__I2C2_SCL  0x4001b8b1
191*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
192*4882a593Smuzhiyun		>;
193*4882a593Smuzhiyun	};
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun	pinctrl_i2c3: i2c3grp {
196*4882a593Smuzhiyun		fsl,pins = <
197*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_5__I2C3_SCL  0x4001b8b1
198*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
199*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_0__CCM_CLKO1	0x130b0
200*4882a593Smuzhiyun		>;
201*4882a593Smuzhiyun	};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun	pinctrl_uart4: uart4grp {
204*4882a593Smuzhiyun		fsl,pins = <
205*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
206*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
207*4882a593Smuzhiyun		>;
208*4882a593Smuzhiyun	};
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun	pinctrl_usdhc1: usdhc1grp {
211*4882a593Smuzhiyun		fsl,pins = <
212*4882a593Smuzhiyun			MX6QDL_PAD_SD1_CMD__SD1_CMD    0x17070
213*4882a593Smuzhiyun			MX6QDL_PAD_SD1_CLK__SD1_CLK    0x10070
214*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17070
215*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17070
216*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17070
217*4882a593Smuzhiyun			MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17070
218*4882a593Smuzhiyun		>;
219*4882a593Smuzhiyun	};
220*4882a593Smuzhiyun};
221