xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/imx6qdl-icore-rqs.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2015 Amarula Solutions B.V.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms
5*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual
6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a
7*4882a593Smuzhiyun * whole.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun *  a) This file is free software; you can redistribute it and/or
10*4882a593Smuzhiyun *     modify it under the terms of the GNU General Public License
11*4882a593Smuzhiyun *     version 2 as published by the Free Software Foundation.
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun *     This file is distributed in the hope that it will be useful
14*4882a593Smuzhiyun *     but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*4882a593Smuzhiyun *     GNU General Public License for more details.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * Or, alternatively
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun *  b) Permission is hereby granted, free of charge, to any person
21*4882a593Smuzhiyun *     obtaining a copy of this software and associated documentation
22*4882a593Smuzhiyun *     files (the "Software"), to deal in the Software without
23*4882a593Smuzhiyun *     restriction, including without limitation the rights to use
24*4882a593Smuzhiyun *     copy, modify, merge, publish, distribute, sublicense, and/or
25*4882a593Smuzhiyun *     sell copies of the Software, and to permit persons to whom the
26*4882a593Smuzhiyun *     Software is furnished to do so, subject to the following
27*4882a593Smuzhiyun *     conditions:
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun *     The above copyright notice and this permission notice shall be
30*4882a593Smuzhiyun *     included in all copies or substantial portions of the Software.
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
33*4882a593Smuzhiyun *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34*4882a593Smuzhiyun *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35*4882a593Smuzhiyun *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36*4882a593Smuzhiyun *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
37*4882a593Smuzhiyun *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38*4882a593Smuzhiyun *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39*4882a593Smuzhiyun *     OTHER DEALINGS IN THE SOFTWARE.
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
43*4882a593Smuzhiyun#include <dt-bindings/clock/imx6qdl-clock.h>
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun/ {
46*4882a593Smuzhiyun	memory {
47*4882a593Smuzhiyun		reg = <0x10000000 0x80000000>;
48*4882a593Smuzhiyun	};
49*4882a593Smuzhiyun};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun&fec {
52*4882a593Smuzhiyun	pinctrl-names = "default";
53*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_enet>;
54*4882a593Smuzhiyun	phy-handle = <&eth_phy>;
55*4882a593Smuzhiyun	phy-mode = "rgmii";
56*4882a593Smuzhiyun	status = "okay";
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun	mdio {
59*4882a593Smuzhiyun		eth_phy: ethernet-phy {
60*4882a593Smuzhiyun			rxc-skew-ps = <1140>;
61*4882a593Smuzhiyun			txc-skew-ps = <1140>;
62*4882a593Smuzhiyun			txen-skew-ps = <600>;
63*4882a593Smuzhiyun			rxdv-skew-ps = <240>;
64*4882a593Smuzhiyun			rxd0-skew-ps = <420>;
65*4882a593Smuzhiyun			rxd1-skew-ps = <600>;
66*4882a593Smuzhiyun			rxd2-skew-ps = <420>;
67*4882a593Smuzhiyun			rxd3-skew-ps = <240>;
68*4882a593Smuzhiyun			txd0-skew-ps = <60>;
69*4882a593Smuzhiyun			txd1-skew-ps = <60>;
70*4882a593Smuzhiyun			txd2-skew-ps = <60>;
71*4882a593Smuzhiyun			txd3-skew-ps = <240>;
72*4882a593Smuzhiyun		};
73*4882a593Smuzhiyun	};
74*4882a593Smuzhiyun};
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun&i2c1 {
77*4882a593Smuzhiyun	clock-frequency = <100000>;
78*4882a593Smuzhiyun	pinctrl-names = "default";
79*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c1>;
80*4882a593Smuzhiyun	status = "okay";
81*4882a593Smuzhiyun};
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun&i2c2 {
84*4882a593Smuzhiyun	clock-frequency = <100000>;
85*4882a593Smuzhiyun	pinctrl-names = "default";
86*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c2>;
87*4882a593Smuzhiyun	status = "okay";
88*4882a593Smuzhiyun};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun&i2c3 {
91*4882a593Smuzhiyun	pinctrl-names = "default";
92*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_i2c3>;
93*4882a593Smuzhiyun	status = "okay";
94*4882a593Smuzhiyun};
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun&uart4 {
97*4882a593Smuzhiyun	pinctrl-names = "default";
98*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_uart4>;
99*4882a593Smuzhiyun	status = "okay";
100*4882a593Smuzhiyun};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun&usdhc3 {
103*4882a593Smuzhiyun	pinctrl-names = "default";
104*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc3>;
105*4882a593Smuzhiyun	cd-gpios = <&gpio1 1 GPIO_ACTIVE_LOW>;
106*4882a593Smuzhiyun	no-1-8-v;
107*4882a593Smuzhiyun	status = "okay";
108*4882a593Smuzhiyun};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun&usdhc4 {
111*4882a593Smuzhiyun	pinctrl-names = "default";
112*4882a593Smuzhiyun	pinctrl-0 = <&pinctrl_usdhc4>;
113*4882a593Smuzhiyun	no-1-8-v;
114*4882a593Smuzhiyun	status = "okay";
115*4882a593Smuzhiyun};
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun&iomuxc {
118*4882a593Smuzhiyun	pinctrl_enet: enetgrp {
119*4882a593Smuzhiyun		fsl,pins = <
120*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDIO__ENET_MDIO       0x1b0b0
121*4882a593Smuzhiyun			MX6QDL_PAD_ENET_MDC__ENET_MDC         0x1b0b0
122*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TXC__RGMII_TXC       0x1b030
123*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD0__RGMII_TD0       0x1b030
124*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD1__RGMII_TD1       0x1b030
125*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD2__RGMII_TD2       0x1b030
126*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TD3__RGMII_TD3       0x1b030
127*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
128*4882a593Smuzhiyun			MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK  0x1b0b0
129*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RXC__RGMII_RXC       0x1b030
130*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD0__RGMII_RD0       0x1b030
131*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD1__RGMII_RD1       0x1b030
132*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD2__RGMII_RD2       0x1b030
133*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RD3__RGMII_RD3       0x1b030
134*4882a593Smuzhiyun			MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
135*4882a593Smuzhiyun			MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN     0x1b0b0
136*4882a593Smuzhiyun		>;
137*4882a593Smuzhiyun	};
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun	pinctrl_i2c1: i2c1grp {
140*4882a593Smuzhiyun		fsl,pins = <
141*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
142*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
143*4882a593Smuzhiyun		>;
144*4882a593Smuzhiyun	};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun	pinctrl_i2c2: i2c2grp {
147*4882a593Smuzhiyun		fsl,pins = <
148*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
149*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
150*4882a593Smuzhiyun		>;
151*4882a593Smuzhiyun	};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun	pinctrl_i2c3: i2c3grp {
154*4882a593Smuzhiyun		fsl,pins = <
155*4882a593Smuzhiyun			MX6QDL_PAD_GPIO_5__I2C3_SCL  0x4001b8b1
156*4882a593Smuzhiyun			MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
157*4882a593Smuzhiyun		>;
158*4882a593Smuzhiyun	};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun	pinctrl_uart4: uart4grp {
161*4882a593Smuzhiyun		fsl,pins = <
162*4882a593Smuzhiyun			MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
163*4882a593Smuzhiyun			MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
164*4882a593Smuzhiyun		>;
165*4882a593Smuzhiyun	};
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun	pinctrl_usdhc3: usdhc3grp {
168*4882a593Smuzhiyun		fsl,pins = <
169*4882a593Smuzhiyun			MX6QDL_PAD_SD3_CMD__SD3_CMD    0x17070
170*4882a593Smuzhiyun			MX6QDL_PAD_SD3_CLK__SD3_CLK    0x10070
171*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17070
172*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17070
173*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17070
174*4882a593Smuzhiyun			MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17070
175*4882a593Smuzhiyun		>;
176*4882a593Smuzhiyun	};
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun	pinctrl_usdhc4: usdhc4grp {
179*4882a593Smuzhiyun		fsl,pins = <
180*4882a593Smuzhiyun			MX6QDL_PAD_SD4_CMD__SD4_CMD    0x17070
181*4882a593Smuzhiyun			MX6QDL_PAD_SD4_CLK__SD4_CLK    0x10070
182*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17070
183*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17070
184*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17070
185*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17070
186*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17070
187*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17070
188*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17070
189*4882a593Smuzhiyun			MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17070
190*4882a593Smuzhiyun		>;
191*4882a593Smuzhiyun	};
192*4882a593Smuzhiyun};
193