1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright 2016 Beckhoff Automation 3*4882a593Smuzhiyun * Copyright 2011 Freescale Semiconductor, Inc. 4*4882a593Smuzhiyun * Copyright 2011 Linaro Ltd. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ or X11 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/dts-v1/; 10*4882a593Smuzhiyun#include "imx53.dtsi" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun#define MX53_PAD_EIM_D26__UART2_RXD_MUX 0x144 0x48c 0x880 0x2 0x0 13*4882a593Smuzhiyun#define MX53_PAD_EIM_D27__UART2_TXD_MUX 0x148 0x490 0x000 0x2 0x0 14*4882a593Smuzhiyun#define MX53_PAD_EIM_D28__UART2_RTS 0x14c 0x494 0x87c 0x2 0x0 15*4882a593Smuzhiyun#define MX53_PAD_EIM_D29__UART2_CTS 0x150 0x498 0x000 0x2 0x0 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun model = "Beckhoff CX9020-0100 i.MX53"; 19*4882a593Smuzhiyun compatible = "fsl,imx53-qsb", "fsl,imx53"; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun chosen { 22*4882a593Smuzhiyun stdout-path = &uart2; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun}; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun&iomuxc { 27*4882a593Smuzhiyun pinctrl-names = "default"; 28*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_hog>; 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun imx53-qsb { 31*4882a593Smuzhiyun pinctrl_hog: hoggrp { 32*4882a593Smuzhiyun fsl,pins = < 33*4882a593Smuzhiyun MX53_PAD_GPIO_0__CCM_SSI_EXT1_CLK 0x80000000 34*4882a593Smuzhiyun MX53_PAD_GPIO_8__GPIO1_8 0x80000000 35*4882a593Smuzhiyun MX53_PAD_PATA_DATA14__GPIO2_14 0x80000000 36*4882a593Smuzhiyun MX53_PAD_PATA_DATA15__GPIO2_15 0x80000000 37*4882a593Smuzhiyun MX53_PAD_GPIO_1__GPIO1_1 0x80000000 38*4882a593Smuzhiyun MX53_PAD_GPIO_4__GPIO1_4 0x80000000 39*4882a593Smuzhiyun MX53_PAD_PATA_DA_0__GPIO7_6 0x80000000 40*4882a593Smuzhiyun MX53_PAD_PATA_DA_2__GPIO7_8 0x80000000 41*4882a593Smuzhiyun MX53_PAD_GPIO_16__GPIO7_11 0x80000000 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun MX53_PAD_EIM_OE__EMI_WEIM_OE 0x80000000 44*4882a593Smuzhiyun MX53_PAD_EIM_WAIT__EMI_WEIM_WAIT 0x80000000 45*4882a593Smuzhiyun MX53_PAD_EIM_LBA__EMI_WEIM_LBA 0x80000000 46*4882a593Smuzhiyun MX53_PAD_EIM_RW__EMI_WEIM_RW 0x80000000 47*4882a593Smuzhiyun MX53_PAD_EIM_EB0__EMI_WEIM_EB_0 0x80000000 48*4882a593Smuzhiyun MX53_PAD_EIM_EB1__EMI_WEIM_EB_1 0x80000000 49*4882a593Smuzhiyun MX53_PAD_EIM_EB2__EMI_WEIM_EB_2 0x80000000 50*4882a593Smuzhiyun MX53_PAD_EIM_EB3__EMI_WEIM_EB_3 0x80000000 51*4882a593Smuzhiyun MX53_PAD_EIM_CS0__EMI_WEIM_CS_0 0x80000000 52*4882a593Smuzhiyun MX53_PAD_EIM_CS1__EMI_WEIM_CS_1 0x80000000 53*4882a593Smuzhiyun MX53_PAD_EIM_A16__EMI_WEIM_A_16 0x80000000 54*4882a593Smuzhiyun MX53_PAD_EIM_A17__EMI_WEIM_A_17 0x80000000 55*4882a593Smuzhiyun MX53_PAD_EIM_A18__EMI_WEIM_A_18 0x80000000 56*4882a593Smuzhiyun MX53_PAD_EIM_A19__EMI_WEIM_A_19 0x80000000 57*4882a593Smuzhiyun MX53_PAD_EIM_A20__EMI_WEIM_A_20 0x80000000 58*4882a593Smuzhiyun MX53_PAD_EIM_A21__EMI_WEIM_A_21 0x80000000 59*4882a593Smuzhiyun MX53_PAD_EIM_A22__EMI_WEIM_A_22 0x80000000 60*4882a593Smuzhiyun MX53_PAD_EIM_DA0__EMI_NAND_WEIM_DA_0 0xa4 61*4882a593Smuzhiyun MX53_PAD_EIM_DA1__EMI_NAND_WEIM_DA_1 0xa4 62*4882a593Smuzhiyun MX53_PAD_EIM_DA2__EMI_NAND_WEIM_DA_2 0xa4 63*4882a593Smuzhiyun MX53_PAD_EIM_DA3__EMI_NAND_WEIM_DA_3 0xa4 64*4882a593Smuzhiyun MX53_PAD_EIM_DA4__EMI_NAND_WEIM_DA_4 0xa4 65*4882a593Smuzhiyun MX53_PAD_EIM_DA5__EMI_NAND_WEIM_DA_5 0xa4 66*4882a593Smuzhiyun MX53_PAD_EIM_DA6__EMI_NAND_WEIM_DA_6 0xa4 67*4882a593Smuzhiyun MX53_PAD_EIM_DA7__EMI_NAND_WEIM_DA_7 0xa4 68*4882a593Smuzhiyun MX53_PAD_EIM_DA8__EMI_NAND_WEIM_DA_8 0xa4 69*4882a593Smuzhiyun MX53_PAD_EIM_DA9__EMI_NAND_WEIM_DA_9 0xa4 70*4882a593Smuzhiyun MX53_PAD_EIM_DA10__EMI_NAND_WEIM_DA_10 0xa4 71*4882a593Smuzhiyun MX53_PAD_EIM_DA11__EMI_NAND_WEIM_DA_11 0xa4 72*4882a593Smuzhiyun MX53_PAD_EIM_DA12__EMI_NAND_WEIM_DA_12 0xa4 73*4882a593Smuzhiyun MX53_PAD_EIM_DA13__EMI_NAND_WEIM_DA_13 0xa4 74*4882a593Smuzhiyun MX53_PAD_EIM_DA14__EMI_NAND_WEIM_DA_14 0xa4 75*4882a593Smuzhiyun MX53_PAD_EIM_DA15__EMI_NAND_WEIM_DA_15 0xa4 76*4882a593Smuzhiyun MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 0xa4 77*4882a593Smuzhiyun MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 0xa4 78*4882a593Smuzhiyun MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 0xa4 79*4882a593Smuzhiyun MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 0xa4 80*4882a593Smuzhiyun MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 0xa4 81*4882a593Smuzhiyun MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 0xa4 82*4882a593Smuzhiyun MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 0xa4 83*4882a593Smuzhiyun MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 0xa4 84*4882a593Smuzhiyun MX53_PAD_PATA_DATA8__EMI_NANDF_D_8 0xa4 85*4882a593Smuzhiyun MX53_PAD_PATA_DATA9__EMI_NANDF_D_9 0xa4 86*4882a593Smuzhiyun MX53_PAD_PATA_DATA10__EMI_NANDF_D_10 0xa4 87*4882a593Smuzhiyun MX53_PAD_PATA_DATA11__EMI_NANDF_D_11 0xa4 88*4882a593Smuzhiyun MX53_PAD_PATA_DATA12__EMI_NANDF_D_12 0xa4 89*4882a593Smuzhiyun MX53_PAD_PATA_DATA13__EMI_NANDF_D_13 0xa4 90*4882a593Smuzhiyun MX53_PAD_PATA_DATA14__EMI_NANDF_D_14 0xa4 91*4882a593Smuzhiyun MX53_PAD_PATA_DATA15__EMI_NANDF_D_15 0xa4 92*4882a593Smuzhiyun MX53_PAD_NANDF_CLE__GPIO6_7 0x00000001 93*4882a593Smuzhiyun MX53_PAD_NANDF_WP_B__GPIO6_9 0x00000001 94*4882a593Smuzhiyun MX53_PAD_NANDF_ALE__GPIO6_8 0x00000001 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun MX53_PAD_EIM_D23__GPIO3_23 0x80000000 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000 99*4882a593Smuzhiyun MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000 100*4882a593Smuzhiyun MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000 101*4882a593Smuzhiyun MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5 104*4882a593Smuzhiyun MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5 105*4882a593Smuzhiyun MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5 106*4882a593Smuzhiyun MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5 107*4882a593Smuzhiyun MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5 108*4882a593Smuzhiyun MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5 111*4882a593Smuzhiyun MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5 112*4882a593Smuzhiyun MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5 113*4882a593Smuzhiyun MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5 114*4882a593Smuzhiyun MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5 115*4882a593Smuzhiyun MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun MX53_PAD_FEC_MDC__FEC_MDC 0x4 118*4882a593Smuzhiyun MX53_PAD_FEC_MDIO__FEC_MDIO 0x1fc 119*4882a593Smuzhiyun MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x180 120*4882a593Smuzhiyun MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x180 121*4882a593Smuzhiyun MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x180 122*4882a593Smuzhiyun MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x180 123*4882a593Smuzhiyun MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x180 124*4882a593Smuzhiyun MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x4 125*4882a593Smuzhiyun MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x4 126*4882a593Smuzhiyun MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x4 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun MX53_PAD_CSI0_DAT8__I2C1_SDA 0x400001ec 129*4882a593Smuzhiyun MX53_PAD_CSI0_DAT9__I2C1_SCL 0x400001ec 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000 132*4882a593Smuzhiyun MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun MX53_PAD_DI0_DISP_CLK__IPU_DI0_DISP_CLK 0x5 135*4882a593Smuzhiyun MX53_PAD_DI0_PIN15__IPU_DI0_PIN15 0x5 136*4882a593Smuzhiyun MX53_PAD_DI0_PIN2__IPU_DI0_PIN2 0x5 137*4882a593Smuzhiyun MX53_PAD_DI0_PIN3__IPU_DI0_PIN3 0x5 138*4882a593Smuzhiyun MX53_PAD_DI0_PIN4__IPU_DI0_PIN4 0x5 139*4882a593Smuzhiyun MX53_PAD_DISP0_DAT0__IPU_DISP0_DAT_0 0x5 140*4882a593Smuzhiyun MX53_PAD_DISP0_DAT1__IPU_DISP0_DAT_1 0x5 141*4882a593Smuzhiyun MX53_PAD_DISP0_DAT2__IPU_DISP0_DAT_2 0x5 142*4882a593Smuzhiyun MX53_PAD_DISP0_DAT3__IPU_DISP0_DAT_3 0x5 143*4882a593Smuzhiyun MX53_PAD_DISP0_DAT4__IPU_DISP0_DAT_4 0x5 144*4882a593Smuzhiyun MX53_PAD_DISP0_DAT5__IPU_DISP0_DAT_5 0x5 145*4882a593Smuzhiyun MX53_PAD_DISP0_DAT6__IPU_DISP0_DAT_6 0x5 146*4882a593Smuzhiyun MX53_PAD_DISP0_DAT7__IPU_DISP0_DAT_7 0x5 147*4882a593Smuzhiyun MX53_PAD_DISP0_DAT8__IPU_DISP0_DAT_8 0x5 148*4882a593Smuzhiyun MX53_PAD_DISP0_DAT9__IPU_DISP0_DAT_9 0x5 149*4882a593Smuzhiyun MX53_PAD_DISP0_DAT10__IPU_DISP0_DAT_10 0x5 150*4882a593Smuzhiyun MX53_PAD_DISP0_DAT11__IPU_DISP0_DAT_11 0x5 151*4882a593Smuzhiyun MX53_PAD_DISP0_DAT12__IPU_DISP0_DAT_12 0x5 152*4882a593Smuzhiyun MX53_PAD_DISP0_DAT13__IPU_DISP0_DAT_13 0x5 153*4882a593Smuzhiyun MX53_PAD_DISP0_DAT14__IPU_DISP0_DAT_14 0x5 154*4882a593Smuzhiyun MX53_PAD_DISP0_DAT15__IPU_DISP0_DAT_15 0x5 155*4882a593Smuzhiyun MX53_PAD_DISP0_DAT16__IPU_DISP0_DAT_16 0x5 156*4882a593Smuzhiyun MX53_PAD_DISP0_DAT17__IPU_DISP0_DAT_17 0x5 157*4882a593Smuzhiyun MX53_PAD_DISP0_DAT18__IPU_DISP0_DAT_18 0x5 158*4882a593Smuzhiyun MX53_PAD_DISP0_DAT19__IPU_DISP0_DAT_19 0x5 159*4882a593Smuzhiyun MX53_PAD_DISP0_DAT20__IPU_DISP0_DAT_20 0x5 160*4882a593Smuzhiyun MX53_PAD_DISP0_DAT21__IPU_DISP0_DAT_21 0x5 161*4882a593Smuzhiyun MX53_PAD_DISP0_DAT22__IPU_DISP0_DAT_22 0x5 162*4882a593Smuzhiyun MX53_PAD_DISP0_DAT23__IPU_DISP0_DAT_23 0x5 163*4882a593Smuzhiyun >; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun pinctrl_uart2: uart2grp { 167*4882a593Smuzhiyun fsl,pins = < 168*4882a593Smuzhiyun MX53_PAD_EIM_D26__UART2_RXD_MUX 0x1e4 169*4882a593Smuzhiyun MX53_PAD_EIM_D27__UART2_TXD_MUX 0x1e4 170*4882a593Smuzhiyun MX53_PAD_EIM_D28__UART2_RTS 0x1e4 171*4882a593Smuzhiyun MX53_PAD_EIM_D29__UART2_CTS 0x1e4 172*4882a593Smuzhiyun >; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun}; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun&uart2 { 178*4882a593Smuzhiyun pinctrl-names = "default"; 179*4882a593Smuzhiyun uart-has-rtscts; 180*4882a593Smuzhiyun fsl,dte-mode; 181*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_uart2>; 182*4882a593Smuzhiyun status = "okay"; 183*4882a593Smuzhiyun}; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun&fec { 186*4882a593Smuzhiyun pinctrl-names = "default"; 187*4882a593Smuzhiyun phy-mode = "rmii"; 188*4882a593Smuzhiyun phy-reset-gpios = <&gpio7 6 0>; 189*4882a593Smuzhiyun status = "okay"; 190*4882a593Smuzhiyun}; 191