1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * DTS File for HiSilicon Hi3798cv200 SoC. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (c) 2016-2017 HiSilicon Technologies Co., Ltd. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Released under the GPLv2 only. 7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun#include <dt-bindings/clock/histb-clock.h> 11*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 12*4882a593Smuzhiyun#include <dt-bindings/reset/ti-syscon.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/ { 15*4882a593Smuzhiyun compatible = "hisilicon,hi3798cv200"; 16*4882a593Smuzhiyun interrupt-parent = <&gic>; 17*4882a593Smuzhiyun #address-cells = <2>; 18*4882a593Smuzhiyun #size-cells = <2>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun psci { 21*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 22*4882a593Smuzhiyun method = "smc"; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun cpus { 26*4882a593Smuzhiyun #address-cells = <2>; 27*4882a593Smuzhiyun #size-cells = <0>; 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun cpu@0 { 30*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 31*4882a593Smuzhiyun device_type = "cpu"; 32*4882a593Smuzhiyun reg = <0x0 0x0>; 33*4882a593Smuzhiyun enable-method = "psci"; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun cpu@1 { 37*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 38*4882a593Smuzhiyun device_type = "cpu"; 39*4882a593Smuzhiyun reg = <0x0 0x1>; 40*4882a593Smuzhiyun enable-method = "psci"; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun cpu@2 { 44*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 45*4882a593Smuzhiyun device_type = "cpu"; 46*4882a593Smuzhiyun reg = <0x0 0x2>; 47*4882a593Smuzhiyun enable-method = "psci"; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun cpu@3 { 51*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 52*4882a593Smuzhiyun device_type = "cpu"; 53*4882a593Smuzhiyun reg = <0x0 0x3>; 54*4882a593Smuzhiyun enable-method = "psci"; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun gic: interrupt-controller@f1001000 { 59*4882a593Smuzhiyun compatible = "arm,gic-400"; 60*4882a593Smuzhiyun reg = <0x0 0xf1001000 0x0 0x1000>, /* GICD */ 61*4882a593Smuzhiyun <0x0 0xf1002000 0x0 0x100>; /* GICC */ 62*4882a593Smuzhiyun #address-cells = <0>; 63*4882a593Smuzhiyun #interrupt-cells = <3>; 64*4882a593Smuzhiyun interrupt-controller; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun timer { 68*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 69*4882a593Smuzhiyun interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | 70*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>, 71*4882a593Smuzhiyun <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | 72*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>, 73*4882a593Smuzhiyun <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | 74*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>, 75*4882a593Smuzhiyun <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | 76*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW)>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun soc: soc@f0000000 { 80*4882a593Smuzhiyun compatible = "simple-bus"; 81*4882a593Smuzhiyun #address-cells = <1>; 82*4882a593Smuzhiyun #size-cells = <1>; 83*4882a593Smuzhiyun ranges = <0x0 0x0 0xf0000000 0x10000000>; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun crg: clock-reset-controller@8a22000 { 86*4882a593Smuzhiyun compatible = "hisilicon,hi3798cv200-crg", "syscon", "simple-mfd"; 87*4882a593Smuzhiyun reg = <0x8a22000 0x1000>; 88*4882a593Smuzhiyun #clock-cells = <1>; 89*4882a593Smuzhiyun #reset-cells = <2>; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun gmacphyrst: reset-controller { 92*4882a593Smuzhiyun compatible = "ti,syscon-reset"; 93*4882a593Smuzhiyun #reset-cells = <1>; 94*4882a593Smuzhiyun ti,reset-bits = 95*4882a593Smuzhiyun <0xcc 12 0xcc 12 0 0 (ASSERT_CLEAR | 96*4882a593Smuzhiyun DEASSERT_SET|STATUS_NONE)>, 97*4882a593Smuzhiyun <0xcc 13 0xcc 13 0 0 (ASSERT_CLEAR | 98*4882a593Smuzhiyun DEASSERT_SET|STATUS_NONE)>; 99*4882a593Smuzhiyun }; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun sysctrl: system-controller@8000000 { 103*4882a593Smuzhiyun compatible = "hisilicon,hi3798cv200-sysctrl", "syscon"; 104*4882a593Smuzhiyun reg = <0x8000000 0x1000>; 105*4882a593Smuzhiyun #clock-cells = <1>; 106*4882a593Smuzhiyun #reset-cells = <2>; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun uart0: serial@8b00000 { 110*4882a593Smuzhiyun compatible = "arm,pl011", "arm,primecell"; 111*4882a593Smuzhiyun reg = <0x8b00000 0x1000>; 112*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 113*4882a593Smuzhiyun clocks = <&sysctrl HISTB_UART0_CLK>; 114*4882a593Smuzhiyun clock-names = "apb_pclk"; 115*4882a593Smuzhiyun status = "disabled"; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun uart2: serial@8b02000 { 119*4882a593Smuzhiyun compatible = "arm,pl011", "arm,primecell"; 120*4882a593Smuzhiyun reg = <0x8b02000 0x1000>; 121*4882a593Smuzhiyun interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 122*4882a593Smuzhiyun clocks = <&crg HISTB_UART2_CLK>; 123*4882a593Smuzhiyun clock-names = "apb_pclk"; 124*4882a593Smuzhiyun status = "disabled"; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun i2c0: i2c@8b10000 { 128*4882a593Smuzhiyun compatible = "hisilicon,hix5hd2-i2c"; 129*4882a593Smuzhiyun reg = <0x8b10000 0x1000>; 130*4882a593Smuzhiyun #address-cells = <1>; 131*4882a593Smuzhiyun #size-cells = <0>; 132*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 133*4882a593Smuzhiyun clock-frequency = <400000>; 134*4882a593Smuzhiyun clocks = <&crg HISTB_I2C0_CLK>; 135*4882a593Smuzhiyun status = "disabled"; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun i2c1: i2c@8b11000 { 139*4882a593Smuzhiyun compatible = "hisilicon,hix5hd2-i2c"; 140*4882a593Smuzhiyun reg = <0x8b11000 0x1000>; 141*4882a593Smuzhiyun #address-cells = <1>; 142*4882a593Smuzhiyun #size-cells = <0>; 143*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 144*4882a593Smuzhiyun clock-frequency = <400000>; 145*4882a593Smuzhiyun clocks = <&crg HISTB_I2C1_CLK>; 146*4882a593Smuzhiyun status = "disabled"; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun i2c2: i2c@8b12000 { 150*4882a593Smuzhiyun compatible = "hisilicon,hix5hd2-i2c"; 151*4882a593Smuzhiyun reg = <0x8b12000 0x1000>; 152*4882a593Smuzhiyun #address-cells = <1>; 153*4882a593Smuzhiyun #size-cells = <0>; 154*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 155*4882a593Smuzhiyun clock-frequency = <400000>; 156*4882a593Smuzhiyun clocks = <&crg HISTB_I2C2_CLK>; 157*4882a593Smuzhiyun status = "disabled"; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun i2c3: i2c@8b13000 { 161*4882a593Smuzhiyun compatible = "hisilicon,hix5hd2-i2c"; 162*4882a593Smuzhiyun reg = <0x8b13000 0x1000>; 163*4882a593Smuzhiyun #address-cells = <1>; 164*4882a593Smuzhiyun #size-cells = <0>; 165*4882a593Smuzhiyun interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 166*4882a593Smuzhiyun clock-frequency = <400000>; 167*4882a593Smuzhiyun clocks = <&crg HISTB_I2C3_CLK>; 168*4882a593Smuzhiyun status = "disabled"; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun i2c4: i2c@8b14000 { 172*4882a593Smuzhiyun compatible = "hisilicon,hix5hd2-i2c"; 173*4882a593Smuzhiyun reg = <0x8b14000 0x1000>; 174*4882a593Smuzhiyun #address-cells = <1>; 175*4882a593Smuzhiyun #size-cells = <0>; 176*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 177*4882a593Smuzhiyun clock-frequency = <400000>; 178*4882a593Smuzhiyun clocks = <&crg HISTB_I2C4_CLK>; 179*4882a593Smuzhiyun status = "disabled"; 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun spi0: spi@8b1a000 { 183*4882a593Smuzhiyun compatible = "arm,pl022", "arm,primecell"; 184*4882a593Smuzhiyun reg = <0x8b1a000 0x1000>; 185*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 186*4882a593Smuzhiyun num-cs = <1>; 187*4882a593Smuzhiyun cs-gpios = <&gpio7 1 0>; 188*4882a593Smuzhiyun clocks = <&crg HISTB_SPI0_CLK>; 189*4882a593Smuzhiyun clock-names = "apb_pclk"; 190*4882a593Smuzhiyun #address-cells = <1>; 191*4882a593Smuzhiyun #size-cells = <0>; 192*4882a593Smuzhiyun status = "disabled"; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun emmc: mmc@9830000 { 196*4882a593Smuzhiyun compatible = "snps,dw-mshc"; 197*4882a593Smuzhiyun reg = <0x9830000 0x10000>; 198*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 199*4882a593Smuzhiyun clocks = <&crg HISTB_MMC_CIU_CLK>, 200*4882a593Smuzhiyun <&crg HISTB_MMC_BIU_CLK>; 201*4882a593Smuzhiyun clock-names = "ciu", "biu"; 202*4882a593Smuzhiyun }; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun gpio0: gpio@8b20000 { 205*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 206*4882a593Smuzhiyun reg = <0x8b20000 0x1000>; 207*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 208*4882a593Smuzhiyun gpio-controller; 209*4882a593Smuzhiyun #gpio-cells = <2>; 210*4882a593Smuzhiyun interrupt-controller; 211*4882a593Smuzhiyun #interrupt-cells = <2>; 212*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 213*4882a593Smuzhiyun clock-names = "apb_pclk"; 214*4882a593Smuzhiyun status = "disabled"; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun gpio1: gpio@8b21000 { 218*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 219*4882a593Smuzhiyun reg = <0x8b21000 0x1000>; 220*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 221*4882a593Smuzhiyun gpio-controller; 222*4882a593Smuzhiyun #gpio-cells = <2>; 223*4882a593Smuzhiyun interrupt-controller; 224*4882a593Smuzhiyun #interrupt-cells = <2>; 225*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 226*4882a593Smuzhiyun clock-names = "apb_pclk"; 227*4882a593Smuzhiyun status = "disabled"; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun gpio2: gpio@8b22000 { 231*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 232*4882a593Smuzhiyun reg = <0x8b22000 0x1000>; 233*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 234*4882a593Smuzhiyun gpio-controller; 235*4882a593Smuzhiyun #gpio-cells = <2>; 236*4882a593Smuzhiyun interrupt-controller; 237*4882a593Smuzhiyun #interrupt-cells = <2>; 238*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 239*4882a593Smuzhiyun clock-names = "apb_pclk"; 240*4882a593Smuzhiyun status = "disabled"; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun gpio3: gpio@8b23000 { 244*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 245*4882a593Smuzhiyun reg = <0x8b23000 0x1000>; 246*4882a593Smuzhiyun interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>; 247*4882a593Smuzhiyun gpio-controller; 248*4882a593Smuzhiyun #gpio-cells = <2>; 249*4882a593Smuzhiyun interrupt-controller; 250*4882a593Smuzhiyun #interrupt-cells = <2>; 251*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 252*4882a593Smuzhiyun clock-names = "apb_pclk"; 253*4882a593Smuzhiyun status = "disabled"; 254*4882a593Smuzhiyun }; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun gpio4: gpio@8b24000 { 257*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 258*4882a593Smuzhiyun reg = <0x8b24000 0x1000>; 259*4882a593Smuzhiyun interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>; 260*4882a593Smuzhiyun gpio-controller; 261*4882a593Smuzhiyun #gpio-cells = <2>; 262*4882a593Smuzhiyun interrupt-controller; 263*4882a593Smuzhiyun #interrupt-cells = <2>; 264*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 265*4882a593Smuzhiyun clock-names = "apb_pclk"; 266*4882a593Smuzhiyun status = "disabled"; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun gpio5: gpio@8004000 { 270*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 271*4882a593Smuzhiyun reg = <0x8004000 0x1000>; 272*4882a593Smuzhiyun interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 273*4882a593Smuzhiyun gpio-controller; 274*4882a593Smuzhiyun #gpio-cells = <2>; 275*4882a593Smuzhiyun interrupt-controller; 276*4882a593Smuzhiyun #interrupt-cells = <2>; 277*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 278*4882a593Smuzhiyun clock-names = "apb_pclk"; 279*4882a593Smuzhiyun status = "disabled"; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun gpio6: gpio@8b26000 { 283*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 284*4882a593Smuzhiyun reg = <0x8b26000 0x1000>; 285*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 286*4882a593Smuzhiyun gpio-controller; 287*4882a593Smuzhiyun #gpio-cells = <2>; 288*4882a593Smuzhiyun interrupt-controller; 289*4882a593Smuzhiyun #interrupt-cells = <2>; 290*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 291*4882a593Smuzhiyun clock-names = "apb_pclk"; 292*4882a593Smuzhiyun status = "disabled"; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun gpio7: gpio@8b27000 { 296*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 297*4882a593Smuzhiyun reg = <0x8b27000 0x1000>; 298*4882a593Smuzhiyun interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>; 299*4882a593Smuzhiyun gpio-controller; 300*4882a593Smuzhiyun #gpio-cells = <2>; 301*4882a593Smuzhiyun interrupt-controller; 302*4882a593Smuzhiyun #interrupt-cells = <2>; 303*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 304*4882a593Smuzhiyun clock-names = "apb_pclk"; 305*4882a593Smuzhiyun status = "disabled"; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun gpio8: gpio@8b28000 { 309*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 310*4882a593Smuzhiyun reg = <0x8b28000 0x1000>; 311*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 312*4882a593Smuzhiyun gpio-controller; 313*4882a593Smuzhiyun #gpio-cells = <2>; 314*4882a593Smuzhiyun interrupt-controller; 315*4882a593Smuzhiyun #interrupt-cells = <2>; 316*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 317*4882a593Smuzhiyun clock-names = "apb_pclk"; 318*4882a593Smuzhiyun status = "disabled"; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun gpio9: gpio@8b29000 { 322*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 323*4882a593Smuzhiyun reg = <0x8b29000 0x1000>; 324*4882a593Smuzhiyun interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>; 325*4882a593Smuzhiyun gpio-controller; 326*4882a593Smuzhiyun #gpio-cells = <2>; 327*4882a593Smuzhiyun interrupt-controller; 328*4882a593Smuzhiyun #interrupt-cells = <2>; 329*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 330*4882a593Smuzhiyun clock-names = "apb_pclk"; 331*4882a593Smuzhiyun status = "disabled"; 332*4882a593Smuzhiyun }; 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun gpio10: gpio@8b2a000 { 335*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 336*4882a593Smuzhiyun reg = <0x8b2a000 0x1000>; 337*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 338*4882a593Smuzhiyun gpio-controller; 339*4882a593Smuzhiyun #gpio-cells = <2>; 340*4882a593Smuzhiyun interrupt-controller; 341*4882a593Smuzhiyun #interrupt-cells = <2>; 342*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 343*4882a593Smuzhiyun clock-names = "apb_pclk"; 344*4882a593Smuzhiyun status = "disabled"; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun gpio11: gpio@8b2b000 { 348*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 349*4882a593Smuzhiyun reg = <0x8b2b000 0x1000>; 350*4882a593Smuzhiyun interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>; 351*4882a593Smuzhiyun gpio-controller; 352*4882a593Smuzhiyun #gpio-cells = <2>; 353*4882a593Smuzhiyun interrupt-controller; 354*4882a593Smuzhiyun #interrupt-cells = <2>; 355*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 356*4882a593Smuzhiyun clock-names = "apb_pclk"; 357*4882a593Smuzhiyun status = "disabled"; 358*4882a593Smuzhiyun }; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun gpio12: gpio@8b2c000 { 361*4882a593Smuzhiyun compatible = "arm,pl061", "arm,primecell"; 362*4882a593Smuzhiyun reg = <0x8b2c000 0x1000>; 363*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 364*4882a593Smuzhiyun gpio-controller; 365*4882a593Smuzhiyun #gpio-cells = <2>; 366*4882a593Smuzhiyun interrupt-controller; 367*4882a593Smuzhiyun #interrupt-cells = <2>; 368*4882a593Smuzhiyun clocks = <&crg HISTB_APB_CLK>; 369*4882a593Smuzhiyun clock-names = "apb_pclk"; 370*4882a593Smuzhiyun status = "disabled"; 371*4882a593Smuzhiyun }; 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun gmac0: ethernet@9840000 { 374*4882a593Smuzhiyun compatible = "hisilicon,hi3798cv200-gmac", "hisilicon,hisi-gmac-v2"; 375*4882a593Smuzhiyun reg = <0x9840000 0x1000>, 376*4882a593Smuzhiyun <0x984300c 0x4>; 377*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 378*4882a593Smuzhiyun clocks = <&crg HISTB_ETH0_MAC_CLK>, 379*4882a593Smuzhiyun <&crg HISTB_ETH0_MACIF_CLK>; 380*4882a593Smuzhiyun clock-names = "mac_core", "mac_ifc"; 381*4882a593Smuzhiyun resets = <&crg 0xcc 8>, 382*4882a593Smuzhiyun <&crg 0xcc 10>, 383*4882a593Smuzhiyun <&gmacphyrst 0>; 384*4882a593Smuzhiyun reset-names = "mac_core", "mac_ifc", "phy"; 385*4882a593Smuzhiyun status = "disabled"; 386*4882a593Smuzhiyun }; 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun gmac1: ethernet@9841000 { 389*4882a593Smuzhiyun compatible = "hisilicon,hi3798cv200-gmac", "hisilicon,hisi-gmac-v2"; 390*4882a593Smuzhiyun reg = <0x9841000 0x1000>, 391*4882a593Smuzhiyun <0x9843010 0x4>; 392*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 393*4882a593Smuzhiyun clocks = <&crg HISTB_ETH1_MAC_CLK>, 394*4882a593Smuzhiyun <&crg HISTB_ETH1_MACIF_CLK>; 395*4882a593Smuzhiyun clock-names = "mac_core", "mac_ifc"; 396*4882a593Smuzhiyun resets = <&crg 0xcc 9>, 397*4882a593Smuzhiyun <&crg 0xcc 11>, 398*4882a593Smuzhiyun <&gmacphyrst 1>; 399*4882a593Smuzhiyun reset-names = "mac_core", "mac_ifc", "phy"; 400*4882a593Smuzhiyun status = "disabled"; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun ir: ir@8001000 { 404*4882a593Smuzhiyun compatible = "hisilicon,hix5hd2-ir"; 405*4882a593Smuzhiyun reg = <0x8001000 0x1000>; 406*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 407*4882a593Smuzhiyun clocks = <&sysctrl HISTB_IR_CLK>; 408*4882a593Smuzhiyun status = "disabled"; 409*4882a593Smuzhiyun }; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun}; 412