xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/fsl-ls1043a-qds.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Device Tree Include file for Freescale Layerscape-1043A family SoC.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015, Freescale Semiconductor
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Mingkai Hu <Mingkai.hu@freescale.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun * License version 2.  This program is licensed "as is" without any
10*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun/include/ "fsl-ls1043a.dtsi"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	model = "LS1043A QDS Board";
17*4882a593Smuzhiyun	aliases {
18*4882a593Smuzhiyun		spi0 = &qspi;
19*4882a593Smuzhiyun		spi1 = &dspi0;
20*4882a593Smuzhiyun	};
21*4882a593Smuzhiyun};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun&dspi0 {
24*4882a593Smuzhiyun	bus-num = <0>;
25*4882a593Smuzhiyun	status = "okay";
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	dflash0: n25q128a {
28*4882a593Smuzhiyun		#address-cells = <1>;
29*4882a593Smuzhiyun		#size-cells = <1>;
30*4882a593Smuzhiyun		compatible = "spi-flash";
31*4882a593Smuzhiyun		spi-max-frequency = <1000000>; /* input clock */
32*4882a593Smuzhiyun		spi-cpol;
33*4882a593Smuzhiyun		spi-cpha;
34*4882a593Smuzhiyun		reg = <0>;
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	dflash1: sst25wf040b {
38*4882a593Smuzhiyun		#address-cells = <1>;
39*4882a593Smuzhiyun		#size-cells = <1>;
40*4882a593Smuzhiyun		compatible = "spi-flash";
41*4882a593Smuzhiyun		spi-max-frequency = <3500000>;
42*4882a593Smuzhiyun		spi-cpol;
43*4882a593Smuzhiyun		spi-cpha;
44*4882a593Smuzhiyun		reg = <1>;
45*4882a593Smuzhiyun	};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun	dflash2: en25s64 {
48*4882a593Smuzhiyun		#address-cells = <1>;
49*4882a593Smuzhiyun		#size-cells = <1>;
50*4882a593Smuzhiyun		compatible = "spi-flash";
51*4882a593Smuzhiyun		spi-max-frequency = <3500000>;
52*4882a593Smuzhiyun		spi-cpol;
53*4882a593Smuzhiyun		spi-cpha;
54*4882a593Smuzhiyun		reg = <2>;
55*4882a593Smuzhiyun	};
56*4882a593Smuzhiyun};
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun&qspi {
59*4882a593Smuzhiyun	bus-num = <0>;
60*4882a593Smuzhiyun	status = "okay";
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun	qflash0: s25fl128s@0 {
63*4882a593Smuzhiyun		#address-cells = <1>;
64*4882a593Smuzhiyun		#size-cells = <1>;
65*4882a593Smuzhiyun		compatible = "spi-flash";
66*4882a593Smuzhiyun		spi-max-frequency = <20000000>;
67*4882a593Smuzhiyun		reg = <0>;
68*4882a593Smuzhiyun	};
69*4882a593Smuzhiyun};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun&i2c0 {
72*4882a593Smuzhiyun	status = "okay";
73*4882a593Smuzhiyun	pca9547@77 {
74*4882a593Smuzhiyun		compatible = "philips,pca9547";
75*4882a593Smuzhiyun		reg = <0x77>;
76*4882a593Smuzhiyun		#address-cells = <1>;
77*4882a593Smuzhiyun		#size-cells = <0>;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun		i2c@0 {
80*4882a593Smuzhiyun			#address-cells = <1>;
81*4882a593Smuzhiyun			#size-cells = <0>;
82*4882a593Smuzhiyun			reg = <0x0>;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun			rtc@68 {
85*4882a593Smuzhiyun				compatible = "dallas,ds3232";
86*4882a593Smuzhiyun				reg = <0x68>;
87*4882a593Smuzhiyun				/* IRQ10_B */
88*4882a593Smuzhiyun				interrupts = <0 150 0x4>;
89*4882a593Smuzhiyun			};
90*4882a593Smuzhiyun		};
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun		i2c@2 {
93*4882a593Smuzhiyun			#address-cells = <1>;
94*4882a593Smuzhiyun			#size-cells = <0>;
95*4882a593Smuzhiyun			reg = <0x2>;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun			ina220@40 {
98*4882a593Smuzhiyun				compatible = "ti,ina220";
99*4882a593Smuzhiyun				reg = <0x40>;
100*4882a593Smuzhiyun				shunt-resistor = <1000>;
101*4882a593Smuzhiyun			};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun			ina220@41 {
104*4882a593Smuzhiyun				compatible = "ti,ina220";
105*4882a593Smuzhiyun				reg = <0x41>;
106*4882a593Smuzhiyun				shunt-resistor = <1000>;
107*4882a593Smuzhiyun			};
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun		i2c@3 {
111*4882a593Smuzhiyun			#address-cells = <1>;
112*4882a593Smuzhiyun			#size-cells = <0>;
113*4882a593Smuzhiyun			reg = <0x3>;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun			eeprom@56 {
116*4882a593Smuzhiyun				compatible = "at24,24c512";
117*4882a593Smuzhiyun				reg = <0x56>;
118*4882a593Smuzhiyun			};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun			eeprom@57 {
121*4882a593Smuzhiyun				compatible = "at24,24c512";
122*4882a593Smuzhiyun				reg = <0x57>;
123*4882a593Smuzhiyun			};
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun			adt7461a@4c {
126*4882a593Smuzhiyun				compatible = "adt7461a";
127*4882a593Smuzhiyun				reg = <0x4c>;
128*4882a593Smuzhiyun			};
129*4882a593Smuzhiyun		};
130*4882a593Smuzhiyun	};
131*4882a593Smuzhiyun};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun&ifc {
134*4882a593Smuzhiyun	#address-cells = <2>;
135*4882a593Smuzhiyun	#size-cells = <1>;
136*4882a593Smuzhiyun	/* NOR, NAND Flashes and FPGA on board */
137*4882a593Smuzhiyun	ranges = <0x0 0x0 0x0 0x60000000 0x08000000
138*4882a593Smuzhiyun		  0x1 0x0 0x0 0x7e800000 0x00010000
139*4882a593Smuzhiyun		  0x2 0x0 0x0 0x7fb00000 0x00000100>;
140*4882a593Smuzhiyun	status = "okay";
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun	nor@0,0 {
143*4882a593Smuzhiyun		#address-cells = <1>;
144*4882a593Smuzhiyun		#size-cells = <1>;
145*4882a593Smuzhiyun		compatible = "cfi-flash";
146*4882a593Smuzhiyun		reg = <0x0 0x0 0x8000000>;
147*4882a593Smuzhiyun		bank-width = <2>;
148*4882a593Smuzhiyun		device-width = <1>;
149*4882a593Smuzhiyun	};
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun	nand@1,0 {
152*4882a593Smuzhiyun		compatible = "fsl,ifc-nand";
153*4882a593Smuzhiyun		#address-cells = <1>;
154*4882a593Smuzhiyun		#size-cells = <1>;
155*4882a593Smuzhiyun		reg = <0x1 0x0 0x10000>;
156*4882a593Smuzhiyun	};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun	fpga: board-control@2,0 {
159*4882a593Smuzhiyun		#address-cells = <1>;
160*4882a593Smuzhiyun		#size-cells = <1>;
161*4882a593Smuzhiyun		compatible = "simple-bus";
162*4882a593Smuzhiyun		reg = <0x2 0x0 0x0000100>;
163*4882a593Smuzhiyun		bank-width = <1>;
164*4882a593Smuzhiyun		device-width = <1>;
165*4882a593Smuzhiyun		ranges = <0 2 0 0x100>;
166*4882a593Smuzhiyun	};
167*4882a593Smuzhiyun};
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun&duart0 {
170*4882a593Smuzhiyun	status = "okay";
171*4882a593Smuzhiyun};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun&duart1 {
174*4882a593Smuzhiyun	status = "okay";
175*4882a593Smuzhiyun};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun&lpuart0 {
178*4882a593Smuzhiyun	status = "okay";
179*4882a593Smuzhiyun};
180