xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/dra72-evm-common.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2014-2016 Texas Instruments Incorporated - http://www.ti.com/
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
5*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as
6*4882a593Smuzhiyun * published by the Free Software Foundation.
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun/dts-v1/;
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun#include "dra72x.dtsi"
11*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
12*4882a593Smuzhiyun#include <dt-bindings/clk/ti-dra7-atl.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun/ {
15*4882a593Smuzhiyun	compatible = "ti,dra72-evm", "ti,dra722", "ti,dra72", "ti,dra7";
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun	aliases {
18*4882a593Smuzhiyun		display0 = &hdmi0;
19*4882a593Smuzhiyun	};
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	chosen {
22*4882a593Smuzhiyun		stdout-path = &uart1;
23*4882a593Smuzhiyun		tick-timer = &timer2;
24*4882a593Smuzhiyun	};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun	evm_12v0: fixedregulator-evm12v0 {
27*4882a593Smuzhiyun		/* main supply */
28*4882a593Smuzhiyun		compatible = "regulator-fixed";
29*4882a593Smuzhiyun		regulator-name = "evm_12v0";
30*4882a593Smuzhiyun		regulator-min-microvolt = <12000000>;
31*4882a593Smuzhiyun		regulator-max-microvolt = <12000000>;
32*4882a593Smuzhiyun		regulator-always-on;
33*4882a593Smuzhiyun		regulator-boot-on;
34*4882a593Smuzhiyun	};
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun	evm_5v0: fixedregulator-evm5v0 {
37*4882a593Smuzhiyun		/* Output 1 of TPS43351QDAPRQ1 on dra72-evm */
38*4882a593Smuzhiyun		/* Output 1 of LM5140QRWGTQ1 on dra71-evm */
39*4882a593Smuzhiyun		compatible = "regulator-fixed";
40*4882a593Smuzhiyun		regulator-name = "evm_5v0";
41*4882a593Smuzhiyun		regulator-min-microvolt = <5000000>;
42*4882a593Smuzhiyun		regulator-max-microvolt = <5000000>;
43*4882a593Smuzhiyun		vin-supply = <&evm_12v0>;
44*4882a593Smuzhiyun		regulator-always-on;
45*4882a593Smuzhiyun		regulator-boot-on;
46*4882a593Smuzhiyun	};
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun	vsys_3v3: fixedregulator-vsys3v3 {
49*4882a593Smuzhiyun		/* Output 2 of TPS43351QDAPRQ1 on dra72-evm */
50*4882a593Smuzhiyun		/* Output 2 of LM5140QRWGTQ1 on dra71-evm */
51*4882a593Smuzhiyun		compatible = "regulator-fixed";
52*4882a593Smuzhiyun		regulator-name = "vsys_3v3";
53*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
54*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
55*4882a593Smuzhiyun		vin-supply = <&evm_12v0>;
56*4882a593Smuzhiyun		regulator-always-on;
57*4882a593Smuzhiyun		regulator-boot-on;
58*4882a593Smuzhiyun	};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun	evm_3v3_sw: fixedregulator-evm_3v3 {
61*4882a593Smuzhiyun		/* TPS22965DSG */
62*4882a593Smuzhiyun		compatible = "regulator-fixed";
63*4882a593Smuzhiyun		regulator-name = "evm_3v3";
64*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
65*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
66*4882a593Smuzhiyun		vin-supply = <&vsys_3v3>;
67*4882a593Smuzhiyun		regulator-always-on;
68*4882a593Smuzhiyun		regulator-boot-on;
69*4882a593Smuzhiyun	};
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun	aic_dvdd: fixedregulator-aic_dvdd {
72*4882a593Smuzhiyun		/* TPS77018DBVT */
73*4882a593Smuzhiyun		compatible = "regulator-fixed";
74*4882a593Smuzhiyun		regulator-name = "aic_dvdd";
75*4882a593Smuzhiyun		vin-supply = <&evm_3v3_sw>;
76*4882a593Smuzhiyun		regulator-min-microvolt = <1800000>;
77*4882a593Smuzhiyun		regulator-max-microvolt = <1800000>;
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	evm_3v3_sd: fixedregulator-sd {
81*4882a593Smuzhiyun		compatible = "regulator-fixed";
82*4882a593Smuzhiyun		regulator-name = "evm_3v3_sd";
83*4882a593Smuzhiyun		regulator-min-microvolt = <3300000>;
84*4882a593Smuzhiyun		regulator-max-microvolt = <3300000>;
85*4882a593Smuzhiyun		vin-supply = <&evm_3v3_sw>;
86*4882a593Smuzhiyun		enable-active-high;
87*4882a593Smuzhiyun		gpio = <&pcf_gpio_21 5 GPIO_ACTIVE_HIGH>;
88*4882a593Smuzhiyun	};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	extcon_usb1: extcon_usb1 {
91*4882a593Smuzhiyun		compatible = "linux,extcon-usb-gpio";
92*4882a593Smuzhiyun		id-gpio = <&pcf_gpio_21 1 GPIO_ACTIVE_HIGH>;
93*4882a593Smuzhiyun	};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun	extcon_usb2: extcon_usb2 {
96*4882a593Smuzhiyun		compatible = "linux,extcon-usb-gpio";
97*4882a593Smuzhiyun		id-gpio = <&pcf_gpio_21 2 GPIO_ACTIVE_HIGH>;
98*4882a593Smuzhiyun	};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun	hdmi0: connector {
101*4882a593Smuzhiyun		compatible = "hdmi-connector";
102*4882a593Smuzhiyun		label = "hdmi";
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun		type = "a";
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun		port {
107*4882a593Smuzhiyun			hdmi_connector_in: endpoint {
108*4882a593Smuzhiyun				remote-endpoint = <&tpd12s015_out>;
109*4882a593Smuzhiyun			};
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun	};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun	tpd12s015: encoder {
114*4882a593Smuzhiyun		compatible = "ti,tpd12s015";
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun		gpios = <&pcf_hdmi 4 GPIO_ACTIVE_HIGH>,	/* P4, CT CP HPD */
117*4882a593Smuzhiyun			<&pcf_hdmi 5 GPIO_ACTIVE_HIGH>,	/* P5, LS OE */
118*4882a593Smuzhiyun			<&gpio7 12 GPIO_ACTIVE_HIGH>;	/* gpio7_12/sp1_cs2, HPD */
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun		ports {
121*4882a593Smuzhiyun			#address-cells = <1>;
122*4882a593Smuzhiyun			#size-cells = <0>;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun			port@0 {
125*4882a593Smuzhiyun				reg = <0>;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun				tpd12s015_in: endpoint {
128*4882a593Smuzhiyun					remote-endpoint = <&hdmi_out>;
129*4882a593Smuzhiyun				};
130*4882a593Smuzhiyun			};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun			port@1 {
133*4882a593Smuzhiyun				reg = <1>;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun				tpd12s015_out: endpoint {
136*4882a593Smuzhiyun					remote-endpoint = <&hdmi_connector_in>;
137*4882a593Smuzhiyun				};
138*4882a593Smuzhiyun			};
139*4882a593Smuzhiyun		};
140*4882a593Smuzhiyun	};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun	sound0: sound0 {
143*4882a593Smuzhiyun		compatible = "simple-audio-card";
144*4882a593Smuzhiyun		simple-audio-card,name = "DRA7xx-EVM";
145*4882a593Smuzhiyun		simple-audio-card,widgets =
146*4882a593Smuzhiyun			"Headphone", "Headphone Jack",
147*4882a593Smuzhiyun			"Line", "Line Out",
148*4882a593Smuzhiyun			"Microphone", "Mic Jack",
149*4882a593Smuzhiyun			"Line", "Line In";
150*4882a593Smuzhiyun		simple-audio-card,routing =
151*4882a593Smuzhiyun			"Headphone Jack",       "HPLOUT",
152*4882a593Smuzhiyun			"Headphone Jack",       "HPROUT",
153*4882a593Smuzhiyun			"Line Out",		"LLOUT",
154*4882a593Smuzhiyun			"Line Out",		"RLOUT",
155*4882a593Smuzhiyun			"MIC3L",		"Mic Jack",
156*4882a593Smuzhiyun			"MIC3R",		"Mic Jack",
157*4882a593Smuzhiyun			"Mic Jack",		"Mic Bias",
158*4882a593Smuzhiyun			"LINE1L",               "Line In",
159*4882a593Smuzhiyun			"LINE1R",               "Line In";
160*4882a593Smuzhiyun		simple-audio-card,format = "dsp_b";
161*4882a593Smuzhiyun		simple-audio-card,bitclock-master = <&sound0_master>;
162*4882a593Smuzhiyun		simple-audio-card,frame-master = <&sound0_master>;
163*4882a593Smuzhiyun		simple-audio-card,bitclock-inversion;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun		sound0_master: simple-audio-card,cpu {
166*4882a593Smuzhiyun			sound-dai = <&mcasp3>;
167*4882a593Smuzhiyun			system-clock-frequency = <5644800>;
168*4882a593Smuzhiyun		};
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun		simple-audio-card,codec {
171*4882a593Smuzhiyun			sound-dai = <&tlv320aic3106>;
172*4882a593Smuzhiyun			clocks = <&atl_clkin2_ck>;
173*4882a593Smuzhiyun		};
174*4882a593Smuzhiyun	};
175*4882a593Smuzhiyun};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun&dra7_pmx_core {
178*4882a593Smuzhiyun	mmc1_pins_default: mmc1_pins_default {
179*4882a593Smuzhiyun		pinctrl-single,pins = <
180*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x376c, PIN_INPUT | MUX_MODE14)	/* mmc1sdcd.gpio219 */
181*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3754, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_clk.clk */
182*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3758, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_cmd.cmd */
183*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x375c, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat0.dat0 */
184*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3760, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat1.dat1 */
185*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3764, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat2.dat2 */
186*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3768, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc1_dat3.dat3 */
187*4882a593Smuzhiyun		>;
188*4882a593Smuzhiyun	};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun	mmc2_pins_default: mmc2_pins_default {
191*4882a593Smuzhiyun		pinctrl-single,pins = <
192*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x349c, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a23.mmc2_clk */
193*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x34b0, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_cs1.mmc2_cmd */
194*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x34a0, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a24.mmc2_dat0 */
195*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x34a4, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a25.mmc2_dat1 */
196*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x34a8, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a26.mmc2_dat2 */
197*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x34ac, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a27.mmc2_dat3 */
198*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x348c, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a19.mmc2_dat4 */
199*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3490, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a20.mmc2_dat5 */
200*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3494, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a21.mmc2_dat6 */
201*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3498, PIN_INPUT_PULLUP | MUX_MODE1) /* gpmc_a22.mmc2_dat7 */
202*4882a593Smuzhiyun		>;
203*4882a593Smuzhiyun	};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun	dcan1_pins_default: dcan1_pins_default {
206*4882a593Smuzhiyun		pinctrl-single,pins = <
207*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x37d0, PIN_OUTPUT_PULLUP | MUX_MODE0) /* dcan1_tx */
208*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3818, PULL_UP | MUX_MODE1)	/* wakeup0.dcan1_rx */
209*4882a593Smuzhiyun		>;
210*4882a593Smuzhiyun	};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun	dcan1_pins_sleep: dcan1_pins_sleep {
213*4882a593Smuzhiyun		pinctrl-single,pins = <
214*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x37d0, MUX_MODE15 | PULL_UP)	/* dcan1_tx.off */
215*4882a593Smuzhiyun			DRA7XX_CORE_IOPAD(0x3818, MUX_MODE15 | PULL_UP)	/* wakeup0.off */
216*4882a593Smuzhiyun		>;
217*4882a593Smuzhiyun	};
218*4882a593Smuzhiyun};
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun&i2c1 {
221*4882a593Smuzhiyun	status = "okay";
222*4882a593Smuzhiyun	clock-frequency = <400000>;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun	pcf_gpio_21: gpio@21 {
225*4882a593Smuzhiyun		compatible = "ti,pcf8575", "nxp,pcf8575";
226*4882a593Smuzhiyun		u-boot,i2c-offset-len = <0>;
227*4882a593Smuzhiyun		reg = <0x21>;
228*4882a593Smuzhiyun		lines-initial-states = <0x1408>;
229*4882a593Smuzhiyun		gpio-controller;
230*4882a593Smuzhiyun		#gpio-cells = <2>;
231*4882a593Smuzhiyun		interrupt-controller;
232*4882a593Smuzhiyun		#interrupt-cells = <2>;
233*4882a593Smuzhiyun	};
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun	tlv320aic3106: tlv320aic3106@19 {
236*4882a593Smuzhiyun		#sound-dai-cells = <0>;
237*4882a593Smuzhiyun		compatible = "ti,tlv320aic3106";
238*4882a593Smuzhiyun		reg = <0x19>;
239*4882a593Smuzhiyun		adc-settle-ms = <40>;
240*4882a593Smuzhiyun		ai3x-micbias-vg = <1>;		/* 2.0V */
241*4882a593Smuzhiyun		status = "okay";
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun		/* Regulators */
244*4882a593Smuzhiyun		AVDD-supply = <&evm_3v3_sw>;
245*4882a593Smuzhiyun		IOVDD-supply = <&evm_3v3_sw>;
246*4882a593Smuzhiyun		DRVDD-supply = <&evm_3v3_sw>;
247*4882a593Smuzhiyun		DVDD-supply = <&aic_dvdd>;
248*4882a593Smuzhiyun	};
249*4882a593Smuzhiyun};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun&i2c5 {
252*4882a593Smuzhiyun	status = "okay";
253*4882a593Smuzhiyun	clock-frequency = <400000>;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun	pcf_hdmi: pcf8575@26 {
256*4882a593Smuzhiyun		compatible = "ti,pcf8575", "nxp,pcf8575";
257*4882a593Smuzhiyun		u-boot,i2c-offset-len = <0>;
258*4882a593Smuzhiyun		reg = <0x26>;
259*4882a593Smuzhiyun		gpio-controller;
260*4882a593Smuzhiyun		#gpio-cells = <2>;
261*4882a593Smuzhiyun		/*
262*4882a593Smuzhiyun		 * initial state is used here to keep the mdio interface
263*4882a593Smuzhiyun		 * selected on RU89 through SEL_VIN4_MUX_S0, VIN2_S1 and
264*4882a593Smuzhiyun		 * VIN2_S0 driven high otherwise Ethernet stops working
265*4882a593Smuzhiyun		 * VIN6_SEL_S0 is low, thus selecting McASP3 over VIN6
266*4882a593Smuzhiyun		 */
267*4882a593Smuzhiyun		lines-initial-states = <0x0f2b>;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun		p1 {
270*4882a593Smuzhiyun			/* vin6_sel_s0: high: VIN6, low: audio */
271*4882a593Smuzhiyun			gpio-hog;
272*4882a593Smuzhiyun			gpios = <1 GPIO_ACTIVE_HIGH>;
273*4882a593Smuzhiyun			output-low;
274*4882a593Smuzhiyun			line-name = "vin6_sel_s0";
275*4882a593Smuzhiyun		};
276*4882a593Smuzhiyun	};
277*4882a593Smuzhiyun};
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun&uart1 {
280*4882a593Smuzhiyun	status = "okay";
281*4882a593Smuzhiyun	interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
282*4882a593Smuzhiyun			      <&dra7_pmx_core 0x3e0>;
283*4882a593Smuzhiyun};
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun&elm {
286*4882a593Smuzhiyun	status = "okay";
287*4882a593Smuzhiyun};
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun&gpmc {
290*4882a593Smuzhiyun	status = "okay";
291*4882a593Smuzhiyun	ranges = <0 0 0x08000000 0x01000000>;	/* minimum GPMC partition = 16MB */
292*4882a593Smuzhiyun	nand@0,0 {
293*4882a593Smuzhiyun		/* To use NAND, DIP switch SW5 must be set like so:
294*4882a593Smuzhiyun		 * SW5.1 (NAND_SELn) = ON (LOW)
295*4882a593Smuzhiyun		 * SW5.9 (GPMC_WPN) = OFF (HIGH)
296*4882a593Smuzhiyun		 */
297*4882a593Smuzhiyun		compatible = "ti,omap2-nand";
298*4882a593Smuzhiyun		reg = <0 0 4>;		/* device IO registers */
299*4882a593Smuzhiyun		interrupt-parent = <&gpmc>;
300*4882a593Smuzhiyun		interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
301*4882a593Smuzhiyun			     <1 IRQ_TYPE_NONE>;	/* termcount */
302*4882a593Smuzhiyun		rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 pin */
303*4882a593Smuzhiyun		ti,nand-ecc-opt = "bch8";
304*4882a593Smuzhiyun		ti,elm-id = <&elm>;
305*4882a593Smuzhiyun		nand-bus-width = <16>;
306*4882a593Smuzhiyun		gpmc,device-width = <2>;
307*4882a593Smuzhiyun		gpmc,sync-clk-ps = <0>;
308*4882a593Smuzhiyun		gpmc,cs-on-ns = <0>;
309*4882a593Smuzhiyun		gpmc,cs-rd-off-ns = <80>;
310*4882a593Smuzhiyun		gpmc,cs-wr-off-ns = <80>;
311*4882a593Smuzhiyun		gpmc,adv-on-ns = <0>;
312*4882a593Smuzhiyun		gpmc,adv-rd-off-ns = <60>;
313*4882a593Smuzhiyun		gpmc,adv-wr-off-ns = <60>;
314*4882a593Smuzhiyun		gpmc,we-on-ns = <10>;
315*4882a593Smuzhiyun		gpmc,we-off-ns = <50>;
316*4882a593Smuzhiyun		gpmc,oe-on-ns = <4>;
317*4882a593Smuzhiyun		gpmc,oe-off-ns = <40>;
318*4882a593Smuzhiyun		gpmc,access-ns = <40>;
319*4882a593Smuzhiyun		gpmc,wr-access-ns = <80>;
320*4882a593Smuzhiyun		gpmc,rd-cycle-ns = <80>;
321*4882a593Smuzhiyun		gpmc,wr-cycle-ns = <80>;
322*4882a593Smuzhiyun		gpmc,bus-turnaround-ns = <0>;
323*4882a593Smuzhiyun		gpmc,cycle2cycle-delay-ns = <0>;
324*4882a593Smuzhiyun		gpmc,clk-activation-ns = <0>;
325*4882a593Smuzhiyun		gpmc,wr-data-mux-bus-ns = <0>;
326*4882a593Smuzhiyun		/* MTD partition table */
327*4882a593Smuzhiyun		/* All SPL-* partitions are sized to minimal length
328*4882a593Smuzhiyun		 * which can be independently programmable. For
329*4882a593Smuzhiyun		 * NAND flash this is equal to size of erase-block */
330*4882a593Smuzhiyun		#address-cells = <1>;
331*4882a593Smuzhiyun		#size-cells = <1>;
332*4882a593Smuzhiyun		partition@0 {
333*4882a593Smuzhiyun			label = "NAND.SPL";
334*4882a593Smuzhiyun			reg = <0x00000000 0x000020000>;
335*4882a593Smuzhiyun		};
336*4882a593Smuzhiyun		partition@1 {
337*4882a593Smuzhiyun			label = "NAND.SPL.backup1";
338*4882a593Smuzhiyun			reg = <0x00020000 0x00020000>;
339*4882a593Smuzhiyun		};
340*4882a593Smuzhiyun		partition@2 {
341*4882a593Smuzhiyun			label = "NAND.SPL.backup2";
342*4882a593Smuzhiyun			reg = <0x00040000 0x00020000>;
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun		partition@3 {
345*4882a593Smuzhiyun			label = "NAND.SPL.backup3";
346*4882a593Smuzhiyun			reg = <0x00060000 0x00020000>;
347*4882a593Smuzhiyun		};
348*4882a593Smuzhiyun		partition@4 {
349*4882a593Smuzhiyun			label = "NAND.u-boot-spl-os";
350*4882a593Smuzhiyun			reg = <0x00080000 0x00040000>;
351*4882a593Smuzhiyun		};
352*4882a593Smuzhiyun		partition@5 {
353*4882a593Smuzhiyun			label = "NAND.u-boot";
354*4882a593Smuzhiyun			reg = <0x000c0000 0x00100000>;
355*4882a593Smuzhiyun		};
356*4882a593Smuzhiyun		partition@6 {
357*4882a593Smuzhiyun			label = "NAND.u-boot-env";
358*4882a593Smuzhiyun			reg = <0x001c0000 0x00020000>;
359*4882a593Smuzhiyun		};
360*4882a593Smuzhiyun		partition@7 {
361*4882a593Smuzhiyun			label = "NAND.u-boot-env.backup1";
362*4882a593Smuzhiyun			reg = <0x001e0000 0x00020000>;
363*4882a593Smuzhiyun		};
364*4882a593Smuzhiyun		partition@8 {
365*4882a593Smuzhiyun			label = "NAND.kernel";
366*4882a593Smuzhiyun			reg = <0x00200000 0x00800000>;
367*4882a593Smuzhiyun		};
368*4882a593Smuzhiyun		partition@9 {
369*4882a593Smuzhiyun			label = "NAND.file-system";
370*4882a593Smuzhiyun			reg = <0x00a00000 0x0f600000>;
371*4882a593Smuzhiyun		};
372*4882a593Smuzhiyun	};
373*4882a593Smuzhiyun};
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun&omap_dwc3_1 {
376*4882a593Smuzhiyun	extcon = <&extcon_usb1>;
377*4882a593Smuzhiyun};
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun&omap_dwc3_2 {
380*4882a593Smuzhiyun	extcon = <&extcon_usb2>;
381*4882a593Smuzhiyun};
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun&usb1 {
384*4882a593Smuzhiyun	dr_mode = "peripheral";
385*4882a593Smuzhiyun};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun&usb2 {
388*4882a593Smuzhiyun	dr_mode = "host";
389*4882a593Smuzhiyun};
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun&mmc1 {
392*4882a593Smuzhiyun	status = "okay";
393*4882a593Smuzhiyun	pinctrl-names = "default";
394*4882a593Smuzhiyun	pinctrl-0 = <&mmc1_pins_default>;
395*4882a593Smuzhiyun	vmmc-supply = <&evm_3v3_sd>;
396*4882a593Smuzhiyun	bus-width = <4>;
397*4882a593Smuzhiyun	/*
398*4882a593Smuzhiyun	 * SDCD signal is not being used here - using the fact that GPIO mode
399*4882a593Smuzhiyun	 * is a viable alternative
400*4882a593Smuzhiyun	 */
401*4882a593Smuzhiyun	cd-gpios = <&gpio6 27 GPIO_ACTIVE_LOW>;
402*4882a593Smuzhiyun	max-frequency = <192000000>;
403*4882a593Smuzhiyun};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun&mmc2 {
406*4882a593Smuzhiyun	/* SW5-3 in ON position */
407*4882a593Smuzhiyun	status = "okay";
408*4882a593Smuzhiyun	pinctrl-names = "default";
409*4882a593Smuzhiyun	pinctrl-0 = <&mmc2_pins_default>;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun	vmmc-supply = <&evm_3v3_sw>;
412*4882a593Smuzhiyun	bus-width = <8>;
413*4882a593Smuzhiyun	ti,non-removable;
414*4882a593Smuzhiyun	max-frequency = <192000000>;
415*4882a593Smuzhiyun};
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun&mac {
418*4882a593Smuzhiyun	status = "okay";
419*4882a593Smuzhiyun};
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun&dcan1 {
422*4882a593Smuzhiyun	status = "ok";
423*4882a593Smuzhiyun	pinctrl-names = "default", "sleep", "active";
424*4882a593Smuzhiyun	pinctrl-0 = <&dcan1_pins_sleep>;
425*4882a593Smuzhiyun	pinctrl-1 = <&dcan1_pins_sleep>;
426*4882a593Smuzhiyun	pinctrl-2 = <&dcan1_pins_default>;
427*4882a593Smuzhiyun};
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun&qspi {
430*4882a593Smuzhiyun	status = "okay";
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun	spi-max-frequency = <76800000>;
433*4882a593Smuzhiyun	m25p80@0 {
434*4882a593Smuzhiyun		compatible = "s25fl256s1", "spi-flash";
435*4882a593Smuzhiyun		spi-max-frequency = <76800000>;
436*4882a593Smuzhiyun		reg = <0>;
437*4882a593Smuzhiyun		spi-tx-bus-width = <1>;
438*4882a593Smuzhiyun		spi-rx-bus-width = <4>;
439*4882a593Smuzhiyun		#address-cells = <1>;
440*4882a593Smuzhiyun		#size-cells = <1>;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun		/* MTD partition table.
443*4882a593Smuzhiyun		 * The ROM checks the first four physical blocks
444*4882a593Smuzhiyun		 * for a valid file to boot and the flash here is
445*4882a593Smuzhiyun		 * 64KiB block size.
446*4882a593Smuzhiyun		 */
447*4882a593Smuzhiyun		partition@0 {
448*4882a593Smuzhiyun			label = "QSPI.SPL";
449*4882a593Smuzhiyun			reg = <0x00000000 0x000010000>;
450*4882a593Smuzhiyun		};
451*4882a593Smuzhiyun		partition@1 {
452*4882a593Smuzhiyun			label = "QSPI.SPL.backup1";
453*4882a593Smuzhiyun			reg = <0x00010000 0x00010000>;
454*4882a593Smuzhiyun		};
455*4882a593Smuzhiyun		partition@2 {
456*4882a593Smuzhiyun			label = "QSPI.SPL.backup2";
457*4882a593Smuzhiyun			reg = <0x00020000 0x00010000>;
458*4882a593Smuzhiyun		};
459*4882a593Smuzhiyun		partition@3 {
460*4882a593Smuzhiyun			label = "QSPI.SPL.backup3";
461*4882a593Smuzhiyun			reg = <0x00030000 0x00010000>;
462*4882a593Smuzhiyun		};
463*4882a593Smuzhiyun		partition@4 {
464*4882a593Smuzhiyun			label = "QSPI.u-boot";
465*4882a593Smuzhiyun			reg = <0x00040000 0x00100000>;
466*4882a593Smuzhiyun		};
467*4882a593Smuzhiyun		partition@5 {
468*4882a593Smuzhiyun			label = "QSPI.u-boot-spl-os";
469*4882a593Smuzhiyun			reg = <0x00140000 0x00080000>;
470*4882a593Smuzhiyun		};
471*4882a593Smuzhiyun		partition@6 {
472*4882a593Smuzhiyun			label = "QSPI.u-boot-env";
473*4882a593Smuzhiyun			reg = <0x001c0000 0x00010000>;
474*4882a593Smuzhiyun		};
475*4882a593Smuzhiyun		partition@7 {
476*4882a593Smuzhiyun			label = "QSPI.u-boot-env.backup1";
477*4882a593Smuzhiyun			reg = <0x001d0000 0x0010000>;
478*4882a593Smuzhiyun		};
479*4882a593Smuzhiyun		partition@8 {
480*4882a593Smuzhiyun			label = "QSPI.kernel";
481*4882a593Smuzhiyun			reg = <0x001e0000 0x0800000>;
482*4882a593Smuzhiyun		};
483*4882a593Smuzhiyun		partition@9 {
484*4882a593Smuzhiyun			label = "QSPI.file-system";
485*4882a593Smuzhiyun			reg = <0x009e0000 0x01620000>;
486*4882a593Smuzhiyun		};
487*4882a593Smuzhiyun	};
488*4882a593Smuzhiyun};
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun&dss {
491*4882a593Smuzhiyun	status = "ok";
492*4882a593Smuzhiyun};
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun&hdmi {
495*4882a593Smuzhiyun	status = "ok";
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun	port {
498*4882a593Smuzhiyun		hdmi_out: endpoint {
499*4882a593Smuzhiyun			remote-endpoint = <&tpd12s015_in>;
500*4882a593Smuzhiyun		};
501*4882a593Smuzhiyun	};
502*4882a593Smuzhiyun};
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun&atl {
505*4882a593Smuzhiyun	assigned-clocks = <&abe_dpll_sys_clk_mux>,
506*4882a593Smuzhiyun			  <&atl_gfclk_mux>,
507*4882a593Smuzhiyun			  <&dpll_abe_ck>,
508*4882a593Smuzhiyun			  <&dpll_abe_m2x2_ck>,
509*4882a593Smuzhiyun			  <&atl_clkin2_ck>;
510*4882a593Smuzhiyun	assigned-clock-parents = <&sys_clkin2>, <&dpll_abe_m2_ck>;
511*4882a593Smuzhiyun	assigned-clock-rates = <0>, <0>, <180633600>, <361267200>, <5644800>;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun	status = "okay";
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun	atl2 {
516*4882a593Smuzhiyun		bws = <DRA7_ATL_WS_MCASP2_FSX>;
517*4882a593Smuzhiyun		aws = <DRA7_ATL_WS_MCASP3_FSX>;
518*4882a593Smuzhiyun	};
519*4882a593Smuzhiyun};
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun&mcasp3 {
522*4882a593Smuzhiyun	#sound-dai-cells = <0>;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun	assigned-clocks = <&mcasp3_ahclkx_mux>;
525*4882a593Smuzhiyun	assigned-clock-parents = <&atl_clkin2_ck>;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun	status = "okay";
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun	op-mode = <0>;          /* MCASP_IIS_MODE */
530*4882a593Smuzhiyun	tdm-slots = <2>;
531*4882a593Smuzhiyun	/* 4 serializer */
532*4882a593Smuzhiyun	serial-dir = <  /* 0: INACTIVE, 1: TX, 2: RX */
533*4882a593Smuzhiyun		1 2 0 0
534*4882a593Smuzhiyun	>;
535*4882a593Smuzhiyun	tx-num-evt = <32>;
536*4882a593Smuzhiyun	rx-num-evt = <32>;
537*4882a593Smuzhiyun};
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun&mailbox5 {
540*4882a593Smuzhiyun	status = "okay";
541*4882a593Smuzhiyun	mbox_ipu1_ipc3x: mbox_ipu1_ipc3x {
542*4882a593Smuzhiyun		status = "okay";
543*4882a593Smuzhiyun	};
544*4882a593Smuzhiyun	mbox_dsp1_ipc3x: mbox_dsp1_ipc3x {
545*4882a593Smuzhiyun		status = "okay";
546*4882a593Smuzhiyun	};
547*4882a593Smuzhiyun};
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun&mailbox6 {
550*4882a593Smuzhiyun	status = "okay";
551*4882a593Smuzhiyun	mbox_ipu2_ipc3x: mbox_ipu2_ipc3x {
552*4882a593Smuzhiyun		status = "okay";
553*4882a593Smuzhiyun	};
554*4882a593Smuzhiyun};
555