xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/dra7.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify
5*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as
6*4882a593Smuzhiyun * published by the Free Software Foundation.
7*4882a593Smuzhiyun * Based on "omap4.dtsi"
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
11*4882a593Smuzhiyun#include <dt-bindings/pinctrl/dra.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun#define MAX_SOURCES 400
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun/ {
16*4882a593Smuzhiyun	#address-cells = <2>;
17*4882a593Smuzhiyun	#size-cells = <2>;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun	compatible = "ti,dra7xx";
20*4882a593Smuzhiyun	interrupt-parent = <&crossbar_mpu>;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	aliases {
23*4882a593Smuzhiyun		i2c0 = &i2c1;
24*4882a593Smuzhiyun		i2c1 = &i2c2;
25*4882a593Smuzhiyun		i2c2 = &i2c3;
26*4882a593Smuzhiyun		i2c3 = &i2c4;
27*4882a593Smuzhiyun		i2c4 = &i2c5;
28*4882a593Smuzhiyun		serial0 = &uart1;
29*4882a593Smuzhiyun		serial1 = &uart2;
30*4882a593Smuzhiyun		serial2 = &uart3;
31*4882a593Smuzhiyun		serial3 = &uart4;
32*4882a593Smuzhiyun		serial4 = &uart5;
33*4882a593Smuzhiyun		serial5 = &uart6;
34*4882a593Smuzhiyun		serial6 = &uart7;
35*4882a593Smuzhiyun		serial7 = &uart8;
36*4882a593Smuzhiyun		serial8 = &uart9;
37*4882a593Smuzhiyun		serial9 = &uart10;
38*4882a593Smuzhiyun		ethernet0 = &cpsw_emac0;
39*4882a593Smuzhiyun		ethernet1 = &cpsw_emac1;
40*4882a593Smuzhiyun		d_can0 = &dcan1;
41*4882a593Smuzhiyun		d_can1 = &dcan2;
42*4882a593Smuzhiyun		spi0 = &qspi;
43*4882a593Smuzhiyun	};
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun	timer {
46*4882a593Smuzhiyun		compatible = "arm,armv7-timer";
47*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
48*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
49*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
50*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
51*4882a593Smuzhiyun		interrupt-parent = <&gic>;
52*4882a593Smuzhiyun	};
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun	gic: interrupt-controller@48211000 {
55*4882a593Smuzhiyun		compatible = "arm,cortex-a15-gic";
56*4882a593Smuzhiyun		interrupt-controller;
57*4882a593Smuzhiyun		#interrupt-cells = <3>;
58*4882a593Smuzhiyun		reg = <0x0 0x48211000 0x0 0x1000>,
59*4882a593Smuzhiyun		      <0x0 0x48212000 0x0 0x1000>,
60*4882a593Smuzhiyun		      <0x0 0x48214000 0x0 0x2000>,
61*4882a593Smuzhiyun		      <0x0 0x48216000 0x0 0x2000>;
62*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
63*4882a593Smuzhiyun		interrupt-parent = <&gic>;
64*4882a593Smuzhiyun	};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun	wakeupgen: interrupt-controller@48281000 {
67*4882a593Smuzhiyun		compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
68*4882a593Smuzhiyun		interrupt-controller;
69*4882a593Smuzhiyun		#interrupt-cells = <3>;
70*4882a593Smuzhiyun		reg = <0x0 0x48281000 0x0 0x1000>;
71*4882a593Smuzhiyun		interrupt-parent = <&gic>;
72*4882a593Smuzhiyun	};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun	cpus {
75*4882a593Smuzhiyun		#address-cells = <1>;
76*4882a593Smuzhiyun		#size-cells = <0>;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun		cpu0: cpu@0 {
79*4882a593Smuzhiyun			device_type = "cpu";
80*4882a593Smuzhiyun			compatible = "arm,cortex-a15";
81*4882a593Smuzhiyun			reg = <0>;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun			operating-points = <
84*4882a593Smuzhiyun				/* kHz    uV */
85*4882a593Smuzhiyun				1000000	1060000
86*4882a593Smuzhiyun				1176000	1160000
87*4882a593Smuzhiyun				>;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun			clocks = <&dpll_mpu_ck>;
90*4882a593Smuzhiyun			clock-names = "cpu";
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun			clock-latency = <300000>; /* From omap-cpufreq driver */
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun			/* cooling options */
95*4882a593Smuzhiyun			cooling-min-level = <0>;
96*4882a593Smuzhiyun			cooling-max-level = <2>;
97*4882a593Smuzhiyun			#cooling-cells = <2>; /* min followed by max */
98*4882a593Smuzhiyun		};
99*4882a593Smuzhiyun	};
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun	/*
102*4882a593Smuzhiyun	 * The soc node represents the soc top level view. It is used for IPs
103*4882a593Smuzhiyun	 * that are not memory mapped in the MPU view or for the MPU itself.
104*4882a593Smuzhiyun	 */
105*4882a593Smuzhiyun	soc {
106*4882a593Smuzhiyun		compatible = "ti,omap-infra";
107*4882a593Smuzhiyun		mpu {
108*4882a593Smuzhiyun			compatible = "ti,omap5-mpu";
109*4882a593Smuzhiyun			ti,hwmods = "mpu";
110*4882a593Smuzhiyun		};
111*4882a593Smuzhiyun	};
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun	/*
114*4882a593Smuzhiyun	 * XXX: Use a flat representation of the SOC interconnect.
115*4882a593Smuzhiyun	 * The real OMAP interconnect network is quite complex.
116*4882a593Smuzhiyun	 * Since it will not bring real advantage to represent that in DT for
117*4882a593Smuzhiyun	 * the moment, just use a fake OCP bus entry to represent the whole bus
118*4882a593Smuzhiyun	 * hierarchy.
119*4882a593Smuzhiyun	 */
120*4882a593Smuzhiyun	ocp {
121*4882a593Smuzhiyun		compatible = "ti,dra7-l3-noc", "simple-bus";
122*4882a593Smuzhiyun		#address-cells = <1>;
123*4882a593Smuzhiyun		#size-cells = <1>;
124*4882a593Smuzhiyun		ranges = <0x0 0x0 0x0 0xc0000000>;
125*4882a593Smuzhiyun		ti,hwmods = "l3_main_1", "l3_main_2";
126*4882a593Smuzhiyun		reg = <0x0 0x44000000 0x0 0x1000000>,
127*4882a593Smuzhiyun		      <0x0 0x45000000 0x0 0x1000>;
128*4882a593Smuzhiyun		interrupts-extended = <&crossbar_mpu GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
129*4882a593Smuzhiyun				      <&wakeupgen GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun		l4_cfg: l4@4a000000 {
132*4882a593Smuzhiyun			compatible = "ti,dra7-l4-cfg", "simple-bus";
133*4882a593Smuzhiyun			#address-cells = <1>;
134*4882a593Smuzhiyun			#size-cells = <1>;
135*4882a593Smuzhiyun			ranges = <0 0x4a000000 0x22c000>;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun			scm: scm@2000 {
138*4882a593Smuzhiyun				compatible = "ti,dra7-scm-core", "simple-bus";
139*4882a593Smuzhiyun				reg = <0x2000 0x2000>;
140*4882a593Smuzhiyun				#address-cells = <1>;
141*4882a593Smuzhiyun				#size-cells = <1>;
142*4882a593Smuzhiyun				ranges = <0 0x2000 0x2000>;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun				scm_conf: scm_conf@0 {
145*4882a593Smuzhiyun					compatible = "syscon", "simple-bus";
146*4882a593Smuzhiyun					reg = <0x0 0x1400>;
147*4882a593Smuzhiyun					#address-cells = <1>;
148*4882a593Smuzhiyun					#size-cells = <1>;
149*4882a593Smuzhiyun					ranges = <0 0x0 0x1400>;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun					pbias_regulator: pbias_regulator@e00 {
152*4882a593Smuzhiyun						compatible = "ti,pbias-dra7", "ti,pbias-omap";
153*4882a593Smuzhiyun						reg = <0xe00 0x4>;
154*4882a593Smuzhiyun						syscon = <&scm_conf>;
155*4882a593Smuzhiyun						pbias_mmc_reg: pbias_mmc_omap5 {
156*4882a593Smuzhiyun							regulator-name = "pbias_mmc_omap5";
157*4882a593Smuzhiyun							regulator-min-microvolt = <1800000>;
158*4882a593Smuzhiyun							regulator-max-microvolt = <3000000>;
159*4882a593Smuzhiyun						};
160*4882a593Smuzhiyun					};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun					scm_conf_clocks: clocks {
163*4882a593Smuzhiyun						#address-cells = <1>;
164*4882a593Smuzhiyun						#size-cells = <0>;
165*4882a593Smuzhiyun					};
166*4882a593Smuzhiyun				};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun				dra7_pmx_core: pinmux@1400 {
169*4882a593Smuzhiyun					compatible = "ti,dra7-padconf",
170*4882a593Smuzhiyun						     "pinctrl-single";
171*4882a593Smuzhiyun					reg = <0x1400 0x0468>;
172*4882a593Smuzhiyun					#address-cells = <1>;
173*4882a593Smuzhiyun					#size-cells = <0>;
174*4882a593Smuzhiyun					#interrupt-cells = <1>;
175*4882a593Smuzhiyun					interrupt-controller;
176*4882a593Smuzhiyun					pinctrl-single,register-width = <32>;
177*4882a593Smuzhiyun					pinctrl-single,function-mask = <0x3fffffff>;
178*4882a593Smuzhiyun				};
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun				scm_conf1: scm_conf@1c04 {
181*4882a593Smuzhiyun					compatible = "syscon";
182*4882a593Smuzhiyun					reg = <0x1c04 0x0020>;
183*4882a593Smuzhiyun				};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun				scm_conf_pcie: scm_conf@1c24 {
186*4882a593Smuzhiyun					compatible = "syscon";
187*4882a593Smuzhiyun					reg = <0x1c24 0x0024>;
188*4882a593Smuzhiyun				};
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun				sdma_xbar: dma-router@b78 {
191*4882a593Smuzhiyun					compatible = "ti,dra7-dma-crossbar";
192*4882a593Smuzhiyun					reg = <0xb78 0xfc>;
193*4882a593Smuzhiyun					#dma-cells = <1>;
194*4882a593Smuzhiyun					dma-requests = <205>;
195*4882a593Smuzhiyun					ti,dma-safe-map = <0>;
196*4882a593Smuzhiyun					dma-masters = <&sdma>;
197*4882a593Smuzhiyun				};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun				edma_xbar: dma-router@c78 {
200*4882a593Smuzhiyun					compatible = "ti,dra7-dma-crossbar";
201*4882a593Smuzhiyun					reg = <0xc78 0x7c>;
202*4882a593Smuzhiyun					#dma-cells = <2>;
203*4882a593Smuzhiyun					dma-requests = <204>;
204*4882a593Smuzhiyun					ti,dma-safe-map = <0>;
205*4882a593Smuzhiyun					dma-masters = <&edma>;
206*4882a593Smuzhiyun				};
207*4882a593Smuzhiyun			};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun			cm_core_aon: cm_core_aon@5000 {
210*4882a593Smuzhiyun				compatible = "ti,dra7-cm-core-aon";
211*4882a593Smuzhiyun				reg = <0x5000 0x2000>;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun				cm_core_aon_clocks: clocks {
214*4882a593Smuzhiyun					#address-cells = <1>;
215*4882a593Smuzhiyun					#size-cells = <0>;
216*4882a593Smuzhiyun				};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun				cm_core_aon_clockdomains: clockdomains {
219*4882a593Smuzhiyun				};
220*4882a593Smuzhiyun			};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun			cm_core: cm_core@8000 {
223*4882a593Smuzhiyun				compatible = "ti,dra7-cm-core";
224*4882a593Smuzhiyun				reg = <0x8000 0x3000>;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun				cm_core_clocks: clocks {
227*4882a593Smuzhiyun					#address-cells = <1>;
228*4882a593Smuzhiyun					#size-cells = <0>;
229*4882a593Smuzhiyun				};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun				cm_core_clockdomains: clockdomains {
232*4882a593Smuzhiyun				};
233*4882a593Smuzhiyun			};
234*4882a593Smuzhiyun		};
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun		l4_wkup: l4@4ae00000 {
237*4882a593Smuzhiyun			compatible = "ti,dra7-l4-wkup", "simple-bus";
238*4882a593Smuzhiyun			#address-cells = <1>;
239*4882a593Smuzhiyun			#size-cells = <1>;
240*4882a593Smuzhiyun			ranges = <0 0x4ae00000 0x3f000>;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun			counter32k: counter@4000 {
243*4882a593Smuzhiyun				compatible = "ti,omap-counter32k";
244*4882a593Smuzhiyun				reg = <0x4000 0x40>;
245*4882a593Smuzhiyun				ti,hwmods = "counter_32k";
246*4882a593Smuzhiyun			};
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun			prm: prm@6000 {
249*4882a593Smuzhiyun				compatible = "ti,dra7-prm";
250*4882a593Smuzhiyun				reg = <0x6000 0x3000>;
251*4882a593Smuzhiyun				interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun				prm_clocks: clocks {
254*4882a593Smuzhiyun					#address-cells = <1>;
255*4882a593Smuzhiyun					#size-cells = <0>;
256*4882a593Smuzhiyun				};
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun				prm_clockdomains: clockdomains {
259*4882a593Smuzhiyun				};
260*4882a593Smuzhiyun			};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun			scm_wkup: scm_conf@c000 {
263*4882a593Smuzhiyun				compatible = "syscon";
264*4882a593Smuzhiyun				reg = <0xc000 0x1000>;
265*4882a593Smuzhiyun			};
266*4882a593Smuzhiyun		};
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun		axi@0 {
269*4882a593Smuzhiyun			compatible = "simple-bus";
270*4882a593Smuzhiyun			#size-cells = <1>;
271*4882a593Smuzhiyun			#address-cells = <1>;
272*4882a593Smuzhiyun			ranges = <0x51000000 0x51000000 0x3000
273*4882a593Smuzhiyun				  0x0	     0x20000000 0x10000000>;
274*4882a593Smuzhiyun			pcie1: pcie@51000000 {
275*4882a593Smuzhiyun				compatible = "ti,dra7-pcie";
276*4882a593Smuzhiyun				reg = <0x51000000 0x2000>, <0x51002000 0x14c>, <0x1000 0x2000>;
277*4882a593Smuzhiyun				reg-names = "rc_dbics", "ti_conf", "config";
278*4882a593Smuzhiyun				interrupts = <0 232 0x4>, <0 233 0x4>;
279*4882a593Smuzhiyun				#address-cells = <3>;
280*4882a593Smuzhiyun				#size-cells = <2>;
281*4882a593Smuzhiyun				device_type = "pci";
282*4882a593Smuzhiyun				ranges = <0x81000000 0 0          0x03000 0 0x00010000
283*4882a593Smuzhiyun					  0x82000000 0 0x20013000 0x13000 0 0xffed000>;
284*4882a593Smuzhiyun				#interrupt-cells = <1>;
285*4882a593Smuzhiyun				num-lanes = <1>;
286*4882a593Smuzhiyun				linux,pci-domain = <0>;
287*4882a593Smuzhiyun				ti,hwmods = "pcie1";
288*4882a593Smuzhiyun				phys = <&pcie1_phy>;
289*4882a593Smuzhiyun				phy-names = "pcie-phy0";
290*4882a593Smuzhiyun				interrupt-map-mask = <0 0 0 7>;
291*4882a593Smuzhiyun				interrupt-map = <0 0 0 1 &pcie1_intc 1>,
292*4882a593Smuzhiyun						<0 0 0 2 &pcie1_intc 2>,
293*4882a593Smuzhiyun						<0 0 0 3 &pcie1_intc 3>,
294*4882a593Smuzhiyun						<0 0 0 4 &pcie1_intc 4>;
295*4882a593Smuzhiyun				pcie1_intc: interrupt-controller {
296*4882a593Smuzhiyun					interrupt-controller;
297*4882a593Smuzhiyun					#address-cells = <0>;
298*4882a593Smuzhiyun					#interrupt-cells = <1>;
299*4882a593Smuzhiyun				};
300*4882a593Smuzhiyun			};
301*4882a593Smuzhiyun		};
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun		axi@1 {
304*4882a593Smuzhiyun			compatible = "simple-bus";
305*4882a593Smuzhiyun			#size-cells = <1>;
306*4882a593Smuzhiyun			#address-cells = <1>;
307*4882a593Smuzhiyun			ranges = <0x51800000 0x51800000 0x3000
308*4882a593Smuzhiyun				  0x0	     0x30000000 0x10000000>;
309*4882a593Smuzhiyun			status = "disabled";
310*4882a593Smuzhiyun			pcie@51800000 {
311*4882a593Smuzhiyun				compatible = "ti,dra7-pcie";
312*4882a593Smuzhiyun				reg = <0x51800000 0x2000>, <0x51802000 0x14c>, <0x1000 0x2000>;
313*4882a593Smuzhiyun				reg-names = "rc_dbics", "ti_conf", "config";
314*4882a593Smuzhiyun				interrupts = <0 355 0x4>, <0 356 0x4>;
315*4882a593Smuzhiyun				#address-cells = <3>;
316*4882a593Smuzhiyun				#size-cells = <2>;
317*4882a593Smuzhiyun				device_type = "pci";
318*4882a593Smuzhiyun				ranges = <0x81000000 0 0          0x03000 0 0x00010000
319*4882a593Smuzhiyun					  0x82000000 0 0x30013000 0x13000 0 0xffed000>;
320*4882a593Smuzhiyun				#interrupt-cells = <1>;
321*4882a593Smuzhiyun				num-lanes = <1>;
322*4882a593Smuzhiyun				linux,pci-domain = <1>;
323*4882a593Smuzhiyun				ti,hwmods = "pcie2";
324*4882a593Smuzhiyun				phys = <&pcie2_phy>;
325*4882a593Smuzhiyun				phy-names = "pcie-phy0";
326*4882a593Smuzhiyun				interrupt-map-mask = <0 0 0 7>;
327*4882a593Smuzhiyun				interrupt-map = <0 0 0 1 &pcie2_intc 1>,
328*4882a593Smuzhiyun						<0 0 0 2 &pcie2_intc 2>,
329*4882a593Smuzhiyun						<0 0 0 3 &pcie2_intc 3>,
330*4882a593Smuzhiyun						<0 0 0 4 &pcie2_intc 4>;
331*4882a593Smuzhiyun				pcie2_intc: interrupt-controller {
332*4882a593Smuzhiyun					interrupt-controller;
333*4882a593Smuzhiyun					#address-cells = <0>;
334*4882a593Smuzhiyun					#interrupt-cells = <1>;
335*4882a593Smuzhiyun				};
336*4882a593Smuzhiyun			};
337*4882a593Smuzhiyun		};
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun		ocmcram1: ocmcram@40300000 {
340*4882a593Smuzhiyun			compatible = "mmio-sram";
341*4882a593Smuzhiyun			reg = <0x40300000 0x80000>;
342*4882a593Smuzhiyun			ranges = <0x0 0x40300000 0x80000>;
343*4882a593Smuzhiyun			#address-cells = <1>;
344*4882a593Smuzhiyun			#size-cells = <1>;
345*4882a593Smuzhiyun			/*
346*4882a593Smuzhiyun			 * This is a placeholder for an optional reserved
347*4882a593Smuzhiyun			 * region for use by secure software. The size
348*4882a593Smuzhiyun			 * of this region is not known until runtime so it
349*4882a593Smuzhiyun			 * is set as zero to either be updated to reserve
350*4882a593Smuzhiyun			 * space or left unchanged to leave all SRAM for use.
351*4882a593Smuzhiyun			 * On HS parts that that require the reserved region
352*4882a593Smuzhiyun			 * either the bootloader can update the size to
353*4882a593Smuzhiyun			 * the required amount or the node can be overridden
354*4882a593Smuzhiyun			 * from the board dts file for the secure platform.
355*4882a593Smuzhiyun			 */
356*4882a593Smuzhiyun			sram-hs@0 {
357*4882a593Smuzhiyun				compatible = "ti,secure-ram";
358*4882a593Smuzhiyun				reg = <0x0 0x0>;
359*4882a593Smuzhiyun			};
360*4882a593Smuzhiyun		};
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun		/*
363*4882a593Smuzhiyun		 * NOTE: ocmcram2 and ocmcram3 are not available on all
364*4882a593Smuzhiyun		 * DRA7xx and AM57xx variants. Confirm availability in
365*4882a593Smuzhiyun		 * the data manual for the exact part number in use
366*4882a593Smuzhiyun		 * before enabling these nodes in the board dts file.
367*4882a593Smuzhiyun		 */
368*4882a593Smuzhiyun		ocmcram2: ocmcram@40400000 {
369*4882a593Smuzhiyun			status = "disabled";
370*4882a593Smuzhiyun			compatible = "mmio-sram";
371*4882a593Smuzhiyun			reg = <0x40400000 0x100000>;
372*4882a593Smuzhiyun			ranges = <0x0 0x40400000 0x100000>;
373*4882a593Smuzhiyun			#address-cells = <1>;
374*4882a593Smuzhiyun			#size-cells = <1>;
375*4882a593Smuzhiyun		};
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun		ocmcram3: ocmcram@40500000 {
378*4882a593Smuzhiyun			status = "disabled";
379*4882a593Smuzhiyun			compatible = "mmio-sram";
380*4882a593Smuzhiyun			reg = <0x40500000 0x100000>;
381*4882a593Smuzhiyun			ranges = <0x0 0x40500000 0x100000>;
382*4882a593Smuzhiyun			#address-cells = <1>;
383*4882a593Smuzhiyun			#size-cells = <1>;
384*4882a593Smuzhiyun		};
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun		bandgap: bandgap@4a0021e0 {
387*4882a593Smuzhiyun			reg = <0x4a0021e0 0xc
388*4882a593Smuzhiyun				0x4a00232c 0xc
389*4882a593Smuzhiyun				0x4a002380 0x2c
390*4882a593Smuzhiyun				0x4a0023C0 0x3c
391*4882a593Smuzhiyun				0x4a002564 0x8
392*4882a593Smuzhiyun				0x4a002574 0x50>;
393*4882a593Smuzhiyun				compatible = "ti,dra752-bandgap";
394*4882a593Smuzhiyun				interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
395*4882a593Smuzhiyun				#thermal-sensor-cells = <1>;
396*4882a593Smuzhiyun		};
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun		dsp1_system: dsp_system@40d00000 {
399*4882a593Smuzhiyun			compatible = "syscon";
400*4882a593Smuzhiyun			reg = <0x40d00000 0x100>;
401*4882a593Smuzhiyun		};
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun		sdma: dma-controller@4a056000 {
404*4882a593Smuzhiyun			compatible = "ti,omap4430-sdma";
405*4882a593Smuzhiyun			reg = <0x4a056000 0x1000>;
406*4882a593Smuzhiyun			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
407*4882a593Smuzhiyun				     <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
408*4882a593Smuzhiyun				     <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
409*4882a593Smuzhiyun				     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
410*4882a593Smuzhiyun			#dma-cells = <1>;
411*4882a593Smuzhiyun			dma-channels = <32>;
412*4882a593Smuzhiyun			dma-requests = <127>;
413*4882a593Smuzhiyun		};
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun		edma: edma@43300000 {
416*4882a593Smuzhiyun			compatible = "ti,edma3-tpcc";
417*4882a593Smuzhiyun			ti,hwmods = "tpcc";
418*4882a593Smuzhiyun			reg = <0x43300000 0x100000>;
419*4882a593Smuzhiyun			reg-names = "edma3_cc";
420*4882a593Smuzhiyun			interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>,
421*4882a593Smuzhiyun				     <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>,
422*4882a593Smuzhiyun				     <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
423*4882a593Smuzhiyun			interrupt-names = "edma3_ccint", "edma3_mperr",
424*4882a593Smuzhiyun					  "edma3_ccerrint";
425*4882a593Smuzhiyun			dma-requests = <64>;
426*4882a593Smuzhiyun			#dma-cells = <2>;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun			ti,tptcs = <&edma_tptc0 7>, <&edma_tptc1 0>;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun			/*
431*4882a593Smuzhiyun			 * memcpy is disabled, can be enabled with:
432*4882a593Smuzhiyun			 * ti,edma-memcpy-channels = <20 21>;
433*4882a593Smuzhiyun			 * for example. Note that these channels need to be
434*4882a593Smuzhiyun			 * masked in the xbar as well.
435*4882a593Smuzhiyun			 */
436*4882a593Smuzhiyun		};
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun		edma_tptc0: tptc@43400000 {
439*4882a593Smuzhiyun			compatible = "ti,edma3-tptc";
440*4882a593Smuzhiyun			ti,hwmods = "tptc0";
441*4882a593Smuzhiyun			reg =	<0x43400000 0x100000>;
442*4882a593Smuzhiyun			interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
443*4882a593Smuzhiyun			interrupt-names = "edma3_tcerrint";
444*4882a593Smuzhiyun		};
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun		edma_tptc1: tptc@43500000 {
447*4882a593Smuzhiyun			compatible = "ti,edma3-tptc";
448*4882a593Smuzhiyun			ti,hwmods = "tptc1";
449*4882a593Smuzhiyun			reg =	<0x43500000 0x100000>;
450*4882a593Smuzhiyun			interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
451*4882a593Smuzhiyun			interrupt-names = "edma3_tcerrint";
452*4882a593Smuzhiyun		};
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun		gpio1: gpio@4ae10000 {
455*4882a593Smuzhiyun			compatible = "ti,omap4-gpio";
456*4882a593Smuzhiyun			reg = <0x4ae10000 0x200>;
457*4882a593Smuzhiyun			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
458*4882a593Smuzhiyun			ti,hwmods = "gpio1";
459*4882a593Smuzhiyun			gpio-controller;
460*4882a593Smuzhiyun			#gpio-cells = <2>;
461*4882a593Smuzhiyun			interrupt-controller;
462*4882a593Smuzhiyun			#interrupt-cells = <2>;
463*4882a593Smuzhiyun		};
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun		gpio2: gpio@48055000 {
466*4882a593Smuzhiyun			compatible = "ti,omap4-gpio";
467*4882a593Smuzhiyun			reg = <0x48055000 0x200>;
468*4882a593Smuzhiyun			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
469*4882a593Smuzhiyun			ti,hwmods = "gpio2";
470*4882a593Smuzhiyun			gpio-controller;
471*4882a593Smuzhiyun			#gpio-cells = <2>;
472*4882a593Smuzhiyun			interrupt-controller;
473*4882a593Smuzhiyun			#interrupt-cells = <2>;
474*4882a593Smuzhiyun		};
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun		gpio3: gpio@48057000 {
477*4882a593Smuzhiyun			compatible = "ti,omap4-gpio";
478*4882a593Smuzhiyun			reg = <0x48057000 0x200>;
479*4882a593Smuzhiyun			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
480*4882a593Smuzhiyun			ti,hwmods = "gpio3";
481*4882a593Smuzhiyun			gpio-controller;
482*4882a593Smuzhiyun			#gpio-cells = <2>;
483*4882a593Smuzhiyun			interrupt-controller;
484*4882a593Smuzhiyun			#interrupt-cells = <2>;
485*4882a593Smuzhiyun		};
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun		gpio4: gpio@48059000 {
488*4882a593Smuzhiyun			compatible = "ti,omap4-gpio";
489*4882a593Smuzhiyun			reg = <0x48059000 0x200>;
490*4882a593Smuzhiyun			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
491*4882a593Smuzhiyun			ti,hwmods = "gpio4";
492*4882a593Smuzhiyun			gpio-controller;
493*4882a593Smuzhiyun			#gpio-cells = <2>;
494*4882a593Smuzhiyun			interrupt-controller;
495*4882a593Smuzhiyun			#interrupt-cells = <2>;
496*4882a593Smuzhiyun		};
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun		gpio5: gpio@4805b000 {
499*4882a593Smuzhiyun			compatible = "ti,omap4-gpio";
500*4882a593Smuzhiyun			reg = <0x4805b000 0x200>;
501*4882a593Smuzhiyun			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
502*4882a593Smuzhiyun			ti,hwmods = "gpio5";
503*4882a593Smuzhiyun			gpio-controller;
504*4882a593Smuzhiyun			#gpio-cells = <2>;
505*4882a593Smuzhiyun			interrupt-controller;
506*4882a593Smuzhiyun			#interrupt-cells = <2>;
507*4882a593Smuzhiyun		};
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun		gpio6: gpio@4805d000 {
510*4882a593Smuzhiyun			compatible = "ti,omap4-gpio";
511*4882a593Smuzhiyun			reg = <0x4805d000 0x200>;
512*4882a593Smuzhiyun			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
513*4882a593Smuzhiyun			ti,hwmods = "gpio6";
514*4882a593Smuzhiyun			gpio-controller;
515*4882a593Smuzhiyun			#gpio-cells = <2>;
516*4882a593Smuzhiyun			interrupt-controller;
517*4882a593Smuzhiyun			#interrupt-cells = <2>;
518*4882a593Smuzhiyun		};
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun		gpio7: gpio@48051000 {
521*4882a593Smuzhiyun			compatible = "ti,omap4-gpio";
522*4882a593Smuzhiyun			reg = <0x48051000 0x200>;
523*4882a593Smuzhiyun			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
524*4882a593Smuzhiyun			ti,hwmods = "gpio7";
525*4882a593Smuzhiyun			gpio-controller;
526*4882a593Smuzhiyun			#gpio-cells = <2>;
527*4882a593Smuzhiyun			interrupt-controller;
528*4882a593Smuzhiyun			#interrupt-cells = <2>;
529*4882a593Smuzhiyun		};
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun		gpio8: gpio@48053000 {
532*4882a593Smuzhiyun			compatible = "ti,omap4-gpio";
533*4882a593Smuzhiyun			reg = <0x48053000 0x200>;
534*4882a593Smuzhiyun			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
535*4882a593Smuzhiyun			ti,hwmods = "gpio8";
536*4882a593Smuzhiyun			gpio-controller;
537*4882a593Smuzhiyun			#gpio-cells = <2>;
538*4882a593Smuzhiyun			interrupt-controller;
539*4882a593Smuzhiyun			#interrupt-cells = <2>;
540*4882a593Smuzhiyun		};
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun		uart1: serial@4806a000 {
543*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
544*4882a593Smuzhiyun			reg = <0x4806a000 0x100>;
545*4882a593Smuzhiyun			reg-shift = <2>;
546*4882a593Smuzhiyun			interrupts-extended = <&crossbar_mpu GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
547*4882a593Smuzhiyun			ti,hwmods = "uart1";
548*4882a593Smuzhiyun			clock-frequency = <48000000>;
549*4882a593Smuzhiyun			status = "disabled";
550*4882a593Smuzhiyun			dmas = <&sdma_xbar 49>, <&sdma_xbar 50>;
551*4882a593Smuzhiyun			dma-names = "tx", "rx";
552*4882a593Smuzhiyun		};
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun		uart2: serial@4806c000 {
555*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
556*4882a593Smuzhiyun			reg = <0x4806c000 0x100>;
557*4882a593Smuzhiyun			reg-shift = <2>;
558*4882a593Smuzhiyun			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
559*4882a593Smuzhiyun			ti,hwmods = "uart2";
560*4882a593Smuzhiyun			clock-frequency = <48000000>;
561*4882a593Smuzhiyun			status = "disabled";
562*4882a593Smuzhiyun			dmas = <&sdma_xbar 51>, <&sdma_xbar 52>;
563*4882a593Smuzhiyun			dma-names = "tx", "rx";
564*4882a593Smuzhiyun		};
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun		uart3: serial@48020000 {
567*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
568*4882a593Smuzhiyun			reg = <0x48020000 0x100>;
569*4882a593Smuzhiyun			reg-shift = <2>;
570*4882a593Smuzhiyun			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
571*4882a593Smuzhiyun			ti,hwmods = "uart3";
572*4882a593Smuzhiyun			clock-frequency = <48000000>;
573*4882a593Smuzhiyun			status = "disabled";
574*4882a593Smuzhiyun			dmas = <&sdma_xbar 53>, <&sdma_xbar 54>;
575*4882a593Smuzhiyun			dma-names = "tx", "rx";
576*4882a593Smuzhiyun		};
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun		uart4: serial@4806e000 {
579*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
580*4882a593Smuzhiyun			reg = <0x4806e000 0x100>;
581*4882a593Smuzhiyun			reg-shift = <2>;
582*4882a593Smuzhiyun			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
583*4882a593Smuzhiyun			ti,hwmods = "uart4";
584*4882a593Smuzhiyun			clock-frequency = <48000000>;
585*4882a593Smuzhiyun                        status = "disabled";
586*4882a593Smuzhiyun			dmas = <&sdma_xbar 55>, <&sdma_xbar 56>;
587*4882a593Smuzhiyun			dma-names = "tx", "rx";
588*4882a593Smuzhiyun		};
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun		uart5: serial@48066000 {
591*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
592*4882a593Smuzhiyun			reg = <0x48066000 0x100>;
593*4882a593Smuzhiyun			reg-shift = <2>;
594*4882a593Smuzhiyun			interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
595*4882a593Smuzhiyun			ti,hwmods = "uart5";
596*4882a593Smuzhiyun			clock-frequency = <48000000>;
597*4882a593Smuzhiyun			status = "disabled";
598*4882a593Smuzhiyun			dmas = <&sdma_xbar 63>, <&sdma_xbar 64>;
599*4882a593Smuzhiyun			dma-names = "tx", "rx";
600*4882a593Smuzhiyun		};
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun		uart6: serial@48068000 {
603*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
604*4882a593Smuzhiyun			reg = <0x48068000 0x100>;
605*4882a593Smuzhiyun			reg-shift = <2>;
606*4882a593Smuzhiyun			interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
607*4882a593Smuzhiyun			ti,hwmods = "uart6";
608*4882a593Smuzhiyun			clock-frequency = <48000000>;
609*4882a593Smuzhiyun			status = "disabled";
610*4882a593Smuzhiyun			dmas = <&sdma_xbar 79>, <&sdma_xbar 80>;
611*4882a593Smuzhiyun			dma-names = "tx", "rx";
612*4882a593Smuzhiyun		};
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun		uart7: serial@48420000 {
615*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
616*4882a593Smuzhiyun			reg = <0x48420000 0x100>;
617*4882a593Smuzhiyun			reg-shift = <2>;
618*4882a593Smuzhiyun			interrupts = <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>;
619*4882a593Smuzhiyun			ti,hwmods = "uart7";
620*4882a593Smuzhiyun			clock-frequency = <48000000>;
621*4882a593Smuzhiyun			status = "disabled";
622*4882a593Smuzhiyun		};
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun		uart8: serial@48422000 {
625*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
626*4882a593Smuzhiyun			reg = <0x48422000 0x100>;
627*4882a593Smuzhiyun			reg-shift = <2>;
628*4882a593Smuzhiyun			interrupts = <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>;
629*4882a593Smuzhiyun			ti,hwmods = "uart8";
630*4882a593Smuzhiyun			clock-frequency = <48000000>;
631*4882a593Smuzhiyun			status = "disabled";
632*4882a593Smuzhiyun		};
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun		uart9: serial@48424000 {
635*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
636*4882a593Smuzhiyun			reg = <0x48424000 0x100>;
637*4882a593Smuzhiyun			reg-shift = <2>;
638*4882a593Smuzhiyun			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>;
639*4882a593Smuzhiyun			ti,hwmods = "uart9";
640*4882a593Smuzhiyun			clock-frequency = <48000000>;
641*4882a593Smuzhiyun			status = "disabled";
642*4882a593Smuzhiyun		};
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun		uart10: serial@4ae2b000 {
645*4882a593Smuzhiyun			compatible = "ti,dra742-uart", "ti,omap4-uart";
646*4882a593Smuzhiyun			reg = <0x4ae2b000 0x100>;
647*4882a593Smuzhiyun			reg-shift = <2>;
648*4882a593Smuzhiyun			interrupts = <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
649*4882a593Smuzhiyun			ti,hwmods = "uart10";
650*4882a593Smuzhiyun			clock-frequency = <48000000>;
651*4882a593Smuzhiyun			status = "disabled";
652*4882a593Smuzhiyun		};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun		mailbox1: mailbox@4a0f4000 {
655*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
656*4882a593Smuzhiyun			reg = <0x4a0f4000 0x200>;
657*4882a593Smuzhiyun			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
658*4882a593Smuzhiyun				     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
659*4882a593Smuzhiyun				     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
660*4882a593Smuzhiyun			ti,hwmods = "mailbox1";
661*4882a593Smuzhiyun			#mbox-cells = <1>;
662*4882a593Smuzhiyun			ti,mbox-num-users = <3>;
663*4882a593Smuzhiyun			ti,mbox-num-fifos = <8>;
664*4882a593Smuzhiyun			status = "disabled";
665*4882a593Smuzhiyun		};
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun		mailbox2: mailbox@4883a000 {
668*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
669*4882a593Smuzhiyun			reg = <0x4883a000 0x200>;
670*4882a593Smuzhiyun			interrupts = <GIC_SPI 237 IRQ_TYPE_LEVEL_HIGH>,
671*4882a593Smuzhiyun				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
672*4882a593Smuzhiyun				     <GIC_SPI 239 IRQ_TYPE_LEVEL_HIGH>,
673*4882a593Smuzhiyun				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
674*4882a593Smuzhiyun			ti,hwmods = "mailbox2";
675*4882a593Smuzhiyun			#mbox-cells = <1>;
676*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
677*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
678*4882a593Smuzhiyun			status = "disabled";
679*4882a593Smuzhiyun		};
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun		mailbox3: mailbox@4883c000 {
682*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
683*4882a593Smuzhiyun			reg = <0x4883c000 0x200>;
684*4882a593Smuzhiyun			interrupts = <GIC_SPI 241 IRQ_TYPE_LEVEL_HIGH>,
685*4882a593Smuzhiyun				     <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
686*4882a593Smuzhiyun				     <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>,
687*4882a593Smuzhiyun				     <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>;
688*4882a593Smuzhiyun			ti,hwmods = "mailbox3";
689*4882a593Smuzhiyun			#mbox-cells = <1>;
690*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
691*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
692*4882a593Smuzhiyun			status = "disabled";
693*4882a593Smuzhiyun		};
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun		mailbox4: mailbox@4883e000 {
696*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
697*4882a593Smuzhiyun			reg = <0x4883e000 0x200>;
698*4882a593Smuzhiyun			interrupts = <GIC_SPI 245 IRQ_TYPE_LEVEL_HIGH>,
699*4882a593Smuzhiyun				     <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>,
700*4882a593Smuzhiyun				     <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>,
701*4882a593Smuzhiyun				     <GIC_SPI 248 IRQ_TYPE_LEVEL_HIGH>;
702*4882a593Smuzhiyun			ti,hwmods = "mailbox4";
703*4882a593Smuzhiyun			#mbox-cells = <1>;
704*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
705*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
706*4882a593Smuzhiyun			status = "disabled";
707*4882a593Smuzhiyun		};
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun		mailbox5: mailbox@48840000 {
710*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
711*4882a593Smuzhiyun			reg = <0x48840000 0x200>;
712*4882a593Smuzhiyun			interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_HIGH>,
713*4882a593Smuzhiyun				     <GIC_SPI 250 IRQ_TYPE_LEVEL_HIGH>,
714*4882a593Smuzhiyun				     <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH>,
715*4882a593Smuzhiyun				     <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH>;
716*4882a593Smuzhiyun			ti,hwmods = "mailbox5";
717*4882a593Smuzhiyun			#mbox-cells = <1>;
718*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
719*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
720*4882a593Smuzhiyun			status = "disabled";
721*4882a593Smuzhiyun		};
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun		mailbox6: mailbox@48842000 {
724*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
725*4882a593Smuzhiyun			reg = <0x48842000 0x200>;
726*4882a593Smuzhiyun			interrupts = <GIC_SPI 253 IRQ_TYPE_LEVEL_HIGH>,
727*4882a593Smuzhiyun				     <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH>,
728*4882a593Smuzhiyun				     <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH>,
729*4882a593Smuzhiyun				     <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>;
730*4882a593Smuzhiyun			ti,hwmods = "mailbox6";
731*4882a593Smuzhiyun			#mbox-cells = <1>;
732*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
733*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
734*4882a593Smuzhiyun			status = "disabled";
735*4882a593Smuzhiyun		};
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun		mailbox7: mailbox@48844000 {
738*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
739*4882a593Smuzhiyun			reg = <0x48844000 0x200>;
740*4882a593Smuzhiyun			interrupts = <GIC_SPI 257 IRQ_TYPE_LEVEL_HIGH>,
741*4882a593Smuzhiyun				     <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH>,
742*4882a593Smuzhiyun				     <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH>,
743*4882a593Smuzhiyun				     <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>;
744*4882a593Smuzhiyun			ti,hwmods = "mailbox7";
745*4882a593Smuzhiyun			#mbox-cells = <1>;
746*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
747*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
748*4882a593Smuzhiyun			status = "disabled";
749*4882a593Smuzhiyun		};
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun		mailbox8: mailbox@48846000 {
752*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
753*4882a593Smuzhiyun			reg = <0x48846000 0x200>;
754*4882a593Smuzhiyun			interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>,
755*4882a593Smuzhiyun				     <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>,
756*4882a593Smuzhiyun				     <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>,
757*4882a593Smuzhiyun				     <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>;
758*4882a593Smuzhiyun			ti,hwmods = "mailbox8";
759*4882a593Smuzhiyun			#mbox-cells = <1>;
760*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
761*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
762*4882a593Smuzhiyun			status = "disabled";
763*4882a593Smuzhiyun		};
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun		mailbox9: mailbox@4885e000 {
766*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
767*4882a593Smuzhiyun			reg = <0x4885e000 0x200>;
768*4882a593Smuzhiyun			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>,
769*4882a593Smuzhiyun				     <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>,
770*4882a593Smuzhiyun				     <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>,
771*4882a593Smuzhiyun				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
772*4882a593Smuzhiyun			ti,hwmods = "mailbox9";
773*4882a593Smuzhiyun			#mbox-cells = <1>;
774*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
775*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
776*4882a593Smuzhiyun			status = "disabled";
777*4882a593Smuzhiyun		};
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun		mailbox10: mailbox@48860000 {
780*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
781*4882a593Smuzhiyun			reg = <0x48860000 0x200>;
782*4882a593Smuzhiyun			interrupts = <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>,
783*4882a593Smuzhiyun				     <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH>,
784*4882a593Smuzhiyun				     <GIC_SPI 271 IRQ_TYPE_LEVEL_HIGH>,
785*4882a593Smuzhiyun				     <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
786*4882a593Smuzhiyun			ti,hwmods = "mailbox10";
787*4882a593Smuzhiyun			#mbox-cells = <1>;
788*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
789*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
790*4882a593Smuzhiyun			status = "disabled";
791*4882a593Smuzhiyun		};
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun		mailbox11: mailbox@48862000 {
794*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
795*4882a593Smuzhiyun			reg = <0x48862000 0x200>;
796*4882a593Smuzhiyun			interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH>,
797*4882a593Smuzhiyun				     <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH>,
798*4882a593Smuzhiyun				     <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH>,
799*4882a593Smuzhiyun				     <GIC_SPI 276 IRQ_TYPE_LEVEL_HIGH>;
800*4882a593Smuzhiyun			ti,hwmods = "mailbox11";
801*4882a593Smuzhiyun			#mbox-cells = <1>;
802*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
803*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
804*4882a593Smuzhiyun			status = "disabled";
805*4882a593Smuzhiyun		};
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun		mailbox12: mailbox@48864000 {
808*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
809*4882a593Smuzhiyun			reg = <0x48864000 0x200>;
810*4882a593Smuzhiyun			interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH>,
811*4882a593Smuzhiyun				     <GIC_SPI 278 IRQ_TYPE_LEVEL_HIGH>,
812*4882a593Smuzhiyun				     <GIC_SPI 279 IRQ_TYPE_LEVEL_HIGH>,
813*4882a593Smuzhiyun				     <GIC_SPI 280 IRQ_TYPE_LEVEL_HIGH>;
814*4882a593Smuzhiyun			ti,hwmods = "mailbox12";
815*4882a593Smuzhiyun			#mbox-cells = <1>;
816*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
817*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
818*4882a593Smuzhiyun			status = "disabled";
819*4882a593Smuzhiyun		};
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun		mailbox13: mailbox@48802000 {
822*4882a593Smuzhiyun			compatible = "ti,omap4-mailbox";
823*4882a593Smuzhiyun			reg = <0x48802000 0x200>;
824*4882a593Smuzhiyun			interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>,
825*4882a593Smuzhiyun				     <GIC_SPI 380 IRQ_TYPE_LEVEL_HIGH>,
826*4882a593Smuzhiyun				     <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>,
827*4882a593Smuzhiyun				     <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>;
828*4882a593Smuzhiyun			ti,hwmods = "mailbox13";
829*4882a593Smuzhiyun			#mbox-cells = <1>;
830*4882a593Smuzhiyun			ti,mbox-num-users = <4>;
831*4882a593Smuzhiyun			ti,mbox-num-fifos = <12>;
832*4882a593Smuzhiyun			status = "disabled";
833*4882a593Smuzhiyun		};
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun		timer1: timer@4ae18000 {
836*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
837*4882a593Smuzhiyun			reg = <0x4ae18000 0x80>;
838*4882a593Smuzhiyun			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
839*4882a593Smuzhiyun			ti,hwmods = "timer1";
840*4882a593Smuzhiyun			ti,timer-alwon;
841*4882a593Smuzhiyun		};
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun		timer2: timer@48032000 {
844*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
845*4882a593Smuzhiyun			reg = <0x48032000 0x80>;
846*4882a593Smuzhiyun			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
847*4882a593Smuzhiyun			ti,hwmods = "timer2";
848*4882a593Smuzhiyun		};
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun		timer3: timer@48034000 {
851*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
852*4882a593Smuzhiyun			reg = <0x48034000 0x80>;
853*4882a593Smuzhiyun			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
854*4882a593Smuzhiyun			ti,hwmods = "timer3";
855*4882a593Smuzhiyun		};
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun		timer4: timer@48036000 {
858*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
859*4882a593Smuzhiyun			reg = <0x48036000 0x80>;
860*4882a593Smuzhiyun			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
861*4882a593Smuzhiyun			ti,hwmods = "timer4";
862*4882a593Smuzhiyun		};
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun		timer5: timer@48820000 {
865*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
866*4882a593Smuzhiyun			reg = <0x48820000 0x80>;
867*4882a593Smuzhiyun			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
868*4882a593Smuzhiyun			ti,hwmods = "timer5";
869*4882a593Smuzhiyun		};
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun		timer6: timer@48822000 {
872*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
873*4882a593Smuzhiyun			reg = <0x48822000 0x80>;
874*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
875*4882a593Smuzhiyun			ti,hwmods = "timer6";
876*4882a593Smuzhiyun		};
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun		timer7: timer@48824000 {
879*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
880*4882a593Smuzhiyun			reg = <0x48824000 0x80>;
881*4882a593Smuzhiyun			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
882*4882a593Smuzhiyun			ti,hwmods = "timer7";
883*4882a593Smuzhiyun		};
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun		timer8: timer@48826000 {
886*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
887*4882a593Smuzhiyun			reg = <0x48826000 0x80>;
888*4882a593Smuzhiyun			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
889*4882a593Smuzhiyun			ti,hwmods = "timer8";
890*4882a593Smuzhiyun		};
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun		timer9: timer@4803e000 {
893*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
894*4882a593Smuzhiyun			reg = <0x4803e000 0x80>;
895*4882a593Smuzhiyun			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
896*4882a593Smuzhiyun			ti,hwmods = "timer9";
897*4882a593Smuzhiyun		};
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun		timer10: timer@48086000 {
900*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
901*4882a593Smuzhiyun			reg = <0x48086000 0x80>;
902*4882a593Smuzhiyun			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
903*4882a593Smuzhiyun			ti,hwmods = "timer10";
904*4882a593Smuzhiyun		};
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun		timer11: timer@48088000 {
907*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
908*4882a593Smuzhiyun			reg = <0x48088000 0x80>;
909*4882a593Smuzhiyun			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
910*4882a593Smuzhiyun			ti,hwmods = "timer11";
911*4882a593Smuzhiyun		};
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun		timer12: timer@4ae20000 {
914*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
915*4882a593Smuzhiyun			reg = <0x4ae20000 0x80>;
916*4882a593Smuzhiyun			interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
917*4882a593Smuzhiyun			ti,hwmods = "timer12";
918*4882a593Smuzhiyun			ti,timer-alwon;
919*4882a593Smuzhiyun			ti,timer-secure;
920*4882a593Smuzhiyun		};
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun		timer13: timer@48828000 {
923*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
924*4882a593Smuzhiyun			reg = <0x48828000 0x80>;
925*4882a593Smuzhiyun			interrupts = <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>;
926*4882a593Smuzhiyun			ti,hwmods = "timer13";
927*4882a593Smuzhiyun		};
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun		timer14: timer@4882a000 {
930*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
931*4882a593Smuzhiyun			reg = <0x4882a000 0x80>;
932*4882a593Smuzhiyun			interrupts = <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>;
933*4882a593Smuzhiyun			ti,hwmods = "timer14";
934*4882a593Smuzhiyun		};
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun		timer15: timer@4882c000 {
937*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
938*4882a593Smuzhiyun			reg = <0x4882c000 0x80>;
939*4882a593Smuzhiyun			interrupts = <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>;
940*4882a593Smuzhiyun			ti,hwmods = "timer15";
941*4882a593Smuzhiyun		};
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun		timer16: timer@4882e000 {
944*4882a593Smuzhiyun			compatible = "ti,omap5430-timer";
945*4882a593Smuzhiyun			reg = <0x4882e000 0x80>;
946*4882a593Smuzhiyun			interrupts = <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>;
947*4882a593Smuzhiyun			ti,hwmods = "timer16";
948*4882a593Smuzhiyun		};
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun		wdt2: wdt@4ae14000 {
951*4882a593Smuzhiyun			compatible = "ti,omap3-wdt";
952*4882a593Smuzhiyun			reg = <0x4ae14000 0x80>;
953*4882a593Smuzhiyun			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
954*4882a593Smuzhiyun			ti,hwmods = "wd_timer2";
955*4882a593Smuzhiyun		};
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun		hwspinlock: spinlock@4a0f6000 {
958*4882a593Smuzhiyun			compatible = "ti,omap4-hwspinlock";
959*4882a593Smuzhiyun			reg = <0x4a0f6000 0x1000>;
960*4882a593Smuzhiyun			ti,hwmods = "spinlock";
961*4882a593Smuzhiyun			#hwlock-cells = <1>;
962*4882a593Smuzhiyun		};
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun		dmm@4e000000 {
965*4882a593Smuzhiyun			compatible = "ti,omap5-dmm";
966*4882a593Smuzhiyun			reg = <0x4e000000 0x800>;
967*4882a593Smuzhiyun			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
968*4882a593Smuzhiyun			ti,hwmods = "dmm";
969*4882a593Smuzhiyun		};
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun		i2c1: i2c@48070000 {
972*4882a593Smuzhiyun			compatible = "ti,omap4-i2c";
973*4882a593Smuzhiyun			reg = <0x48070000 0x100>;
974*4882a593Smuzhiyun			interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
975*4882a593Smuzhiyun			#address-cells = <1>;
976*4882a593Smuzhiyun			#size-cells = <0>;
977*4882a593Smuzhiyun			ti,hwmods = "i2c1";
978*4882a593Smuzhiyun			status = "disabled";
979*4882a593Smuzhiyun		};
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun		i2c2: i2c@48072000 {
982*4882a593Smuzhiyun			compatible = "ti,omap4-i2c";
983*4882a593Smuzhiyun			reg = <0x48072000 0x100>;
984*4882a593Smuzhiyun			interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
985*4882a593Smuzhiyun			#address-cells = <1>;
986*4882a593Smuzhiyun			#size-cells = <0>;
987*4882a593Smuzhiyun			ti,hwmods = "i2c2";
988*4882a593Smuzhiyun			status = "disabled";
989*4882a593Smuzhiyun		};
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun		i2c3: i2c@48060000 {
992*4882a593Smuzhiyun			compatible = "ti,omap4-i2c";
993*4882a593Smuzhiyun			reg = <0x48060000 0x100>;
994*4882a593Smuzhiyun			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
995*4882a593Smuzhiyun			#address-cells = <1>;
996*4882a593Smuzhiyun			#size-cells = <0>;
997*4882a593Smuzhiyun			ti,hwmods = "i2c3";
998*4882a593Smuzhiyun			status = "disabled";
999*4882a593Smuzhiyun		};
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun		i2c4: i2c@4807a000 {
1002*4882a593Smuzhiyun			compatible = "ti,omap4-i2c";
1003*4882a593Smuzhiyun			reg = <0x4807a000 0x100>;
1004*4882a593Smuzhiyun			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
1005*4882a593Smuzhiyun			#address-cells = <1>;
1006*4882a593Smuzhiyun			#size-cells = <0>;
1007*4882a593Smuzhiyun			ti,hwmods = "i2c4";
1008*4882a593Smuzhiyun			status = "disabled";
1009*4882a593Smuzhiyun		};
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun		i2c5: i2c@4807c000 {
1012*4882a593Smuzhiyun			compatible = "ti,omap4-i2c";
1013*4882a593Smuzhiyun			reg = <0x4807c000 0x100>;
1014*4882a593Smuzhiyun			interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1015*4882a593Smuzhiyun			#address-cells = <1>;
1016*4882a593Smuzhiyun			#size-cells = <0>;
1017*4882a593Smuzhiyun			ti,hwmods = "i2c5";
1018*4882a593Smuzhiyun			status = "disabled";
1019*4882a593Smuzhiyun		};
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun		mmc1: mmc@4809c000 {
1022*4882a593Smuzhiyun			compatible = "ti,omap4-hsmmc";
1023*4882a593Smuzhiyun			reg = <0x4809c000 0x400>;
1024*4882a593Smuzhiyun			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
1025*4882a593Smuzhiyun			ti,hwmods = "mmc1";
1026*4882a593Smuzhiyun			ti,dual-volt;
1027*4882a593Smuzhiyun			ti,needs-special-reset;
1028*4882a593Smuzhiyun			dmas = <&sdma_xbar 61>, <&sdma_xbar 62>;
1029*4882a593Smuzhiyun			dma-names = "tx", "rx";
1030*4882a593Smuzhiyun			status = "disabled";
1031*4882a593Smuzhiyun			pbias-supply = <&pbias_mmc_reg>;
1032*4882a593Smuzhiyun		};
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun		mmc2: mmc@480b4000 {
1035*4882a593Smuzhiyun			compatible = "ti,omap4-hsmmc";
1036*4882a593Smuzhiyun			reg = <0x480b4000 0x400>;
1037*4882a593Smuzhiyun			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
1038*4882a593Smuzhiyun			ti,hwmods = "mmc2";
1039*4882a593Smuzhiyun			ti,needs-special-reset;
1040*4882a593Smuzhiyun			dmas = <&sdma_xbar 47>, <&sdma_xbar 48>;
1041*4882a593Smuzhiyun			dma-names = "tx", "rx";
1042*4882a593Smuzhiyun			status = "disabled";
1043*4882a593Smuzhiyun		};
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun		mmc3: mmc@480ad000 {
1046*4882a593Smuzhiyun			compatible = "ti,omap4-hsmmc";
1047*4882a593Smuzhiyun			reg = <0x480ad000 0x400>;
1048*4882a593Smuzhiyun			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
1049*4882a593Smuzhiyun			ti,hwmods = "mmc3";
1050*4882a593Smuzhiyun			ti,needs-special-reset;
1051*4882a593Smuzhiyun			dmas = <&sdma_xbar 77>, <&sdma_xbar 78>;
1052*4882a593Smuzhiyun			dma-names = "tx", "rx";
1053*4882a593Smuzhiyun			status = "disabled";
1054*4882a593Smuzhiyun		};
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun		mmc4: mmc@480d1000 {
1057*4882a593Smuzhiyun			compatible = "ti,omap4-hsmmc";
1058*4882a593Smuzhiyun			reg = <0x480d1000 0x400>;
1059*4882a593Smuzhiyun			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
1060*4882a593Smuzhiyun			ti,hwmods = "mmc4";
1061*4882a593Smuzhiyun			ti,needs-special-reset;
1062*4882a593Smuzhiyun			dmas = <&sdma_xbar 57>, <&sdma_xbar 58>;
1063*4882a593Smuzhiyun			dma-names = "tx", "rx";
1064*4882a593Smuzhiyun			status = "disabled";
1065*4882a593Smuzhiyun		};
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun		mmu0_dsp1: mmu@40d01000 {
1068*4882a593Smuzhiyun			compatible = "ti,dra7-dsp-iommu";
1069*4882a593Smuzhiyun			reg = <0x40d01000 0x100>;
1070*4882a593Smuzhiyun			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
1071*4882a593Smuzhiyun			ti,hwmods = "mmu0_dsp1";
1072*4882a593Smuzhiyun			#iommu-cells = <0>;
1073*4882a593Smuzhiyun			ti,syscon-mmuconfig = <&dsp1_system 0x0>;
1074*4882a593Smuzhiyun			status = "disabled";
1075*4882a593Smuzhiyun		};
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun		mmu1_dsp1: mmu@40d02000 {
1078*4882a593Smuzhiyun			compatible = "ti,dra7-dsp-iommu";
1079*4882a593Smuzhiyun			reg = <0x40d02000 0x100>;
1080*4882a593Smuzhiyun			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
1081*4882a593Smuzhiyun			ti,hwmods = "mmu1_dsp1";
1082*4882a593Smuzhiyun			#iommu-cells = <0>;
1083*4882a593Smuzhiyun			ti,syscon-mmuconfig = <&dsp1_system 0x1>;
1084*4882a593Smuzhiyun			status = "disabled";
1085*4882a593Smuzhiyun		};
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun		mmu_ipu1: mmu@58882000 {
1088*4882a593Smuzhiyun			compatible = "ti,dra7-iommu";
1089*4882a593Smuzhiyun			reg = <0x58882000 0x100>;
1090*4882a593Smuzhiyun			interrupts = <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>;
1091*4882a593Smuzhiyun			ti,hwmods = "mmu_ipu1";
1092*4882a593Smuzhiyun			#iommu-cells = <0>;
1093*4882a593Smuzhiyun			ti,iommu-bus-err-back;
1094*4882a593Smuzhiyun			status = "disabled";
1095*4882a593Smuzhiyun		};
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun		mmu_ipu2: mmu@55082000 {
1098*4882a593Smuzhiyun			compatible = "ti,dra7-iommu";
1099*4882a593Smuzhiyun			reg = <0x55082000 0x100>;
1100*4882a593Smuzhiyun			interrupts = <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>;
1101*4882a593Smuzhiyun			ti,hwmods = "mmu_ipu2";
1102*4882a593Smuzhiyun			#iommu-cells = <0>;
1103*4882a593Smuzhiyun			ti,iommu-bus-err-back;
1104*4882a593Smuzhiyun			status = "disabled";
1105*4882a593Smuzhiyun		};
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun		abb_mpu: regulator-abb-mpu {
1108*4882a593Smuzhiyun			compatible = "ti,abb-v3";
1109*4882a593Smuzhiyun			regulator-name = "abb_mpu";
1110*4882a593Smuzhiyun			#address-cells = <0>;
1111*4882a593Smuzhiyun			#size-cells = <0>;
1112*4882a593Smuzhiyun			clocks = <&sys_clkin1>;
1113*4882a593Smuzhiyun			ti,settling-time = <50>;
1114*4882a593Smuzhiyun			ti,clock-cycles = <16>;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun			reg = <0x4ae07ddc 0x4>, <0x4ae07de0 0x4>,
1117*4882a593Smuzhiyun			      <0x4ae06014 0x4>, <0x4a003b20 0xc>,
1118*4882a593Smuzhiyun			      <0x4ae0c158 0x4>;
1119*4882a593Smuzhiyun			reg-names = "setup-address", "control-address",
1120*4882a593Smuzhiyun				    "int-address", "efuse-address",
1121*4882a593Smuzhiyun				    "ldo-address";
1122*4882a593Smuzhiyun			ti,tranxdone-status-mask = <0x80>;
1123*4882a593Smuzhiyun			/* LDOVBBMPU_FBB_MUX_CTRL */
1124*4882a593Smuzhiyun			ti,ldovbb-override-mask = <0x400>;
1125*4882a593Smuzhiyun			/* LDOVBBMPU_FBB_VSET_OUT */
1126*4882a593Smuzhiyun			ti,ldovbb-vset-mask = <0x1F>;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun			/*
1129*4882a593Smuzhiyun			 * NOTE: only FBB mode used but actual vset will
1130*4882a593Smuzhiyun			 * determine final biasing
1131*4882a593Smuzhiyun			 */
1132*4882a593Smuzhiyun			ti,abb_info = <
1133*4882a593Smuzhiyun			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
1134*4882a593Smuzhiyun			1060000		0	0x0	0 0x02000000 0x01F00000
1135*4882a593Smuzhiyun			1160000		0	0x4	0 0x02000000 0x01F00000
1136*4882a593Smuzhiyun			1210000		0	0x8	0 0x02000000 0x01F00000
1137*4882a593Smuzhiyun			>;
1138*4882a593Smuzhiyun		};
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun		abb_ivahd: regulator-abb-ivahd {
1141*4882a593Smuzhiyun			compatible = "ti,abb-v3";
1142*4882a593Smuzhiyun			regulator-name = "abb_ivahd";
1143*4882a593Smuzhiyun			#address-cells = <0>;
1144*4882a593Smuzhiyun			#size-cells = <0>;
1145*4882a593Smuzhiyun			clocks = <&sys_clkin1>;
1146*4882a593Smuzhiyun			ti,settling-time = <50>;
1147*4882a593Smuzhiyun			ti,clock-cycles = <16>;
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun			reg = <0x4ae07e34 0x4>, <0x4ae07e24 0x4>,
1150*4882a593Smuzhiyun			      <0x4ae06010 0x4>, <0x4a0025cc 0xc>,
1151*4882a593Smuzhiyun			      <0x4a002470 0x4>;
1152*4882a593Smuzhiyun			reg-names = "setup-address", "control-address",
1153*4882a593Smuzhiyun				    "int-address", "efuse-address",
1154*4882a593Smuzhiyun				    "ldo-address";
1155*4882a593Smuzhiyun			ti,tranxdone-status-mask = <0x40000000>;
1156*4882a593Smuzhiyun			/* LDOVBBIVA_FBB_MUX_CTRL */
1157*4882a593Smuzhiyun			ti,ldovbb-override-mask = <0x400>;
1158*4882a593Smuzhiyun			/* LDOVBBIVA_FBB_VSET_OUT */
1159*4882a593Smuzhiyun			ti,ldovbb-vset-mask = <0x1F>;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun			/*
1162*4882a593Smuzhiyun			 * NOTE: only FBB mode used but actual vset will
1163*4882a593Smuzhiyun			 * determine final biasing
1164*4882a593Smuzhiyun			 */
1165*4882a593Smuzhiyun			ti,abb_info = <
1166*4882a593Smuzhiyun			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
1167*4882a593Smuzhiyun			1055000		0	0x0	0 0x02000000 0x01F00000
1168*4882a593Smuzhiyun			1150000		0	0x4	0 0x02000000 0x01F00000
1169*4882a593Smuzhiyun			1250000		0	0x8	0 0x02000000 0x01F00000
1170*4882a593Smuzhiyun			>;
1171*4882a593Smuzhiyun		};
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun		abb_dspeve: regulator-abb-dspeve {
1174*4882a593Smuzhiyun			compatible = "ti,abb-v3";
1175*4882a593Smuzhiyun			regulator-name = "abb_dspeve";
1176*4882a593Smuzhiyun			#address-cells = <0>;
1177*4882a593Smuzhiyun			#size-cells = <0>;
1178*4882a593Smuzhiyun			clocks = <&sys_clkin1>;
1179*4882a593Smuzhiyun			ti,settling-time = <50>;
1180*4882a593Smuzhiyun			ti,clock-cycles = <16>;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun			reg = <0x4ae07e30 0x4>, <0x4ae07e20 0x4>,
1183*4882a593Smuzhiyun			      <0x4ae06010 0x4>, <0x4a0025e0 0xc>,
1184*4882a593Smuzhiyun			      <0x4a00246c 0x4>;
1185*4882a593Smuzhiyun			reg-names = "setup-address", "control-address",
1186*4882a593Smuzhiyun				    "int-address", "efuse-address",
1187*4882a593Smuzhiyun				    "ldo-address";
1188*4882a593Smuzhiyun			ti,tranxdone-status-mask = <0x20000000>;
1189*4882a593Smuzhiyun			/* LDOVBBDSPEVE_FBB_MUX_CTRL */
1190*4882a593Smuzhiyun			ti,ldovbb-override-mask = <0x400>;
1191*4882a593Smuzhiyun			/* LDOVBBDSPEVE_FBB_VSET_OUT */
1192*4882a593Smuzhiyun			ti,ldovbb-vset-mask = <0x1F>;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun			/*
1195*4882a593Smuzhiyun			 * NOTE: only FBB mode used but actual vset will
1196*4882a593Smuzhiyun			 * determine final biasing
1197*4882a593Smuzhiyun			 */
1198*4882a593Smuzhiyun			ti,abb_info = <
1199*4882a593Smuzhiyun			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
1200*4882a593Smuzhiyun			1055000		0	0x0	0 0x02000000 0x01F00000
1201*4882a593Smuzhiyun			1150000		0	0x4	0 0x02000000 0x01F00000
1202*4882a593Smuzhiyun			1250000		0	0x8	0 0x02000000 0x01F00000
1203*4882a593Smuzhiyun			>;
1204*4882a593Smuzhiyun		};
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun		abb_gpu: regulator-abb-gpu {
1207*4882a593Smuzhiyun			compatible = "ti,abb-v3";
1208*4882a593Smuzhiyun			regulator-name = "abb_gpu";
1209*4882a593Smuzhiyun			#address-cells = <0>;
1210*4882a593Smuzhiyun			#size-cells = <0>;
1211*4882a593Smuzhiyun			clocks = <&sys_clkin1>;
1212*4882a593Smuzhiyun			ti,settling-time = <50>;
1213*4882a593Smuzhiyun			ti,clock-cycles = <16>;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun			reg = <0x4ae07de4 0x4>, <0x4ae07de8 0x4>,
1216*4882a593Smuzhiyun			      <0x4ae06010 0x4>, <0x4a003b08 0xc>,
1217*4882a593Smuzhiyun			      <0x4ae0c154 0x4>;
1218*4882a593Smuzhiyun			reg-names = "setup-address", "control-address",
1219*4882a593Smuzhiyun				    "int-address", "efuse-address",
1220*4882a593Smuzhiyun				    "ldo-address";
1221*4882a593Smuzhiyun			ti,tranxdone-status-mask = <0x10000000>;
1222*4882a593Smuzhiyun			/* LDOVBBGPU_FBB_MUX_CTRL */
1223*4882a593Smuzhiyun			ti,ldovbb-override-mask = <0x400>;
1224*4882a593Smuzhiyun			/* LDOVBBGPU_FBB_VSET_OUT */
1225*4882a593Smuzhiyun			ti,ldovbb-vset-mask = <0x1F>;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun			/*
1228*4882a593Smuzhiyun			 * NOTE: only FBB mode used but actual vset will
1229*4882a593Smuzhiyun			 * determine final biasing
1230*4882a593Smuzhiyun			 */
1231*4882a593Smuzhiyun			ti,abb_info = <
1232*4882a593Smuzhiyun			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/
1233*4882a593Smuzhiyun			1090000		0	0x0	0 0x02000000 0x01F00000
1234*4882a593Smuzhiyun			1210000		0	0x4	0 0x02000000 0x01F00000
1235*4882a593Smuzhiyun			1280000		0	0x8	0 0x02000000 0x01F00000
1236*4882a593Smuzhiyun			>;
1237*4882a593Smuzhiyun		};
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun		mcspi1: spi@48098000 {
1240*4882a593Smuzhiyun			compatible = "ti,omap4-mcspi";
1241*4882a593Smuzhiyun			reg = <0x48098000 0x200>;
1242*4882a593Smuzhiyun			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
1243*4882a593Smuzhiyun			#address-cells = <1>;
1244*4882a593Smuzhiyun			#size-cells = <0>;
1245*4882a593Smuzhiyun			ti,hwmods = "mcspi1";
1246*4882a593Smuzhiyun			ti,spi-num-cs = <4>;
1247*4882a593Smuzhiyun			dmas = <&sdma_xbar 35>,
1248*4882a593Smuzhiyun			       <&sdma_xbar 36>,
1249*4882a593Smuzhiyun			       <&sdma_xbar 37>,
1250*4882a593Smuzhiyun			       <&sdma_xbar 38>,
1251*4882a593Smuzhiyun			       <&sdma_xbar 39>,
1252*4882a593Smuzhiyun			       <&sdma_xbar 40>,
1253*4882a593Smuzhiyun			       <&sdma_xbar 41>,
1254*4882a593Smuzhiyun			       <&sdma_xbar 42>;
1255*4882a593Smuzhiyun			dma-names = "tx0", "rx0", "tx1", "rx1",
1256*4882a593Smuzhiyun				    "tx2", "rx2", "tx3", "rx3";
1257*4882a593Smuzhiyun			status = "disabled";
1258*4882a593Smuzhiyun		};
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun		mcspi2: spi@4809a000 {
1261*4882a593Smuzhiyun			compatible = "ti,omap4-mcspi";
1262*4882a593Smuzhiyun			reg = <0x4809a000 0x200>;
1263*4882a593Smuzhiyun			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
1264*4882a593Smuzhiyun			#address-cells = <1>;
1265*4882a593Smuzhiyun			#size-cells = <0>;
1266*4882a593Smuzhiyun			ti,hwmods = "mcspi2";
1267*4882a593Smuzhiyun			ti,spi-num-cs = <2>;
1268*4882a593Smuzhiyun			dmas = <&sdma_xbar 43>,
1269*4882a593Smuzhiyun			       <&sdma_xbar 44>,
1270*4882a593Smuzhiyun			       <&sdma_xbar 45>,
1271*4882a593Smuzhiyun			       <&sdma_xbar 46>;
1272*4882a593Smuzhiyun			dma-names = "tx0", "rx0", "tx1", "rx1";
1273*4882a593Smuzhiyun			status = "disabled";
1274*4882a593Smuzhiyun		};
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun		mcspi3: spi@480b8000 {
1277*4882a593Smuzhiyun			compatible = "ti,omap4-mcspi";
1278*4882a593Smuzhiyun			reg = <0x480b8000 0x200>;
1279*4882a593Smuzhiyun			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
1280*4882a593Smuzhiyun			#address-cells = <1>;
1281*4882a593Smuzhiyun			#size-cells = <0>;
1282*4882a593Smuzhiyun			ti,hwmods = "mcspi3";
1283*4882a593Smuzhiyun			ti,spi-num-cs = <2>;
1284*4882a593Smuzhiyun			dmas = <&sdma_xbar 15>, <&sdma_xbar 16>;
1285*4882a593Smuzhiyun			dma-names = "tx0", "rx0";
1286*4882a593Smuzhiyun			status = "disabled";
1287*4882a593Smuzhiyun		};
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun		mcspi4: spi@480ba000 {
1290*4882a593Smuzhiyun			compatible = "ti,omap4-mcspi";
1291*4882a593Smuzhiyun			reg = <0x480ba000 0x200>;
1292*4882a593Smuzhiyun			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
1293*4882a593Smuzhiyun			#address-cells = <1>;
1294*4882a593Smuzhiyun			#size-cells = <0>;
1295*4882a593Smuzhiyun			ti,hwmods = "mcspi4";
1296*4882a593Smuzhiyun			ti,spi-num-cs = <1>;
1297*4882a593Smuzhiyun			dmas = <&sdma_xbar 70>, <&sdma_xbar 71>;
1298*4882a593Smuzhiyun			dma-names = "tx0", "rx0";
1299*4882a593Smuzhiyun			status = "disabled";
1300*4882a593Smuzhiyun		};
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun		qspi: qspi@4b300000 {
1303*4882a593Smuzhiyun			compatible = "ti,dra7xxx-qspi";
1304*4882a593Smuzhiyun			reg = <0x4b300000 0x100>,
1305*4882a593Smuzhiyun			      <0x5c000000 0x4000000>;
1306*4882a593Smuzhiyun			reg-names = "qspi_base", "qspi_mmap";
1307*4882a593Smuzhiyun			syscon-chipselects = <&scm_conf 0x558>;
1308*4882a593Smuzhiyun			#address-cells = <1>;
1309*4882a593Smuzhiyun			#size-cells = <0>;
1310*4882a593Smuzhiyun			ti,hwmods = "qspi";
1311*4882a593Smuzhiyun			clocks = <&qspi_gfclk_div>;
1312*4882a593Smuzhiyun			clock-names = "fck";
1313*4882a593Smuzhiyun			num-cs = <4>;
1314*4882a593Smuzhiyun			interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>;
1315*4882a593Smuzhiyun			status = "disabled";
1316*4882a593Smuzhiyun		};
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun		/* OCP2SCP3 */
1319*4882a593Smuzhiyun		ocp2scp@4a090000 {
1320*4882a593Smuzhiyun			compatible = "ti,omap-ocp2scp";
1321*4882a593Smuzhiyun			#address-cells = <1>;
1322*4882a593Smuzhiyun			#size-cells = <1>;
1323*4882a593Smuzhiyun			ranges;
1324*4882a593Smuzhiyun			reg = <0x4a090000 0x20>;
1325*4882a593Smuzhiyun			ti,hwmods = "ocp2scp3";
1326*4882a593Smuzhiyun			sata_phy: phy@4A096000 {
1327*4882a593Smuzhiyun				compatible = "ti,phy-pipe3-sata";
1328*4882a593Smuzhiyun				reg = <0x4A096000 0x80>, /* phy_rx */
1329*4882a593Smuzhiyun				      <0x4A096400 0x64>, /* phy_tx */
1330*4882a593Smuzhiyun				      <0x4A096800 0x40>; /* pll_ctrl */
1331*4882a593Smuzhiyun				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
1332*4882a593Smuzhiyun				syscon-phy-power = <&scm_conf 0x374>;
1333*4882a593Smuzhiyun				clocks = <&sys_clkin1>, <&sata_ref_clk>;
1334*4882a593Smuzhiyun				clock-names = "sysclk", "refclk";
1335*4882a593Smuzhiyun				syscon-pllreset = <&scm_conf 0x3fc>;
1336*4882a593Smuzhiyun				#phy-cells = <0>;
1337*4882a593Smuzhiyun			};
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun			pcie1_phy: pciephy@4a094000 {
1340*4882a593Smuzhiyun				compatible = "ti,phy-pipe3-pcie";
1341*4882a593Smuzhiyun				reg = <0x4a094000 0x80>, /* phy_rx */
1342*4882a593Smuzhiyun				      <0x4a094400 0x64>; /* phy_tx */
1343*4882a593Smuzhiyun				reg-names = "phy_rx", "phy_tx";
1344*4882a593Smuzhiyun				syscon-phy-power = <&scm_conf_pcie 0x1c>;
1345*4882a593Smuzhiyun				syscon-pcs = <&scm_conf_pcie 0x10>;
1346*4882a593Smuzhiyun				clocks = <&dpll_pcie_ref_ck>,
1347*4882a593Smuzhiyun					 <&dpll_pcie_ref_m2ldo_ck>,
1348*4882a593Smuzhiyun					 <&optfclk_pciephy1_32khz>,
1349*4882a593Smuzhiyun					 <&optfclk_pciephy1_clk>,
1350*4882a593Smuzhiyun					 <&optfclk_pciephy1_div_clk>,
1351*4882a593Smuzhiyun					 <&optfclk_pciephy_div>,
1352*4882a593Smuzhiyun					 <&sys_clkin1>;
1353*4882a593Smuzhiyun				clock-names = "dpll_ref", "dpll_ref_m2",
1354*4882a593Smuzhiyun					      "wkupclk", "refclk",
1355*4882a593Smuzhiyun					      "div-clk", "phy-div", "sysclk";
1356*4882a593Smuzhiyun				#phy-cells = <0>;
1357*4882a593Smuzhiyun			};
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun			pcie2_phy: pciephy@4a095000 {
1360*4882a593Smuzhiyun				compatible = "ti,phy-pipe3-pcie";
1361*4882a593Smuzhiyun				reg = <0x4a095000 0x80>, /* phy_rx */
1362*4882a593Smuzhiyun				      <0x4a095400 0x64>; /* phy_tx */
1363*4882a593Smuzhiyun				reg-names = "phy_rx", "phy_tx";
1364*4882a593Smuzhiyun				syscon-phy-power = <&scm_conf_pcie 0x20>;
1365*4882a593Smuzhiyun				syscon-pcs = <&scm_conf_pcie 0x10>;
1366*4882a593Smuzhiyun				clocks = <&dpll_pcie_ref_ck>,
1367*4882a593Smuzhiyun					 <&dpll_pcie_ref_m2ldo_ck>,
1368*4882a593Smuzhiyun					 <&optfclk_pciephy2_32khz>,
1369*4882a593Smuzhiyun					 <&optfclk_pciephy2_clk>,
1370*4882a593Smuzhiyun					 <&optfclk_pciephy2_div_clk>,
1371*4882a593Smuzhiyun					 <&optfclk_pciephy_div>,
1372*4882a593Smuzhiyun					 <&sys_clkin1>;
1373*4882a593Smuzhiyun				clock-names = "dpll_ref", "dpll_ref_m2",
1374*4882a593Smuzhiyun					      "wkupclk", "refclk",
1375*4882a593Smuzhiyun					      "div-clk", "phy-div", "sysclk";
1376*4882a593Smuzhiyun				#phy-cells = <0>;
1377*4882a593Smuzhiyun				status = "disabled";
1378*4882a593Smuzhiyun			};
1379*4882a593Smuzhiyun		};
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun		sata: sata@4a141100 {
1382*4882a593Smuzhiyun			compatible = "snps,dwc-ahci";
1383*4882a593Smuzhiyun			reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
1384*4882a593Smuzhiyun			interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
1385*4882a593Smuzhiyun			phys = <&sata_phy>;
1386*4882a593Smuzhiyun			phy-names = "sata-phy";
1387*4882a593Smuzhiyun			clocks = <&sata_ref_clk>;
1388*4882a593Smuzhiyun			ti,hwmods = "sata";
1389*4882a593Smuzhiyun		};
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun		rtc: rtc@48838000 {
1392*4882a593Smuzhiyun			compatible = "ti,am3352-rtc";
1393*4882a593Smuzhiyun			reg = <0x48838000 0x100>;
1394*4882a593Smuzhiyun			interrupts = <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
1395*4882a593Smuzhiyun				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>;
1396*4882a593Smuzhiyun			ti,hwmods = "rtcss";
1397*4882a593Smuzhiyun			clocks = <&sys_32k_ck>;
1398*4882a593Smuzhiyun		};
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun		/* OCP2SCP1 */
1401*4882a593Smuzhiyun		ocp2scp@4a080000 {
1402*4882a593Smuzhiyun			compatible = "ti,omap-ocp2scp";
1403*4882a593Smuzhiyun			#address-cells = <1>;
1404*4882a593Smuzhiyun			#size-cells = <1>;
1405*4882a593Smuzhiyun			ranges;
1406*4882a593Smuzhiyun			reg = <0x4a080000 0x20>;
1407*4882a593Smuzhiyun			ti,hwmods = "ocp2scp1";
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun			usb2_phy1: phy@4a084000 {
1410*4882a593Smuzhiyun				compatible = "ti,dra7x-usb2", "ti,omap-usb2";
1411*4882a593Smuzhiyun				reg = <0x4a084000 0x400>;
1412*4882a593Smuzhiyun				syscon-phy-power = <&scm_conf 0x300>;
1413*4882a593Smuzhiyun				clocks = <&usb_phy1_always_on_clk32k>,
1414*4882a593Smuzhiyun					 <&usb_otg_ss1_refclk960m>;
1415*4882a593Smuzhiyun				clock-names =	"wkupclk",
1416*4882a593Smuzhiyun						"refclk";
1417*4882a593Smuzhiyun				#phy-cells = <0>;
1418*4882a593Smuzhiyun			};
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun			usb2_phy2: phy@4a085000 {
1421*4882a593Smuzhiyun				compatible = "ti,dra7x-usb2-phy2",
1422*4882a593Smuzhiyun					     "ti,omap-usb2";
1423*4882a593Smuzhiyun				reg = <0x4a085000 0x400>;
1424*4882a593Smuzhiyun				syscon-phy-power = <&scm_conf 0xe74>;
1425*4882a593Smuzhiyun				clocks = <&usb_phy2_always_on_clk32k>,
1426*4882a593Smuzhiyun					 <&usb_otg_ss2_refclk960m>;
1427*4882a593Smuzhiyun				clock-names =	"wkupclk",
1428*4882a593Smuzhiyun						"refclk";
1429*4882a593Smuzhiyun				#phy-cells = <0>;
1430*4882a593Smuzhiyun			};
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun			usb3_phy1: phy@4a084400 {
1433*4882a593Smuzhiyun				compatible = "ti,omap-usb3";
1434*4882a593Smuzhiyun				reg = <0x4a084400 0x80>,
1435*4882a593Smuzhiyun				      <0x4a084800 0x64>,
1436*4882a593Smuzhiyun				      <0x4a084c00 0x40>;
1437*4882a593Smuzhiyun				reg-names = "phy_rx", "phy_tx", "pll_ctrl";
1438*4882a593Smuzhiyun				syscon-phy-power = <&scm_conf 0x370>;
1439*4882a593Smuzhiyun				clocks = <&usb_phy3_always_on_clk32k>,
1440*4882a593Smuzhiyun					 <&sys_clkin1>,
1441*4882a593Smuzhiyun					 <&usb_otg_ss1_refclk960m>;
1442*4882a593Smuzhiyun				clock-names =	"wkupclk",
1443*4882a593Smuzhiyun						"sysclk",
1444*4882a593Smuzhiyun						"refclk";
1445*4882a593Smuzhiyun				#phy-cells = <0>;
1446*4882a593Smuzhiyun			};
1447*4882a593Smuzhiyun		};
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun		omap_dwc3_1: omap_dwc3_1@48880000 {
1450*4882a593Smuzhiyun			compatible = "ti,dwc3";
1451*4882a593Smuzhiyun			ti,hwmods = "usb_otg_ss1";
1452*4882a593Smuzhiyun			reg = <0x48880000 0x10000>;
1453*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
1454*4882a593Smuzhiyun			#address-cells = <1>;
1455*4882a593Smuzhiyun			#size-cells = <1>;
1456*4882a593Smuzhiyun			utmi-mode = <2>;
1457*4882a593Smuzhiyun			ranges;
1458*4882a593Smuzhiyun			usb1: usb@48890000 {
1459*4882a593Smuzhiyun				compatible = "snps,dwc3";
1460*4882a593Smuzhiyun				reg = <0x48890000 0x17000>;
1461*4882a593Smuzhiyun				interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
1462*4882a593Smuzhiyun					     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
1463*4882a593Smuzhiyun					     <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
1464*4882a593Smuzhiyun				interrupt-names = "peripheral",
1465*4882a593Smuzhiyun						  "host",
1466*4882a593Smuzhiyun						  "otg";
1467*4882a593Smuzhiyun				phys = <&usb2_phy1>, <&usb3_phy1>;
1468*4882a593Smuzhiyun				phy-names = "usb2-phy", "usb3-phy";
1469*4882a593Smuzhiyun				maximum-speed = "super-speed";
1470*4882a593Smuzhiyun				dr_mode = "otg";
1471*4882a593Smuzhiyun				snps,dis_u3_susphy_quirk;
1472*4882a593Smuzhiyun				snps,dis_u2_susphy_quirk;
1473*4882a593Smuzhiyun			};
1474*4882a593Smuzhiyun		};
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun		omap_dwc3_2: omap_dwc3_2@488c0000 {
1477*4882a593Smuzhiyun			compatible = "ti,dwc3";
1478*4882a593Smuzhiyun			ti,hwmods = "usb_otg_ss2";
1479*4882a593Smuzhiyun			reg = <0x488c0000 0x10000>;
1480*4882a593Smuzhiyun			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
1481*4882a593Smuzhiyun			#address-cells = <1>;
1482*4882a593Smuzhiyun			#size-cells = <1>;
1483*4882a593Smuzhiyun			utmi-mode = <2>;
1484*4882a593Smuzhiyun			ranges;
1485*4882a593Smuzhiyun			usb2: usb@488d0000 {
1486*4882a593Smuzhiyun				compatible = "snps,dwc3";
1487*4882a593Smuzhiyun				reg = <0x488d0000 0x17000>;
1488*4882a593Smuzhiyun				interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
1489*4882a593Smuzhiyun					     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
1490*4882a593Smuzhiyun					     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
1491*4882a593Smuzhiyun				interrupt-names = "peripheral",
1492*4882a593Smuzhiyun						  "host",
1493*4882a593Smuzhiyun						  "otg";
1494*4882a593Smuzhiyun				phys = <&usb2_phy2>;
1495*4882a593Smuzhiyun				phy-names = "usb2-phy";
1496*4882a593Smuzhiyun				maximum-speed = "high-speed";
1497*4882a593Smuzhiyun				dr_mode = "otg";
1498*4882a593Smuzhiyun				snps,dis_u3_susphy_quirk;
1499*4882a593Smuzhiyun				snps,dis_u2_susphy_quirk;
1500*4882a593Smuzhiyun			};
1501*4882a593Smuzhiyun		};
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun		/* IRQ for DWC3_3 and DWC3_4 need IRQ crossbar */
1504*4882a593Smuzhiyun		omap_dwc3_3: omap_dwc3_3@48900000 {
1505*4882a593Smuzhiyun			compatible = "ti,dwc3";
1506*4882a593Smuzhiyun			ti,hwmods = "usb_otg_ss3";
1507*4882a593Smuzhiyun			reg = <0x48900000 0x10000>;
1508*4882a593Smuzhiyun			interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>;
1509*4882a593Smuzhiyun			#address-cells = <1>;
1510*4882a593Smuzhiyun			#size-cells = <1>;
1511*4882a593Smuzhiyun			utmi-mode = <2>;
1512*4882a593Smuzhiyun			ranges;
1513*4882a593Smuzhiyun			status = "disabled";
1514*4882a593Smuzhiyun			usb3: usb@48910000 {
1515*4882a593Smuzhiyun				compatible = "snps,dwc3";
1516*4882a593Smuzhiyun				reg = <0x48910000 0x17000>;
1517*4882a593Smuzhiyun				interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
1518*4882a593Smuzhiyun					     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
1519*4882a593Smuzhiyun					     <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>;
1520*4882a593Smuzhiyun				interrupt-names = "peripheral",
1521*4882a593Smuzhiyun						  "host",
1522*4882a593Smuzhiyun						  "otg";
1523*4882a593Smuzhiyun				maximum-speed = "high-speed";
1524*4882a593Smuzhiyun				dr_mode = "otg";
1525*4882a593Smuzhiyun				snps,dis_u3_susphy_quirk;
1526*4882a593Smuzhiyun				snps,dis_u2_susphy_quirk;
1527*4882a593Smuzhiyun			};
1528*4882a593Smuzhiyun		};
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun		elm: elm@48078000 {
1531*4882a593Smuzhiyun			compatible = "ti,am3352-elm";
1532*4882a593Smuzhiyun			reg = <0x48078000 0xfc0>;      /* device IO registers */
1533*4882a593Smuzhiyun			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
1534*4882a593Smuzhiyun			ti,hwmods = "elm";
1535*4882a593Smuzhiyun			status = "disabled";
1536*4882a593Smuzhiyun		};
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun		gpmc: gpmc@50000000 {
1539*4882a593Smuzhiyun			compatible = "ti,am3352-gpmc";
1540*4882a593Smuzhiyun			ti,hwmods = "gpmc";
1541*4882a593Smuzhiyun			reg = <0x50000000 0x37c>;      /* device IO registers */
1542*4882a593Smuzhiyun			interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
1543*4882a593Smuzhiyun			dmas = <&edma_xbar 4 0>;
1544*4882a593Smuzhiyun			dma-names = "rxtx";
1545*4882a593Smuzhiyun			gpmc,num-cs = <8>;
1546*4882a593Smuzhiyun			gpmc,num-waitpins = <2>;
1547*4882a593Smuzhiyun			#address-cells = <2>;
1548*4882a593Smuzhiyun			#size-cells = <1>;
1549*4882a593Smuzhiyun			interrupt-controller;
1550*4882a593Smuzhiyun			#interrupt-cells = <2>;
1551*4882a593Smuzhiyun			gpio-controller;
1552*4882a593Smuzhiyun			#gpio-cells = <2>;
1553*4882a593Smuzhiyun			status = "disabled";
1554*4882a593Smuzhiyun		};
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun		atl: atl@4843c000 {
1557*4882a593Smuzhiyun			compatible = "ti,dra7-atl";
1558*4882a593Smuzhiyun			reg = <0x4843c000 0x3ff>;
1559*4882a593Smuzhiyun			ti,hwmods = "atl";
1560*4882a593Smuzhiyun			ti,provided-clocks = <&atl_clkin0_ck>, <&atl_clkin1_ck>,
1561*4882a593Smuzhiyun					     <&atl_clkin2_ck>, <&atl_clkin3_ck>;
1562*4882a593Smuzhiyun			clocks = <&atl_gfclk_mux>;
1563*4882a593Smuzhiyun			clock-names = "fck";
1564*4882a593Smuzhiyun			status = "disabled";
1565*4882a593Smuzhiyun		};
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun		mcasp1: mcasp@48460000 {
1568*4882a593Smuzhiyun			compatible = "ti,dra7-mcasp-audio";
1569*4882a593Smuzhiyun			ti,hwmods = "mcasp1";
1570*4882a593Smuzhiyun			reg = <0x48460000 0x2000>,
1571*4882a593Smuzhiyun			      <0x45800000 0x1000>;
1572*4882a593Smuzhiyun			reg-names = "mpu","dat";
1573*4882a593Smuzhiyun			interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
1574*4882a593Smuzhiyun				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
1575*4882a593Smuzhiyun			interrupt-names = "tx", "rx";
1576*4882a593Smuzhiyun			dmas = <&edma_xbar 129 1>, <&edma_xbar 128 1>;
1577*4882a593Smuzhiyun			dma-names = "tx", "rx";
1578*4882a593Smuzhiyun			clocks = <&mcasp1_aux_gfclk_mux>, <&mcasp1_ahclkx_mux>,
1579*4882a593Smuzhiyun				 <&mcasp1_ahclkr_mux>;
1580*4882a593Smuzhiyun			clock-names = "fck", "ahclkx", "ahclkr";
1581*4882a593Smuzhiyun			status = "disabled";
1582*4882a593Smuzhiyun		};
1583*4882a593Smuzhiyun
1584*4882a593Smuzhiyun		mcasp2: mcasp@48464000 {
1585*4882a593Smuzhiyun			compatible = "ti,dra7-mcasp-audio";
1586*4882a593Smuzhiyun			ti,hwmods = "mcasp2";
1587*4882a593Smuzhiyun			reg = <0x48464000 0x2000>,
1588*4882a593Smuzhiyun			      <0x45c00000 0x1000>;
1589*4882a593Smuzhiyun			reg-names = "mpu","dat";
1590*4882a593Smuzhiyun			interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
1591*4882a593Smuzhiyun				     <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
1592*4882a593Smuzhiyun			interrupt-names = "tx", "rx";
1593*4882a593Smuzhiyun			dmas = <&edma_xbar 131 1>, <&edma_xbar 130 1>;
1594*4882a593Smuzhiyun			dma-names = "tx", "rx";
1595*4882a593Smuzhiyun			clocks = <&mcasp2_aux_gfclk_mux>, <&mcasp2_ahclkx_mux>,
1596*4882a593Smuzhiyun				 <&mcasp2_ahclkr_mux>;
1597*4882a593Smuzhiyun			clock-names = "fck", "ahclkx", "ahclkr";
1598*4882a593Smuzhiyun			status = "disabled";
1599*4882a593Smuzhiyun		};
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun		mcasp3: mcasp@48468000 {
1602*4882a593Smuzhiyun			compatible = "ti,dra7-mcasp-audio";
1603*4882a593Smuzhiyun			ti,hwmods = "mcasp3";
1604*4882a593Smuzhiyun			reg = <0x48468000 0x2000>,
1605*4882a593Smuzhiyun			      <0x46000000 0x1000>;
1606*4882a593Smuzhiyun			reg-names = "mpu","dat";
1607*4882a593Smuzhiyun			interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
1608*4882a593Smuzhiyun				     <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
1609*4882a593Smuzhiyun			interrupt-names = "tx", "rx";
1610*4882a593Smuzhiyun			dmas = <&edma_xbar 133 1>, <&edma_xbar 132 1>;
1611*4882a593Smuzhiyun			dma-names = "tx", "rx";
1612*4882a593Smuzhiyun			clocks = <&mcasp3_aux_gfclk_mux>, <&mcasp3_ahclkx_mux>;
1613*4882a593Smuzhiyun			clock-names = "fck", "ahclkx";
1614*4882a593Smuzhiyun			status = "disabled";
1615*4882a593Smuzhiyun		};
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun		mcasp4: mcasp@4846c000 {
1618*4882a593Smuzhiyun			compatible = "ti,dra7-mcasp-audio";
1619*4882a593Smuzhiyun			ti,hwmods = "mcasp4";
1620*4882a593Smuzhiyun			reg = <0x4846c000 0x2000>,
1621*4882a593Smuzhiyun			      <0x48436000 0x1000>;
1622*4882a593Smuzhiyun			reg-names = "mpu","dat";
1623*4882a593Smuzhiyun			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
1624*4882a593Smuzhiyun				     <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
1625*4882a593Smuzhiyun			interrupt-names = "tx", "rx";
1626*4882a593Smuzhiyun			dmas = <&edma_xbar 135 1>, <&edma_xbar 134 1>;
1627*4882a593Smuzhiyun			dma-names = "tx", "rx";
1628*4882a593Smuzhiyun			clocks = <&mcasp4_aux_gfclk_mux>, <&mcasp4_ahclkx_mux>;
1629*4882a593Smuzhiyun			clock-names = "fck", "ahclkx";
1630*4882a593Smuzhiyun			status = "disabled";
1631*4882a593Smuzhiyun		};
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun		mcasp5: mcasp@48470000 {
1634*4882a593Smuzhiyun			compatible = "ti,dra7-mcasp-audio";
1635*4882a593Smuzhiyun			ti,hwmods = "mcasp5";
1636*4882a593Smuzhiyun			reg = <0x48470000 0x2000>,
1637*4882a593Smuzhiyun			      <0x4843a000 0x1000>;
1638*4882a593Smuzhiyun			reg-names = "mpu","dat";
1639*4882a593Smuzhiyun			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>,
1640*4882a593Smuzhiyun				     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
1641*4882a593Smuzhiyun			interrupt-names = "tx", "rx";
1642*4882a593Smuzhiyun			dmas = <&edma_xbar 137 1>, <&edma_xbar 136 1>;
1643*4882a593Smuzhiyun			dma-names = "tx", "rx";
1644*4882a593Smuzhiyun			clocks = <&mcasp5_aux_gfclk_mux>, <&mcasp5_ahclkx_mux>;
1645*4882a593Smuzhiyun			clock-names = "fck", "ahclkx";
1646*4882a593Smuzhiyun			status = "disabled";
1647*4882a593Smuzhiyun		};
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun		mcasp6: mcasp@48474000 {
1650*4882a593Smuzhiyun			compatible = "ti,dra7-mcasp-audio";
1651*4882a593Smuzhiyun			ti,hwmods = "mcasp6";
1652*4882a593Smuzhiyun			reg = <0x48474000 0x2000>,
1653*4882a593Smuzhiyun			      <0x4844c000 0x1000>;
1654*4882a593Smuzhiyun			reg-names = "mpu","dat";
1655*4882a593Smuzhiyun			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
1656*4882a593Smuzhiyun				     <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
1657*4882a593Smuzhiyun			interrupt-names = "tx", "rx";
1658*4882a593Smuzhiyun			dmas = <&edma_xbar 139 1>, <&edma_xbar 138 1>;
1659*4882a593Smuzhiyun			dma-names = "tx", "rx";
1660*4882a593Smuzhiyun			clocks = <&mcasp6_aux_gfclk_mux>, <&mcasp6_ahclkx_mux>;
1661*4882a593Smuzhiyun			clock-names = "fck", "ahclkx";
1662*4882a593Smuzhiyun			status = "disabled";
1663*4882a593Smuzhiyun		};
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun		mcasp7: mcasp@48478000 {
1666*4882a593Smuzhiyun			compatible = "ti,dra7-mcasp-audio";
1667*4882a593Smuzhiyun			ti,hwmods = "mcasp7";
1668*4882a593Smuzhiyun			reg = <0x48478000 0x2000>,
1669*4882a593Smuzhiyun			      <0x48450000 0x1000>;
1670*4882a593Smuzhiyun			reg-names = "mpu","dat";
1671*4882a593Smuzhiyun			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
1672*4882a593Smuzhiyun				     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
1673*4882a593Smuzhiyun			interrupt-names = "tx", "rx";
1674*4882a593Smuzhiyun			dmas = <&edma_xbar 141 1>, <&edma_xbar 140 1>;
1675*4882a593Smuzhiyun			dma-names = "tx", "rx";
1676*4882a593Smuzhiyun			clocks = <&mcasp7_aux_gfclk_mux>, <&mcasp7_ahclkx_mux>;
1677*4882a593Smuzhiyun			clock-names = "fck", "ahclkx";
1678*4882a593Smuzhiyun			status = "disabled";
1679*4882a593Smuzhiyun		};
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun		mcasp8: mcasp@4847c000 {
1682*4882a593Smuzhiyun			compatible = "ti,dra7-mcasp-audio";
1683*4882a593Smuzhiyun			ti,hwmods = "mcasp8";
1684*4882a593Smuzhiyun			reg = <0x4847c000 0x2000>,
1685*4882a593Smuzhiyun			      <0x48454000 0x1000>;
1686*4882a593Smuzhiyun			reg-names = "mpu","dat";
1687*4882a593Smuzhiyun			interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>,
1688*4882a593Smuzhiyun				     <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>;
1689*4882a593Smuzhiyun			interrupt-names = "tx", "rx";
1690*4882a593Smuzhiyun			dmas = <&edma_xbar 143 1>, <&edma_xbar 142 1>;
1691*4882a593Smuzhiyun			dma-names = "tx", "rx";
1692*4882a593Smuzhiyun			clocks = <&mcasp8_aux_gfclk_mux>, <&mcasp8_ahclkx_mux>;
1693*4882a593Smuzhiyun			clock-names = "fck", "ahclkx";
1694*4882a593Smuzhiyun			status = "disabled";
1695*4882a593Smuzhiyun		};
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun		crossbar_mpu: crossbar@4a002a48 {
1698*4882a593Smuzhiyun			compatible = "ti,irq-crossbar";
1699*4882a593Smuzhiyun			reg = <0x4a002a48 0x130>;
1700*4882a593Smuzhiyun			interrupt-controller;
1701*4882a593Smuzhiyun			interrupt-parent = <&wakeupgen>;
1702*4882a593Smuzhiyun			#interrupt-cells = <3>;
1703*4882a593Smuzhiyun			ti,max-irqs = <160>;
1704*4882a593Smuzhiyun			ti,max-crossbar-sources = <MAX_SOURCES>;
1705*4882a593Smuzhiyun			ti,reg-size = <2>;
1706*4882a593Smuzhiyun			ti,irqs-reserved = <0 1 2 3 5 6 131 132>;
1707*4882a593Smuzhiyun			ti,irqs-skip = <10 133 139 140>;
1708*4882a593Smuzhiyun			ti,irqs-safe-map = <0>;
1709*4882a593Smuzhiyun		};
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun		mac: ethernet@48484000 {
1712*4882a593Smuzhiyun			compatible = "ti,dra7-cpsw","ti,cpsw";
1713*4882a593Smuzhiyun			ti,hwmods = "gmac";
1714*4882a593Smuzhiyun			clocks = <&gmac_main_clk>, <&gmac_rft_clk_mux>;
1715*4882a593Smuzhiyun			clock-names = "fck", "cpts";
1716*4882a593Smuzhiyun			cpdma_channels = <8>;
1717*4882a593Smuzhiyun			ale_entries = <1024>;
1718*4882a593Smuzhiyun			bd_ram_size = <0x2000>;
1719*4882a593Smuzhiyun			no_bd_ram = <0>;
1720*4882a593Smuzhiyun			mac_control = <0x20>;
1721*4882a593Smuzhiyun			slaves = <2>;
1722*4882a593Smuzhiyun			active_slave = <0>;
1723*4882a593Smuzhiyun			cpts_clock_mult = <0x784CFE14>;
1724*4882a593Smuzhiyun			cpts_clock_shift = <29>;
1725*4882a593Smuzhiyun			syscon = <&scm_conf>;
1726*4882a593Smuzhiyun			reg = <0x48484000 0x1000
1727*4882a593Smuzhiyun			       0x48485200 0x2E00>;
1728*4882a593Smuzhiyun			#address-cells = <1>;
1729*4882a593Smuzhiyun			#size-cells = <1>;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun			/*
1732*4882a593Smuzhiyun			 * Do not allow gating of cpsw clock as workaround
1733*4882a593Smuzhiyun			 * for errata i877. Keeping internal clock disabled
1734*4882a593Smuzhiyun			 * causes the device switching characteristics
1735*4882a593Smuzhiyun			 * to degrade over time and eventually fail to meet
1736*4882a593Smuzhiyun			 * the data manual delay time/skew specs.
1737*4882a593Smuzhiyun			 */
1738*4882a593Smuzhiyun			ti,no-idle;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun			/*
1741*4882a593Smuzhiyun			 * rx_thresh_pend
1742*4882a593Smuzhiyun			 * rx_pend
1743*4882a593Smuzhiyun			 * tx_pend
1744*4882a593Smuzhiyun			 * misc_pend
1745*4882a593Smuzhiyun			 */
1746*4882a593Smuzhiyun			interrupts = <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
1747*4882a593Smuzhiyun				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
1748*4882a593Smuzhiyun				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
1749*4882a593Smuzhiyun				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>;
1750*4882a593Smuzhiyun			ranges;
1751*4882a593Smuzhiyun			status = "disabled";
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun			davinci_mdio: mdio@48485000 {
1754*4882a593Smuzhiyun				compatible = "ti,cpsw-mdio","ti,davinci_mdio";
1755*4882a593Smuzhiyun				#address-cells = <1>;
1756*4882a593Smuzhiyun				#size-cells = <0>;
1757*4882a593Smuzhiyun				ti,hwmods = "davinci_mdio";
1758*4882a593Smuzhiyun				bus_freq = <1000000>;
1759*4882a593Smuzhiyun				reg = <0x48485000 0x100>;
1760*4882a593Smuzhiyun			};
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun			cpsw_emac0: slave@48480200 {
1763*4882a593Smuzhiyun				/* Filled in by U-Boot */
1764*4882a593Smuzhiyun				mac-address = [ 00 00 00 00 00 00 ];
1765*4882a593Smuzhiyun			};
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun			cpsw_emac1: slave@48480300 {
1768*4882a593Smuzhiyun				/* Filled in by U-Boot */
1769*4882a593Smuzhiyun				mac-address = [ 00 00 00 00 00 00 ];
1770*4882a593Smuzhiyun			};
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun			phy_sel: cpsw-phy-sel@4a002554 {
1773*4882a593Smuzhiyun				compatible = "ti,dra7xx-cpsw-phy-sel";
1774*4882a593Smuzhiyun				reg= <0x4a002554 0x4>;
1775*4882a593Smuzhiyun				reg-names = "gmii-sel";
1776*4882a593Smuzhiyun			};
1777*4882a593Smuzhiyun		};
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun		dcan1: can@481cc000 {
1780*4882a593Smuzhiyun			compatible = "ti,dra7-d_can";
1781*4882a593Smuzhiyun			ti,hwmods = "dcan1";
1782*4882a593Smuzhiyun			reg = <0x4ae3c000 0x2000>;
1783*4882a593Smuzhiyun			syscon-raminit = <&scm_conf 0x558 0>;
1784*4882a593Smuzhiyun			interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
1785*4882a593Smuzhiyun			clocks = <&dcan1_sys_clk_mux>;
1786*4882a593Smuzhiyun			status = "disabled";
1787*4882a593Smuzhiyun		};
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun		dcan2: can@481d0000 {
1790*4882a593Smuzhiyun			compatible = "ti,dra7-d_can";
1791*4882a593Smuzhiyun			ti,hwmods = "dcan2";
1792*4882a593Smuzhiyun			reg = <0x48480000 0x2000>;
1793*4882a593Smuzhiyun			syscon-raminit = <&scm_conf 0x558 1>;
1794*4882a593Smuzhiyun			interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
1795*4882a593Smuzhiyun			clocks = <&sys_clkin1>;
1796*4882a593Smuzhiyun			status = "disabled";
1797*4882a593Smuzhiyun		};
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun		dss: dss@58000000 {
1800*4882a593Smuzhiyun			compatible = "ti,dra7-dss";
1801*4882a593Smuzhiyun			/* 'reg' defined in dra72x.dtsi and dra74x.dtsi */
1802*4882a593Smuzhiyun			/* 'clocks' defined in dra72x.dtsi and dra74x.dtsi */
1803*4882a593Smuzhiyun			status = "disabled";
1804*4882a593Smuzhiyun			ti,hwmods = "dss_core";
1805*4882a593Smuzhiyun			/* CTRL_CORE_DSS_PLL_CONTROL */
1806*4882a593Smuzhiyun			syscon-pll-ctrl = <&scm_conf 0x538>;
1807*4882a593Smuzhiyun			#address-cells = <1>;
1808*4882a593Smuzhiyun			#size-cells = <1>;
1809*4882a593Smuzhiyun			ranges;
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun			dispc@58001000 {
1812*4882a593Smuzhiyun				compatible = "ti,dra7-dispc";
1813*4882a593Smuzhiyun				reg = <0x58001000 0x1000>;
1814*4882a593Smuzhiyun				interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1815*4882a593Smuzhiyun				ti,hwmods = "dss_dispc";
1816*4882a593Smuzhiyun				clocks = <&dss_dss_clk>;
1817*4882a593Smuzhiyun				clock-names = "fck";
1818*4882a593Smuzhiyun				/* CTRL_CORE_SMA_SW_1 */
1819*4882a593Smuzhiyun				syscon-pol = <&scm_conf 0x534>;
1820*4882a593Smuzhiyun			};
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun			hdmi: encoder@58060000 {
1823*4882a593Smuzhiyun				compatible = "ti,dra7-hdmi";
1824*4882a593Smuzhiyun				reg = <0x58040000 0x200>,
1825*4882a593Smuzhiyun				      <0x58040200 0x80>,
1826*4882a593Smuzhiyun				      <0x58040300 0x80>,
1827*4882a593Smuzhiyun				      <0x58060000 0x19000>;
1828*4882a593Smuzhiyun				reg-names = "wp", "pll", "phy", "core";
1829*4882a593Smuzhiyun				interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
1830*4882a593Smuzhiyun				status = "disabled";
1831*4882a593Smuzhiyun				ti,hwmods = "dss_hdmi";
1832*4882a593Smuzhiyun				clocks = <&dss_48mhz_clk>, <&dss_hdmi_clk>;
1833*4882a593Smuzhiyun				clock-names = "fck", "sys_clk";
1834*4882a593Smuzhiyun			};
1835*4882a593Smuzhiyun		};
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun		epwmss0: epwmss@4843e000 {
1838*4882a593Smuzhiyun			compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss";
1839*4882a593Smuzhiyun			reg = <0x4843e000 0x30>;
1840*4882a593Smuzhiyun			ti,hwmods = "epwmss0";
1841*4882a593Smuzhiyun			#address-cells = <1>;
1842*4882a593Smuzhiyun			#size-cells = <1>;
1843*4882a593Smuzhiyun			status = "disabled";
1844*4882a593Smuzhiyun			ranges;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun			ehrpwm0: pwm@4843e200 {
1847*4882a593Smuzhiyun				compatible = "ti,dra746-ehrpwm",
1848*4882a593Smuzhiyun					     "ti,am3352-ehrpwm";
1849*4882a593Smuzhiyun				#pwm-cells = <3>;
1850*4882a593Smuzhiyun				reg = <0x4843e200 0x80>;
1851*4882a593Smuzhiyun				clocks = <&ehrpwm0_tbclk>, <&l4_root_clk_div>;
1852*4882a593Smuzhiyun				clock-names = "tbclk", "fck";
1853*4882a593Smuzhiyun				status = "disabled";
1854*4882a593Smuzhiyun			};
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun			ecap0: ecap@4843e100 {
1857*4882a593Smuzhiyun				compatible = "ti,dra746-ecap",
1858*4882a593Smuzhiyun					     "ti,am3352-ecap";
1859*4882a593Smuzhiyun				#pwm-cells = <3>;
1860*4882a593Smuzhiyun				reg = <0x4843e100 0x80>;
1861*4882a593Smuzhiyun				clocks = <&l4_root_clk_div>;
1862*4882a593Smuzhiyun				clock-names = "fck";
1863*4882a593Smuzhiyun				status = "disabled";
1864*4882a593Smuzhiyun			};
1865*4882a593Smuzhiyun		};
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun		epwmss1: epwmss@48440000 {
1868*4882a593Smuzhiyun			compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss";
1869*4882a593Smuzhiyun			reg = <0x48440000 0x30>;
1870*4882a593Smuzhiyun			ti,hwmods = "epwmss1";
1871*4882a593Smuzhiyun			#address-cells = <1>;
1872*4882a593Smuzhiyun			#size-cells = <1>;
1873*4882a593Smuzhiyun			status = "disabled";
1874*4882a593Smuzhiyun			ranges;
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun			ehrpwm1: pwm@48440200 {
1877*4882a593Smuzhiyun				compatible = "ti,dra746-ehrpwm",
1878*4882a593Smuzhiyun					     "ti,am3352-ehrpwm";
1879*4882a593Smuzhiyun				#pwm-cells = <3>;
1880*4882a593Smuzhiyun				reg = <0x48440200 0x80>;
1881*4882a593Smuzhiyun				clocks = <&ehrpwm1_tbclk>, <&l4_root_clk_div>;
1882*4882a593Smuzhiyun				clock-names = "tbclk", "fck";
1883*4882a593Smuzhiyun				status = "disabled";
1884*4882a593Smuzhiyun			};
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun			ecap1: ecap@48440100 {
1887*4882a593Smuzhiyun				compatible = "ti,dra746-ecap",
1888*4882a593Smuzhiyun					     "ti,am3352-ecap";
1889*4882a593Smuzhiyun				#pwm-cells = <3>;
1890*4882a593Smuzhiyun				reg = <0x48440100 0x80>;
1891*4882a593Smuzhiyun				clocks = <&l4_root_clk_div>;
1892*4882a593Smuzhiyun				clock-names = "fck";
1893*4882a593Smuzhiyun				status = "disabled";
1894*4882a593Smuzhiyun			};
1895*4882a593Smuzhiyun		};
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun		epwmss2: epwmss@48442000 {
1898*4882a593Smuzhiyun			compatible = "ti,dra746-pwmss", "ti,am33xx-pwmss";
1899*4882a593Smuzhiyun			reg = <0x48442000 0x30>;
1900*4882a593Smuzhiyun			ti,hwmods = "epwmss2";
1901*4882a593Smuzhiyun			#address-cells = <1>;
1902*4882a593Smuzhiyun			#size-cells = <1>;
1903*4882a593Smuzhiyun			status = "disabled";
1904*4882a593Smuzhiyun			ranges;
1905*4882a593Smuzhiyun
1906*4882a593Smuzhiyun			ehrpwm2: pwm@48442200 {
1907*4882a593Smuzhiyun				compatible = "ti,dra746-ehrpwm",
1908*4882a593Smuzhiyun					     "ti,am3352-ehrpwm";
1909*4882a593Smuzhiyun				#pwm-cells = <3>;
1910*4882a593Smuzhiyun				reg = <0x48442200 0x80>;
1911*4882a593Smuzhiyun				clocks = <&ehrpwm2_tbclk>, <&l4_root_clk_div>;
1912*4882a593Smuzhiyun				clock-names = "tbclk", "fck";
1913*4882a593Smuzhiyun				status = "disabled";
1914*4882a593Smuzhiyun			};
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun			ecap2: ecap@48442100 {
1917*4882a593Smuzhiyun				compatible = "ti,dra746-ecap",
1918*4882a593Smuzhiyun					     "ti,am3352-ecap";
1919*4882a593Smuzhiyun				#pwm-cells = <3>;
1920*4882a593Smuzhiyun				reg = <0x48442100 0x80>;
1921*4882a593Smuzhiyun				clocks = <&l4_root_clk_div>;
1922*4882a593Smuzhiyun				clock-names = "fck";
1923*4882a593Smuzhiyun				status = "disabled";
1924*4882a593Smuzhiyun			};
1925*4882a593Smuzhiyun		};
1926*4882a593Smuzhiyun
1927*4882a593Smuzhiyun		aes1: aes@4b500000 {
1928*4882a593Smuzhiyun			compatible = "ti,omap4-aes";
1929*4882a593Smuzhiyun			ti,hwmods = "aes1";
1930*4882a593Smuzhiyun			reg = <0x4b500000 0xa0>;
1931*4882a593Smuzhiyun			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
1932*4882a593Smuzhiyun			dmas = <&edma_xbar 111 0>, <&edma_xbar 110 0>;
1933*4882a593Smuzhiyun			dma-names = "tx", "rx";
1934*4882a593Smuzhiyun			clocks = <&l3_iclk_div>;
1935*4882a593Smuzhiyun			clock-names = "fck";
1936*4882a593Smuzhiyun		};
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun		aes2: aes@4b700000 {
1939*4882a593Smuzhiyun			compatible = "ti,omap4-aes";
1940*4882a593Smuzhiyun			ti,hwmods = "aes2";
1941*4882a593Smuzhiyun			reg = <0x4b700000 0xa0>;
1942*4882a593Smuzhiyun			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
1943*4882a593Smuzhiyun			dmas = <&edma_xbar 114 0>, <&edma_xbar 113 0>;
1944*4882a593Smuzhiyun			dma-names = "tx", "rx";
1945*4882a593Smuzhiyun			clocks = <&l3_iclk_div>;
1946*4882a593Smuzhiyun			clock-names = "fck";
1947*4882a593Smuzhiyun		};
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun		des: des@480a5000 {
1950*4882a593Smuzhiyun			compatible = "ti,omap4-des";
1951*4882a593Smuzhiyun			ti,hwmods = "des";
1952*4882a593Smuzhiyun			reg = <0x480a5000 0xa0>;
1953*4882a593Smuzhiyun			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
1954*4882a593Smuzhiyun			dmas = <&sdma_xbar 117>, <&sdma_xbar 116>;
1955*4882a593Smuzhiyun			dma-names = "tx", "rx";
1956*4882a593Smuzhiyun			clocks = <&l3_iclk_div>;
1957*4882a593Smuzhiyun			clock-names = "fck";
1958*4882a593Smuzhiyun		};
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun		sham: sham@53100000 {
1961*4882a593Smuzhiyun			compatible = "ti,omap5-sham";
1962*4882a593Smuzhiyun			ti,hwmods = "sham";
1963*4882a593Smuzhiyun			reg = <0x4b101000 0x300>;
1964*4882a593Smuzhiyun			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1965*4882a593Smuzhiyun			dmas = <&edma_xbar 119 0>;
1966*4882a593Smuzhiyun			dma-names = "rx";
1967*4882a593Smuzhiyun			clocks = <&l3_iclk_div>;
1968*4882a593Smuzhiyun			clock-names = "fck";
1969*4882a593Smuzhiyun		};
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun		rng: rng@48090000 {
1972*4882a593Smuzhiyun			compatible = "ti,omap4-rng";
1973*4882a593Smuzhiyun			ti,hwmods = "rng";
1974*4882a593Smuzhiyun			reg = <0x48090000 0x2000>;
1975*4882a593Smuzhiyun			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
1976*4882a593Smuzhiyun			clocks = <&l3_iclk_div>;
1977*4882a593Smuzhiyun			clock-names = "fck";
1978*4882a593Smuzhiyun		};
1979*4882a593Smuzhiyun	};
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun	thermal_zones: thermal-zones {
1982*4882a593Smuzhiyun		#include "omap4-cpu-thermal.dtsi"
1983*4882a593Smuzhiyun		#include "omap5-gpu-thermal.dtsi"
1984*4882a593Smuzhiyun		#include "omap5-core-thermal.dtsi"
1985*4882a593Smuzhiyun		#include "dra7-dspeve-thermal.dtsi"
1986*4882a593Smuzhiyun		#include "dra7-iva-thermal.dtsi"
1987*4882a593Smuzhiyun	};
1988*4882a593Smuzhiyun
1989*4882a593Smuzhiyun};
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun&cpu_thermal {
1992*4882a593Smuzhiyun	polling-delay = <500>; /* milliseconds */
1993*4882a593Smuzhiyun};
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun/include/ "dra7xx-clocks.dtsi"
1996