1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 3*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 4*4882a593Smuzhiyun * published by the Free Software Foundation. 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun&scrm { 8*4882a593Smuzhiyun main_fapll: main_fapll { 9*4882a593Smuzhiyun #clock-cells = <1>; 10*4882a593Smuzhiyun compatible = "ti,dm816-fapll-clock"; 11*4882a593Smuzhiyun reg = <0x400 0x40>; 12*4882a593Smuzhiyun clocks = <&sys_clkin_ck &sys_clkin_ck>; 13*4882a593Smuzhiyun clock-indices = <1>, <2>, <3>, <4>, <5>, 14*4882a593Smuzhiyun <6>, <7>; 15*4882a593Smuzhiyun clock-output-names = "main_pll_clk1", 16*4882a593Smuzhiyun "main_pll_clk2", 17*4882a593Smuzhiyun "main_pll_clk3", 18*4882a593Smuzhiyun "main_pll_clk4", 19*4882a593Smuzhiyun "main_pll_clk5", 20*4882a593Smuzhiyun "main_pll_clk6", 21*4882a593Smuzhiyun "main_pll_clk7"; 22*4882a593Smuzhiyun }; 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun ddr_fapll: ddr_fapll { 25*4882a593Smuzhiyun #clock-cells = <1>; 26*4882a593Smuzhiyun compatible = "ti,dm816-fapll-clock"; 27*4882a593Smuzhiyun reg = <0x440 0x30>; 28*4882a593Smuzhiyun clocks = <&sys_clkin_ck &sys_clkin_ck>; 29*4882a593Smuzhiyun clock-indices = <1>, <2>, <3>, <4>; 30*4882a593Smuzhiyun clock-output-names = "ddr_pll_clk1", 31*4882a593Smuzhiyun "ddr_pll_clk2", 32*4882a593Smuzhiyun "ddr_pll_clk3", 33*4882a593Smuzhiyun "ddr_pll_clk4"; 34*4882a593Smuzhiyun }; 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun video_fapll: video_fapll { 37*4882a593Smuzhiyun #clock-cells = <1>; 38*4882a593Smuzhiyun compatible = "ti,dm816-fapll-clock"; 39*4882a593Smuzhiyun reg = <0x470 0x30>; 40*4882a593Smuzhiyun clocks = <&sys_clkin_ck &sys_clkin_ck>; 41*4882a593Smuzhiyun clock-indices = <1>, <2>, <3>; 42*4882a593Smuzhiyun clock-output-names = "video_pll_clk1", 43*4882a593Smuzhiyun "video_pll_clk2", 44*4882a593Smuzhiyun "video_pll_clk3"; 45*4882a593Smuzhiyun }; 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun audio_fapll: audio_fapll { 48*4882a593Smuzhiyun #clock-cells = <1>; 49*4882a593Smuzhiyun compatible = "ti,dm816-fapll-clock"; 50*4882a593Smuzhiyun reg = <0x4a0 0x30>; 51*4882a593Smuzhiyun clocks = <&main_fapll 7>, < &sys_clkin_ck>; 52*4882a593Smuzhiyun clock-indices = <1>, <2>, <3>, <4>, <5>; 53*4882a593Smuzhiyun clock-output-names = "audio_pll_clk1", 54*4882a593Smuzhiyun "audio_pll_clk2", 55*4882a593Smuzhiyun "audio_pll_clk3", 56*4882a593Smuzhiyun "audio_pll_clk4", 57*4882a593Smuzhiyun "audio_pll_clk5"; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun}; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun&scrm_clocks { 62*4882a593Smuzhiyun secure_32k_ck: secure_32k_ck { 63*4882a593Smuzhiyun #clock-cells = <0>; 64*4882a593Smuzhiyun compatible = "fixed-clock"; 65*4882a593Smuzhiyun clock-frequency = <32768>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun sys_32k_ck: sys_32k_ck { 69*4882a593Smuzhiyun #clock-cells = <0>; 70*4882a593Smuzhiyun compatible = "fixed-clock"; 71*4882a593Smuzhiyun clock-frequency = <32768>; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun tclkin_ck: tclkin_ck { 75*4882a593Smuzhiyun #clock-cells = <0>; 76*4882a593Smuzhiyun compatible = "fixed-clock"; 77*4882a593Smuzhiyun clock-frequency = <32768>; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun sys_clkin_ck: sys_clkin_ck { 81*4882a593Smuzhiyun #clock-cells = <0>; 82*4882a593Smuzhiyun compatible = "fixed-clock"; 83*4882a593Smuzhiyun clock-frequency = <27000000>; 84*4882a593Smuzhiyun }; 85*4882a593Smuzhiyun}; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun/* 0x48180000 */ 88*4882a593Smuzhiyun&prcm_clocks { 89*4882a593Smuzhiyun clkout_pre_ck: clkout_pre_ck@100 { 90*4882a593Smuzhiyun #clock-cells = <0>; 91*4882a593Smuzhiyun compatible = "ti,mux-clock"; 92*4882a593Smuzhiyun clocks = <&main_fapll 5 &ddr_fapll 1 &video_fapll 1 93*4882a593Smuzhiyun &audio_fapll 1>; 94*4882a593Smuzhiyun reg = <0x100>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun clkout_div_ck: clkout_div_ck@100 { 98*4882a593Smuzhiyun #clock-cells = <0>; 99*4882a593Smuzhiyun compatible = "ti,divider-clock"; 100*4882a593Smuzhiyun clocks = <&clkout_pre_ck>; 101*4882a593Smuzhiyun ti,bit-shift = <3>; 102*4882a593Smuzhiyun ti,max-div = <8>; 103*4882a593Smuzhiyun reg = <0x100>; 104*4882a593Smuzhiyun }; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun clkout_ck: clkout_ck@100 { 107*4882a593Smuzhiyun #clock-cells = <0>; 108*4882a593Smuzhiyun compatible = "ti,gate-clock"; 109*4882a593Smuzhiyun clocks = <&clkout_div_ck>; 110*4882a593Smuzhiyun ti,bit-shift = <7>; 111*4882a593Smuzhiyun reg = <0x100>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* CM_DPLL clocks p1795 */ 115*4882a593Smuzhiyun sysclk1_ck: sysclk1_ck@300 { 116*4882a593Smuzhiyun #clock-cells = <0>; 117*4882a593Smuzhiyun compatible = "ti,divider-clock"; 118*4882a593Smuzhiyun clocks = <&main_fapll 1>; 119*4882a593Smuzhiyun ti,max-div = <7>; 120*4882a593Smuzhiyun reg = <0x0300>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun sysclk2_ck: sysclk2_ck@304 { 124*4882a593Smuzhiyun #clock-cells = <0>; 125*4882a593Smuzhiyun compatible = "ti,divider-clock"; 126*4882a593Smuzhiyun clocks = <&main_fapll 2>; 127*4882a593Smuzhiyun ti,max-div = <7>; 128*4882a593Smuzhiyun reg = <0x0304>; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun sysclk3_ck: sysclk3_ck@308 { 132*4882a593Smuzhiyun #clock-cells = <0>; 133*4882a593Smuzhiyun compatible = "ti,divider-clock"; 134*4882a593Smuzhiyun clocks = <&main_fapll 3>; 135*4882a593Smuzhiyun ti,max-div = <7>; 136*4882a593Smuzhiyun reg = <0x0308>; 137*4882a593Smuzhiyun }; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun sysclk4_ck: sysclk4_ck@30c { 140*4882a593Smuzhiyun #clock-cells = <0>; 141*4882a593Smuzhiyun compatible = "ti,divider-clock"; 142*4882a593Smuzhiyun clocks = <&main_fapll 4>; 143*4882a593Smuzhiyun ti,max-div = <1>; 144*4882a593Smuzhiyun reg = <0x030c>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun sysclk5_ck: sysclk5_ck@310 { 148*4882a593Smuzhiyun #clock-cells = <0>; 149*4882a593Smuzhiyun compatible = "ti,divider-clock"; 150*4882a593Smuzhiyun clocks = <&sysclk4_ck>; 151*4882a593Smuzhiyun ti,max-div = <1>; 152*4882a593Smuzhiyun reg = <0x0310>; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun sysclk6_ck: sysclk6_ck@314 { 156*4882a593Smuzhiyun #clock-cells = <0>; 157*4882a593Smuzhiyun compatible = "ti,divider-clock"; 158*4882a593Smuzhiyun clocks = <&main_fapll 4>; 159*4882a593Smuzhiyun ti,dividers = <2>, <4>; 160*4882a593Smuzhiyun reg = <0x0314>; 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun sysclk10_ck: sysclk10_ck@324 { 164*4882a593Smuzhiyun #clock-cells = <0>; 165*4882a593Smuzhiyun compatible = "ti,divider-clock"; 166*4882a593Smuzhiyun clocks = <&ddr_fapll 2>; 167*4882a593Smuzhiyun ti,max-div = <7>; 168*4882a593Smuzhiyun reg = <0x0324>; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun sysclk24_ck: sysclk24_ck@3b4 { 172*4882a593Smuzhiyun #clock-cells = <0>; 173*4882a593Smuzhiyun compatible = "ti,divider-clock"; 174*4882a593Smuzhiyun clocks = <&main_fapll 5>; 175*4882a593Smuzhiyun ti,max-div = <7>; 176*4882a593Smuzhiyun reg = <0x03b4>; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun mpu_ck: mpu_ck@15dc { 180*4882a593Smuzhiyun #clock-cells = <0>; 181*4882a593Smuzhiyun compatible = "ti,gate-clock"; 182*4882a593Smuzhiyun clocks = <&sysclk2_ck>; 183*4882a593Smuzhiyun ti,bit-shift = <1>; 184*4882a593Smuzhiyun reg = <0x15dc>; 185*4882a593Smuzhiyun }; 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun audio_pll_a_ck: audio_pll_a_ck@35c { 188*4882a593Smuzhiyun #clock-cells = <0>; 189*4882a593Smuzhiyun compatible = "ti,divider-clock"; 190*4882a593Smuzhiyun clocks = <&audio_fapll 1>; 191*4882a593Smuzhiyun ti,max-div = <7>; 192*4882a593Smuzhiyun reg = <0x035c>; 193*4882a593Smuzhiyun }; 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun sysclk18_ck: sysclk18_ck@378 { 196*4882a593Smuzhiyun #clock-cells = <0>; 197*4882a593Smuzhiyun compatible = "ti,mux-clock"; 198*4882a593Smuzhiyun clocks = <&sys_32k_ck>, <&audio_pll_a_ck>; 199*4882a593Smuzhiyun reg = <0x0378>; 200*4882a593Smuzhiyun }; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun timer1_fck: timer1_fck@390 { 203*4882a593Smuzhiyun #clock-cells = <0>; 204*4882a593Smuzhiyun compatible = "ti,mux-clock"; 205*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>; 206*4882a593Smuzhiyun reg = <0x0390>; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun timer2_fck: timer2_fck@394 { 210*4882a593Smuzhiyun #clock-cells = <0>; 211*4882a593Smuzhiyun compatible = "ti,mux-clock"; 212*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>; 213*4882a593Smuzhiyun reg = <0x0394>; 214*4882a593Smuzhiyun }; 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun timer3_fck: timer3_fck@398 { 217*4882a593Smuzhiyun #clock-cells = <0>; 218*4882a593Smuzhiyun compatible = "ti,mux-clock"; 219*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>; 220*4882a593Smuzhiyun reg = <0x0398>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun timer4_fck: timer4_fck@39c { 224*4882a593Smuzhiyun #clock-cells = <0>; 225*4882a593Smuzhiyun compatible = "ti,mux-clock"; 226*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>; 227*4882a593Smuzhiyun reg = <0x039c>; 228*4882a593Smuzhiyun }; 229*4882a593Smuzhiyun 230*4882a593Smuzhiyun timer5_fck: timer5_fck@3a0 { 231*4882a593Smuzhiyun #clock-cells = <0>; 232*4882a593Smuzhiyun compatible = "ti,mux-clock"; 233*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>; 234*4882a593Smuzhiyun reg = <0x03a0>; 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun timer6_fck: timer6_fck@3a4 { 238*4882a593Smuzhiyun #clock-cells = <0>; 239*4882a593Smuzhiyun compatible = "ti,mux-clock"; 240*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>; 241*4882a593Smuzhiyun reg = <0x03a4>; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun timer7_fck: timer7_fck@3a8 { 245*4882a593Smuzhiyun #clock-cells = <0>; 246*4882a593Smuzhiyun compatible = "ti,mux-clock"; 247*4882a593Smuzhiyun clocks = <&tclkin_ck>, <&sysclk18_ck>, <&sys_clkin_ck>; 248*4882a593Smuzhiyun reg = <0x03a8>; 249*4882a593Smuzhiyun }; 250*4882a593Smuzhiyun}; 251