1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * at91sam9rl.dtsi - Device Tree Include file for AT91SAM9RL family SoC 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2014 Alexandre Belloni <alexandre.belloni@free-electrons.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Licensed under GPLv2 or later. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun#include "skeleton.dtsi" 10*4882a593Smuzhiyun#include <dt-bindings/pinctrl/at91.h> 11*4882a593Smuzhiyun#include <dt-bindings/clock/at91.h> 12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 13*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 14*4882a593Smuzhiyun#include <dt-bindings/pwm/pwm.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun/ { 17*4882a593Smuzhiyun model = "Atmel AT91SAM9RL family SoC"; 18*4882a593Smuzhiyun compatible = "atmel,at91sam9rl", "atmel,at91sam9"; 19*4882a593Smuzhiyun interrupt-parent = <&aic>; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun aliases { 22*4882a593Smuzhiyun serial0 = &dbgu; 23*4882a593Smuzhiyun serial1 = &usart0; 24*4882a593Smuzhiyun serial2 = &usart1; 25*4882a593Smuzhiyun serial3 = &usart2; 26*4882a593Smuzhiyun serial4 = &usart3; 27*4882a593Smuzhiyun gpio0 = &pioA; 28*4882a593Smuzhiyun gpio1 = &pioB; 29*4882a593Smuzhiyun gpio2 = &pioC; 30*4882a593Smuzhiyun gpio3 = &pioD; 31*4882a593Smuzhiyun tcb0 = &tcb0; 32*4882a593Smuzhiyun i2c0 = &i2c0; 33*4882a593Smuzhiyun i2c1 = &i2c1; 34*4882a593Smuzhiyun ssc0 = &ssc0; 35*4882a593Smuzhiyun ssc1 = &ssc1; 36*4882a593Smuzhiyun pwm0 = &pwm0; 37*4882a593Smuzhiyun spi0 = &spi0; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun cpus { 41*4882a593Smuzhiyun #address-cells = <0>; 42*4882a593Smuzhiyun #size-cells = <0>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun cpu { 45*4882a593Smuzhiyun compatible = "arm,arm926ej-s"; 46*4882a593Smuzhiyun device_type = "cpu"; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun memory { 51*4882a593Smuzhiyun reg = <0x20000000 0x04000000>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun clocks { 55*4882a593Smuzhiyun slow_xtal: slow_xtal { 56*4882a593Smuzhiyun compatible = "fixed-clock"; 57*4882a593Smuzhiyun #clock-cells = <0>; 58*4882a593Smuzhiyun clock-frequency = <0>; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun main_xtal: main_xtal { 62*4882a593Smuzhiyun compatible = "fixed-clock"; 63*4882a593Smuzhiyun #clock-cells = <0>; 64*4882a593Smuzhiyun clock-frequency = <0>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun adc_op_clk: adc_op_clk{ 68*4882a593Smuzhiyun compatible = "fixed-clock"; 69*4882a593Smuzhiyun #clock-cells = <0>; 70*4882a593Smuzhiyun clock-frequency = <1000000>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun sram: sram@00300000 { 75*4882a593Smuzhiyun compatible = "mmio-sram"; 76*4882a593Smuzhiyun reg = <0x00300000 0x10000>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun ahb { 80*4882a593Smuzhiyun compatible = "simple-bus"; 81*4882a593Smuzhiyun #address-cells = <1>; 82*4882a593Smuzhiyun #size-cells = <1>; 83*4882a593Smuzhiyun ranges; 84*4882a593Smuzhiyun u-boot,dm-pre-reloc; 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun fb0: fb@00500000 { 87*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-lcdc"; 88*4882a593Smuzhiyun reg = <0x00500000 0x1000>; 89*4882a593Smuzhiyun interrupts = <23 IRQ_TYPE_LEVEL_HIGH 3>; 90*4882a593Smuzhiyun pinctrl-names = "default"; 91*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_fb>; 92*4882a593Smuzhiyun clocks = <&lcd_clk>, <&lcd_clk>; 93*4882a593Smuzhiyun clock-names = "hclk", "lcdc_clk"; 94*4882a593Smuzhiyun status = "disabled"; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun nand0: nand@40000000 { 98*4882a593Smuzhiyun compatible = "atmel,at91rm9200-nand"; 99*4882a593Smuzhiyun #address-cells = <1>; 100*4882a593Smuzhiyun #size-cells = <1>; 101*4882a593Smuzhiyun reg = <0x40000000 0x10000000>, 102*4882a593Smuzhiyun <0xffffe800 0x200>; 103*4882a593Smuzhiyun atmel,nand-addr-offset = <21>; 104*4882a593Smuzhiyun atmel,nand-cmd-offset = <22>; 105*4882a593Smuzhiyun atmel,nand-has-dma; 106*4882a593Smuzhiyun pinctrl-names = "default"; 107*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_nand>; 108*4882a593Smuzhiyun gpios = <&pioD 17 GPIO_ACTIVE_HIGH>, 109*4882a593Smuzhiyun <&pioB 6 GPIO_ACTIVE_HIGH>, 110*4882a593Smuzhiyun <0>; 111*4882a593Smuzhiyun status = "disabled"; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun apb { 115*4882a593Smuzhiyun compatible = "simple-bus"; 116*4882a593Smuzhiyun #address-cells = <1>; 117*4882a593Smuzhiyun #size-cells = <1>; 118*4882a593Smuzhiyun ranges; 119*4882a593Smuzhiyun u-boot,dm-pre-reloc; 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun tcb0: timer@fffa0000 { 122*4882a593Smuzhiyun compatible = "atmel,at91rm9200-tcb"; 123*4882a593Smuzhiyun reg = <0xfffa0000 0x100>; 124*4882a593Smuzhiyun interrupts = <16 IRQ_TYPE_LEVEL_HIGH 0>, 125*4882a593Smuzhiyun <17 IRQ_TYPE_LEVEL_HIGH 0>, 126*4882a593Smuzhiyun <18 IRQ_TYPE_LEVEL_HIGH 0>; 127*4882a593Smuzhiyun clocks = <&tc0_clk>, <&tc1_clk>, <&tc2_clk>, <&clk32k>; 128*4882a593Smuzhiyun clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk"; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun mmc0: mmc@fffa4000 { 132*4882a593Smuzhiyun compatible = "atmel,hsmci"; 133*4882a593Smuzhiyun reg = <0xfffa4000 0x600>; 134*4882a593Smuzhiyun interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>; 135*4882a593Smuzhiyun #address-cells = <1>; 136*4882a593Smuzhiyun #size-cells = <0>; 137*4882a593Smuzhiyun pinctrl-names = "default"; 138*4882a593Smuzhiyun clocks = <&mci0_clk>; 139*4882a593Smuzhiyun clock-names = "mci_clk"; 140*4882a593Smuzhiyun status = "disabled"; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun i2c0: i2c@fffa8000 { 144*4882a593Smuzhiyun compatible = "atmel,at91sam9260-i2c"; 145*4882a593Smuzhiyun reg = <0xfffa8000 0x100>; 146*4882a593Smuzhiyun interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>; 147*4882a593Smuzhiyun #address-cells = <1>; 148*4882a593Smuzhiyun #size-cells = <0>; 149*4882a593Smuzhiyun clocks = <&twi0_clk>; 150*4882a593Smuzhiyun status = "disabled"; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun i2c1: i2c@fffac000 { 154*4882a593Smuzhiyun compatible = "atmel,at91sam9260-i2c"; 155*4882a593Smuzhiyun reg = <0xfffac000 0x100>; 156*4882a593Smuzhiyun interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>; 157*4882a593Smuzhiyun #address-cells = <1>; 158*4882a593Smuzhiyun #size-cells = <0>; 159*4882a593Smuzhiyun status = "disabled"; 160*4882a593Smuzhiyun }; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun usart0: serial@fffb0000 { 163*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 164*4882a593Smuzhiyun reg = <0xfffb0000 0x200>; 165*4882a593Smuzhiyun interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>; 166*4882a593Smuzhiyun atmel,use-dma-rx; 167*4882a593Smuzhiyun atmel,use-dma-tx; 168*4882a593Smuzhiyun pinctrl-names = "default"; 169*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart0>; 170*4882a593Smuzhiyun clocks = <&usart0_clk>; 171*4882a593Smuzhiyun clock-names = "usart"; 172*4882a593Smuzhiyun status = "disabled"; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun usart1: serial@fffb4000 { 176*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 177*4882a593Smuzhiyun reg = <0xfffb4000 0x200>; 178*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>; 179*4882a593Smuzhiyun atmel,use-dma-rx; 180*4882a593Smuzhiyun atmel,use-dma-tx; 181*4882a593Smuzhiyun pinctrl-names = "default"; 182*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart1>; 183*4882a593Smuzhiyun clocks = <&usart1_clk>; 184*4882a593Smuzhiyun clock-names = "usart"; 185*4882a593Smuzhiyun status = "disabled"; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun usart2: serial@fffb8000 { 189*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 190*4882a593Smuzhiyun reg = <0xfffb8000 0x200>; 191*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>; 192*4882a593Smuzhiyun atmel,use-dma-rx; 193*4882a593Smuzhiyun atmel,use-dma-tx; 194*4882a593Smuzhiyun pinctrl-names = "default"; 195*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart2>; 196*4882a593Smuzhiyun clocks = <&usart2_clk>; 197*4882a593Smuzhiyun clock-names = "usart"; 198*4882a593Smuzhiyun status = "disabled"; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun usart3: serial@fffbc000 { 202*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 203*4882a593Smuzhiyun reg = <0xfffbc000 0x200>; 204*4882a593Smuzhiyun interrupts = <9 IRQ_TYPE_LEVEL_HIGH 5>; 205*4882a593Smuzhiyun atmel,use-dma-rx; 206*4882a593Smuzhiyun atmel,use-dma-tx; 207*4882a593Smuzhiyun pinctrl-names = "default"; 208*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart3>; 209*4882a593Smuzhiyun clocks = <&usart3_clk>; 210*4882a593Smuzhiyun clock-names = "usart"; 211*4882a593Smuzhiyun status = "disabled"; 212*4882a593Smuzhiyun }; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun ssc0: ssc@fffc0000 { 215*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-ssc"; 216*4882a593Smuzhiyun reg = <0xfffc0000 0x4000>; 217*4882a593Smuzhiyun interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>; 218*4882a593Smuzhiyun pinctrl-names = "default"; 219*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; 220*4882a593Smuzhiyun status = "disabled"; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun ssc1: ssc@fffc4000 { 224*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-ssc"; 225*4882a593Smuzhiyun reg = <0xfffc4000 0x4000>; 226*4882a593Smuzhiyun interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>; 227*4882a593Smuzhiyun pinctrl-names = "default"; 228*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>; 229*4882a593Smuzhiyun status = "disabled"; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun pwm0: pwm@fffc8000 { 233*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-pwm"; 234*4882a593Smuzhiyun reg = <0xfffc8000 0x300>; 235*4882a593Smuzhiyun interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>; 236*4882a593Smuzhiyun #pwm-cells = <3>; 237*4882a593Smuzhiyun clocks = <&pwm_clk>; 238*4882a593Smuzhiyun clock-names = "pwm_clk"; 239*4882a593Smuzhiyun status = "disabled"; 240*4882a593Smuzhiyun }; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun spi0: spi@fffcc000 { 243*4882a593Smuzhiyun #address-cells = <1>; 244*4882a593Smuzhiyun #size-cells = <0>; 245*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 246*4882a593Smuzhiyun reg = <0xfffcc000 0x200>; 247*4882a593Smuzhiyun interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>; 248*4882a593Smuzhiyun pinctrl-names = "default"; 249*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi0>; 250*4882a593Smuzhiyun clocks = <&spi0_clk>; 251*4882a593Smuzhiyun clock-names = "spi_clk"; 252*4882a593Smuzhiyun status = "disabled"; 253*4882a593Smuzhiyun }; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun adc0: adc@fffd0000 { 256*4882a593Smuzhiyun #address-cells = <1>; 257*4882a593Smuzhiyun #size-cells = <0>; 258*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-adc"; 259*4882a593Smuzhiyun reg = <0xfffd0000 0x100>; 260*4882a593Smuzhiyun interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>; 261*4882a593Smuzhiyun clocks = <&adc_clk>, <&adc_op_clk>; 262*4882a593Smuzhiyun clock-names = "adc_clk", "adc_op_clk"; 263*4882a593Smuzhiyun atmel,adc-use-external-triggers; 264*4882a593Smuzhiyun atmel,adc-channels-used = <0x3f>; 265*4882a593Smuzhiyun atmel,adc-vref = <3300>; 266*4882a593Smuzhiyun atmel,adc-startup-time = <40>; 267*4882a593Smuzhiyun atmel,adc-res = <8 10>; 268*4882a593Smuzhiyun atmel,adc-res-names = "lowres", "highres"; 269*4882a593Smuzhiyun atmel,adc-use-res = "highres"; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun trigger0 { 272*4882a593Smuzhiyun trigger-name = "timer-counter-0"; 273*4882a593Smuzhiyun trigger-value = <0x1>; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun trigger1 { 276*4882a593Smuzhiyun trigger-name = "timer-counter-1"; 277*4882a593Smuzhiyun trigger-value = <0x3>; 278*4882a593Smuzhiyun }; 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun trigger2 { 281*4882a593Smuzhiyun trigger-name = "timer-counter-2"; 282*4882a593Smuzhiyun trigger-value = <0x5>; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun trigger3 { 286*4882a593Smuzhiyun trigger-name = "external"; 287*4882a593Smuzhiyun trigger-value = <0x13>; 288*4882a593Smuzhiyun trigger-external; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun usb0: gadget@fffd4000 { 293*4882a593Smuzhiyun #address-cells = <1>; 294*4882a593Smuzhiyun #size-cells = <0>; 295*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-udc"; 296*4882a593Smuzhiyun reg = <0x00600000 0x100000>, 297*4882a593Smuzhiyun <0xfffd4000 0x4000>; 298*4882a593Smuzhiyun interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>; 299*4882a593Smuzhiyun clocks = <&udphs_clk>, <&utmi>; 300*4882a593Smuzhiyun clock-names = "pclk", "hclk"; 301*4882a593Smuzhiyun status = "disabled"; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun ep@0 { 304*4882a593Smuzhiyun reg = <0>; 305*4882a593Smuzhiyun atmel,fifo-size = <64>; 306*4882a593Smuzhiyun atmel,nb-banks = <1>; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun ep@1 { 310*4882a593Smuzhiyun reg = <1>; 311*4882a593Smuzhiyun atmel,fifo-size = <1024>; 312*4882a593Smuzhiyun atmel,nb-banks = <2>; 313*4882a593Smuzhiyun atmel,can-dma; 314*4882a593Smuzhiyun atmel,can-isoc; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun ep@2 { 318*4882a593Smuzhiyun reg = <2>; 319*4882a593Smuzhiyun atmel,fifo-size = <1024>; 320*4882a593Smuzhiyun atmel,nb-banks = <2>; 321*4882a593Smuzhiyun atmel,can-dma; 322*4882a593Smuzhiyun atmel,can-isoc; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun ep@3 { 326*4882a593Smuzhiyun reg = <3>; 327*4882a593Smuzhiyun atmel,fifo-size = <1024>; 328*4882a593Smuzhiyun atmel,nb-banks = <3>; 329*4882a593Smuzhiyun atmel,can-dma; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun ep@4 { 333*4882a593Smuzhiyun reg = <4>; 334*4882a593Smuzhiyun atmel,fifo-size = <1024>; 335*4882a593Smuzhiyun atmel,nb-banks = <3>; 336*4882a593Smuzhiyun atmel,can-dma; 337*4882a593Smuzhiyun }; 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun ep@5 { 340*4882a593Smuzhiyun reg = <5>; 341*4882a593Smuzhiyun atmel,fifo-size = <1024>; 342*4882a593Smuzhiyun atmel,nb-banks = <3>; 343*4882a593Smuzhiyun atmel,can-dma; 344*4882a593Smuzhiyun atmel,can-isoc; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun ep@6 { 348*4882a593Smuzhiyun reg = <6>; 349*4882a593Smuzhiyun atmel,fifo-size = <1024>; 350*4882a593Smuzhiyun atmel,nb-banks = <3>; 351*4882a593Smuzhiyun atmel,can-dma; 352*4882a593Smuzhiyun atmel,can-isoc; 353*4882a593Smuzhiyun }; 354*4882a593Smuzhiyun }; 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun dma0: dma-controller@ffffe600 { 357*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-dma"; 358*4882a593Smuzhiyun reg = <0xffffe600 0x200>; 359*4882a593Smuzhiyun interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>; 360*4882a593Smuzhiyun #dma-cells = <2>; 361*4882a593Smuzhiyun clocks = <&dma0_clk>; 362*4882a593Smuzhiyun clock-names = "dma_clk"; 363*4882a593Smuzhiyun }; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun ramc0: ramc@ffffea00 { 366*4882a593Smuzhiyun compatible = "atmel,at91sam9260-sdramc"; 367*4882a593Smuzhiyun reg = <0xffffea00 0x200>; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun aic: interrupt-controller@fffff000 { 371*4882a593Smuzhiyun #interrupt-cells = <3>; 372*4882a593Smuzhiyun compatible = "atmel,at91rm9200-aic"; 373*4882a593Smuzhiyun interrupt-controller; 374*4882a593Smuzhiyun reg = <0xfffff000 0x200>; 375*4882a593Smuzhiyun atmel,external-irqs = <31>; 376*4882a593Smuzhiyun }; 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun dbgu: serial@fffff200 { 379*4882a593Smuzhiyun compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart"; 380*4882a593Smuzhiyun reg = <0xfffff200 0x200>; 381*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 382*4882a593Smuzhiyun pinctrl-names = "default"; 383*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_dbgu>; 384*4882a593Smuzhiyun clocks = <&mck>; 385*4882a593Smuzhiyun clock-names = "usart"; 386*4882a593Smuzhiyun status = "disabled"; 387*4882a593Smuzhiyun }; 388*4882a593Smuzhiyun 389*4882a593Smuzhiyun pinctrl@fffff400 { 390*4882a593Smuzhiyun #address-cells = <1>; 391*4882a593Smuzhiyun #size-cells = <1>; 392*4882a593Smuzhiyun compatible = "atmel,at91rm9200-pinctrl", "simple-bus"; 393*4882a593Smuzhiyun ranges = <0xfffff400 0xfffff400 0x800>; 394*4882a593Smuzhiyun reg = <0xfffff400 0x200 395*4882a593Smuzhiyun 0xfffff600 0x200 396*4882a593Smuzhiyun 0xfffff800 0x200 397*4882a593Smuzhiyun 0xfffffa00 0x200 398*4882a593Smuzhiyun >; 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun atmel,mux-mask = 401*4882a593Smuzhiyun /* A B */ 402*4882a593Smuzhiyun <0xffffffff 0xe05c6738>, /* pioA */ 403*4882a593Smuzhiyun <0xffffffff 0x0000c780>, /* pioB */ 404*4882a593Smuzhiyun <0xffffffff 0xe3ffff0e>, /* pioC */ 405*4882a593Smuzhiyun <0x003fffff 0x0001ff3c>; /* pioD */ 406*4882a593Smuzhiyun u-boot,dm-pre-reloc; 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun /* shared pinctrl settings */ 409*4882a593Smuzhiyun adc0 { 410*4882a593Smuzhiyun pinctrl_adc0_ts: adc0_ts-0 { 411*4882a593Smuzhiyun atmel,pins = 412*4882a593Smuzhiyun <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE>, 413*4882a593Smuzhiyun <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE>, 414*4882a593Smuzhiyun <AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>, 415*4882a593Smuzhiyun <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun 418*4882a593Smuzhiyun pinctrl_adc0_ad0: adc0_ad0-0 { 419*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun pinctrl_adc0_ad1: adc0_ad1-0 { 423*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun pinctrl_adc0_ad2: adc0_ad2-0 { 427*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; 428*4882a593Smuzhiyun }; 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun pinctrl_adc0_ad3: adc0_ad3-0 { 431*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; 432*4882a593Smuzhiyun }; 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun pinctrl_adc0_ad4: adc0_ad4-0 { 435*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; 436*4882a593Smuzhiyun }; 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun pinctrl_adc0_ad5: adc0_ad5-0 { 439*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun pinctrl_adc0_adtrg: adc0_adtrg-0 { 443*4882a593Smuzhiyun atmel,pins = <AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; 444*4882a593Smuzhiyun }; 445*4882a593Smuzhiyun }; 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun dbgu { 448*4882a593Smuzhiyun u-boot,dm-pre-reloc; 449*4882a593Smuzhiyun pinctrl_dbgu: dbgu-0 { 450*4882a593Smuzhiyun atmel,pins = 451*4882a593Smuzhiyun <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>, 452*4882a593Smuzhiyun <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun fb { 457*4882a593Smuzhiyun pinctrl_fb: fb-0 { 458*4882a593Smuzhiyun atmel,pins = 459*4882a593Smuzhiyun <AT91_PIOC 1 AT91_PERIPH_B AT91_PINCTRL_NONE>, 460*4882a593Smuzhiyun <AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE>, 461*4882a593Smuzhiyun <AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE>, 462*4882a593Smuzhiyun <AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE>, 463*4882a593Smuzhiyun <AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE>, 464*4882a593Smuzhiyun <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>, 465*4882a593Smuzhiyun <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>, 466*4882a593Smuzhiyun <AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_NONE>, 467*4882a593Smuzhiyun <AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_NONE>, 468*4882a593Smuzhiyun <AT91_PIOC 13 AT91_PERIPH_B AT91_PINCTRL_NONE>, 469*4882a593Smuzhiyun <AT91_PIOC 15 AT91_PERIPH_B AT91_PINCTRL_NONE>, 470*4882a593Smuzhiyun <AT91_PIOC 16 AT91_PERIPH_B AT91_PINCTRL_NONE>, 471*4882a593Smuzhiyun <AT91_PIOC 17 AT91_PERIPH_B AT91_PINCTRL_NONE>, 472*4882a593Smuzhiyun <AT91_PIOC 18 AT91_PERIPH_B AT91_PINCTRL_NONE>, 473*4882a593Smuzhiyun <AT91_PIOC 19 AT91_PERIPH_B AT91_PINCTRL_NONE>, 474*4882a593Smuzhiyun <AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE>, 475*4882a593Smuzhiyun <AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE>, 476*4882a593Smuzhiyun <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE>, 477*4882a593Smuzhiyun <AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>, 478*4882a593Smuzhiyun <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>, 479*4882a593Smuzhiyun <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; 480*4882a593Smuzhiyun }; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun 483*4882a593Smuzhiyun i2c_gpio0 { 484*4882a593Smuzhiyun pinctrl_i2c_gpio0: i2c_gpio0-0 { 485*4882a593Smuzhiyun atmel,pins = 486*4882a593Smuzhiyun <AT91_PIOA 23 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>, 487*4882a593Smuzhiyun <AT91_PIOA 24 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; 488*4882a593Smuzhiyun }; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun i2c_gpio1 { 492*4882a593Smuzhiyun pinctrl_i2c_gpio1: i2c_gpio1-0 { 493*4882a593Smuzhiyun atmel,pins = 494*4882a593Smuzhiyun <AT91_PIOD 10 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>, 495*4882a593Smuzhiyun <AT91_PIOD 11 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; 496*4882a593Smuzhiyun }; 497*4882a593Smuzhiyun }; 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun mmc0 { 500*4882a593Smuzhiyun pinctrl_mmc0_clk: mmc0_clk-0 { 501*4882a593Smuzhiyun atmel,pins = 502*4882a593Smuzhiyun <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; 503*4882a593Smuzhiyun }; 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 { 506*4882a593Smuzhiyun atmel,pins = 507*4882a593Smuzhiyun <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>, 508*4882a593Smuzhiyun <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 509*4882a593Smuzhiyun }; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 { 512*4882a593Smuzhiyun atmel,pins = 513*4882a593Smuzhiyun <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>, 514*4882a593Smuzhiyun <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>, 515*4882a593Smuzhiyun <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 516*4882a593Smuzhiyun }; 517*4882a593Smuzhiyun }; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun nand { 520*4882a593Smuzhiyun pinctrl_nand: nand-0 { 521*4882a593Smuzhiyun atmel,pins = 522*4882a593Smuzhiyun <AT91_PIOD 17 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>, 523*4882a593Smuzhiyun <AT91_PIOB 6 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun pinctrl_nand0_ale_cle: nand_ale_cle-0 { 527*4882a593Smuzhiyun atmel,pins = 528*4882a593Smuzhiyun <AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>, 529*4882a593Smuzhiyun <AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; 530*4882a593Smuzhiyun }; 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun pinctrl_nand0_oe_we: nand_oe_we-0 { 533*4882a593Smuzhiyun atmel,pins = 534*4882a593Smuzhiyun <AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE>, 535*4882a593Smuzhiyun <AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun pinctrl_nand0_cs: nand_cs-0 { 539*4882a593Smuzhiyun atmel,pins = 540*4882a593Smuzhiyun <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; 541*4882a593Smuzhiyun }; 542*4882a593Smuzhiyun }; 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun pwm0 { 545*4882a593Smuzhiyun pinctrl_pwm0_pwm0_0: pwm0_pwm0-0 { 546*4882a593Smuzhiyun atmel,pins = <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; 547*4882a593Smuzhiyun }; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun pinctrl_pwm0_pwm0_1: pwm0_pwm0-1 { 550*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; 551*4882a593Smuzhiyun }; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun pinctrl_pwm0_pwm0_2: pwm0_pwm0-2 { 554*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 14 AT91_PERIPH_B AT91_PINCTRL_NONE>; 555*4882a593Smuzhiyun }; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun pinctrl_pwm0_pwm1_0: pwm0_pwm1-0 { 558*4882a593Smuzhiyun atmel,pins = <AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>; 559*4882a593Smuzhiyun }; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun pinctrl_pwm0_pwm1_1: pwm0_pwm1-1 { 562*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 3 AT91_PERIPH_B AT91_PINCTRL_NONE>; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun pinctrl_pwm0_pwm1_2: pwm0_pwm1-2 { 566*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun 569*4882a593Smuzhiyun pinctrl_pwm0_pwm2_0: pwm0_pwm2-0 { 570*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun pinctrl_pwm0_pwm2_1: pwm0_pwm2-1 { 574*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun pinctrl_pwm0_pwm2_2: pwm0_pwm2-2 { 578*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 16 AT91_PERIPH_B AT91_PINCTRL_NONE>; 579*4882a593Smuzhiyun }; 580*4882a593Smuzhiyun 581*4882a593Smuzhiyun pinctrl_pwm0_pwm3_0: pwm0_pwm3-0 { 582*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 8 AT91_PERIPH_B AT91_PINCTRL_NONE>; 583*4882a593Smuzhiyun }; 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun pinctrl_pwm0_pwm3_1: pwm0_pwm3-1 { 586*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun }; 589*4882a593Smuzhiyun 590*4882a593Smuzhiyun spi0 { 591*4882a593Smuzhiyun pinctrl_spi0: spi0-0 { 592*4882a593Smuzhiyun atmel,pins = 593*4882a593Smuzhiyun <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>, 594*4882a593Smuzhiyun <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>, 595*4882a593Smuzhiyun <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; 596*4882a593Smuzhiyun }; 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun ssc0 { 600*4882a593Smuzhiyun pinctrl_ssc0_tx: ssc0_tx-0 { 601*4882a593Smuzhiyun atmel,pins = 602*4882a593Smuzhiyun <AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>, 603*4882a593Smuzhiyun <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE>, 604*4882a593Smuzhiyun <AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; 605*4882a593Smuzhiyun }; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun pinctrl_ssc0_rx: ssc0_rx-0 { 608*4882a593Smuzhiyun atmel,pins = 609*4882a593Smuzhiyun <AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_NONE>, 610*4882a593Smuzhiyun <AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE>, 611*4882a593Smuzhiyun <AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; 612*4882a593Smuzhiyun }; 613*4882a593Smuzhiyun }; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun ssc1 { 616*4882a593Smuzhiyun pinctrl_ssc1_tx: ssc1_tx-0 { 617*4882a593Smuzhiyun atmel,pins = 618*4882a593Smuzhiyun <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE>, 619*4882a593Smuzhiyun <AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>, 620*4882a593Smuzhiyun <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; 621*4882a593Smuzhiyun }; 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun pinctrl_ssc1_rx: ssc1_rx-0 { 624*4882a593Smuzhiyun atmel,pins = 625*4882a593Smuzhiyun <AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_NONE>, 626*4882a593Smuzhiyun <AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_NONE>, 627*4882a593Smuzhiyun <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE>; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun 631*4882a593Smuzhiyun tcb0 { 632*4882a593Smuzhiyun pinctrl_tcb0_tclk0: tcb0_tclk0-0 { 633*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_NONE>; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun pinctrl_tcb0_tclk1: tcb0_tclk1-0 { 637*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; 638*4882a593Smuzhiyun }; 639*4882a593Smuzhiyun 640*4882a593Smuzhiyun pinctrl_tcb0_tclk2: tcb0_tclk2-0 { 641*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun pinctrl_tcb0_tioa0: tcb0_tioa0-0 { 645*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE>; 646*4882a593Smuzhiyun }; 647*4882a593Smuzhiyun 648*4882a593Smuzhiyun pinctrl_tcb0_tioa1: tcb0_tioa1-0 { 649*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun pinctrl_tcb0_tioa2: tcb0_tioa2-0 { 653*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 10 AT91_PERIPH_B AT91_PINCTRL_NONE>; 654*4882a593Smuzhiyun }; 655*4882a593Smuzhiyun 656*4882a593Smuzhiyun pinctrl_tcb0_tiob0: tcb0_tiob0-0 { 657*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; 658*4882a593Smuzhiyun }; 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun pinctrl_tcb0_tiob1: tcb0_tiob1-0 { 661*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun 664*4882a593Smuzhiyun pinctrl_tcb0_tiob2: tcb0_tiob2-0 { 665*4882a593Smuzhiyun atmel,pins = <AT91_PIOD 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; 666*4882a593Smuzhiyun }; 667*4882a593Smuzhiyun }; 668*4882a593Smuzhiyun 669*4882a593Smuzhiyun usart0 { 670*4882a593Smuzhiyun pinctrl_usart0: usart0-0 { 671*4882a593Smuzhiyun atmel,pins = 672*4882a593Smuzhiyun <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>, 673*4882a593Smuzhiyun <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun pinctrl_usart0_rts: usart0_rts-0 { 677*4882a593Smuzhiyun atmel,pins = 678*4882a593Smuzhiyun <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; 679*4882a593Smuzhiyun }; 680*4882a593Smuzhiyun 681*4882a593Smuzhiyun pinctrl_usart0_cts: usart0_cts-0 { 682*4882a593Smuzhiyun atmel,pins = 683*4882a593Smuzhiyun <AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; 684*4882a593Smuzhiyun }; 685*4882a593Smuzhiyun 686*4882a593Smuzhiyun pinctrl_usart0_dtr_dsr: usart0_dtr_dsr-0 { 687*4882a593Smuzhiyun atmel,pins = 688*4882a593Smuzhiyun <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE>, 689*4882a593Smuzhiyun <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun pinctrl_usart0_dcd: usart0_dcd-0 { 693*4882a593Smuzhiyun atmel,pins = 694*4882a593Smuzhiyun <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; 695*4882a593Smuzhiyun }; 696*4882a593Smuzhiyun 697*4882a593Smuzhiyun pinctrl_usart0_ri: usart0_ri-0 { 698*4882a593Smuzhiyun atmel,pins = 699*4882a593Smuzhiyun <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun 702*4882a593Smuzhiyun pinctrl_usart0_sck: usart0_sck-0 { 703*4882a593Smuzhiyun atmel,pins = 704*4882a593Smuzhiyun <AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; 705*4882a593Smuzhiyun }; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun 708*4882a593Smuzhiyun usart1 { 709*4882a593Smuzhiyun pinctrl_usart1: usart1-0 { 710*4882a593Smuzhiyun atmel,pins = 711*4882a593Smuzhiyun <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>, 712*4882a593Smuzhiyun <AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; 713*4882a593Smuzhiyun }; 714*4882a593Smuzhiyun 715*4882a593Smuzhiyun pinctrl_usart1_rts: usart1_rts-0 { 716*4882a593Smuzhiyun atmel,pins = 717*4882a593Smuzhiyun <AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE>; 718*4882a593Smuzhiyun }; 719*4882a593Smuzhiyun 720*4882a593Smuzhiyun pinctrl_usart1_cts: usart1_cts-0 { 721*4882a593Smuzhiyun atmel,pins = 722*4882a593Smuzhiyun <AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun pinctrl_usart1_sck: usart1_sck-0 { 726*4882a593Smuzhiyun atmel,pins = 727*4882a593Smuzhiyun <AT91_PIOD 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun }; 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun usart2 { 732*4882a593Smuzhiyun pinctrl_usart2: usart2-0 { 733*4882a593Smuzhiyun atmel,pins = 734*4882a593Smuzhiyun <AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>, 735*4882a593Smuzhiyun <AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; 736*4882a593Smuzhiyun }; 737*4882a593Smuzhiyun 738*4882a593Smuzhiyun pinctrl_usart2_rts: usart2_rts-0 { 739*4882a593Smuzhiyun atmel,pins = 740*4882a593Smuzhiyun <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun pinctrl_usart2_cts: usart2_cts-0 { 744*4882a593Smuzhiyun atmel,pins = 745*4882a593Smuzhiyun <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; 746*4882a593Smuzhiyun }; 747*4882a593Smuzhiyun 748*4882a593Smuzhiyun pinctrl_usart2_sck: usart2_sck-0 { 749*4882a593Smuzhiyun atmel,pins = 750*4882a593Smuzhiyun <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; 751*4882a593Smuzhiyun }; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun usart3 { 755*4882a593Smuzhiyun pinctrl_usart3: usart3-0 { 756*4882a593Smuzhiyun atmel,pins = 757*4882a593Smuzhiyun <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>, 758*4882a593Smuzhiyun <AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun pinctrl_usart3_rts: usart3_rts-0 { 762*4882a593Smuzhiyun atmel,pins = 763*4882a593Smuzhiyun <AT91_PIOD 4 AT91_PERIPH_B AT91_PINCTRL_NONE>; 764*4882a593Smuzhiyun }; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun pinctrl_usart3_cts: usart3_cts-0 { 767*4882a593Smuzhiyun atmel,pins = 768*4882a593Smuzhiyun <AT91_PIOD 3 AT91_PERIPH_B AT91_PINCTRL_NONE>; 769*4882a593Smuzhiyun }; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun pinctrl_usart3_sck: usart3_sck-0 { 772*4882a593Smuzhiyun atmel,pins = 773*4882a593Smuzhiyun <AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>; 774*4882a593Smuzhiyun }; 775*4882a593Smuzhiyun }; 776*4882a593Smuzhiyun }; 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun pioA: gpio@fffff400 { 779*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 780*4882a593Smuzhiyun reg = <0xfffff400 0x200>; 781*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>; 782*4882a593Smuzhiyun #gpio-cells = <2>; 783*4882a593Smuzhiyun gpio-controller; 784*4882a593Smuzhiyun interrupt-controller; 785*4882a593Smuzhiyun #interrupt-cells = <2>; 786*4882a593Smuzhiyun clocks = <&pioA_clk>; 787*4882a593Smuzhiyun u-boot,dm-pre-reloc; 788*4882a593Smuzhiyun }; 789*4882a593Smuzhiyun 790*4882a593Smuzhiyun pioB: gpio@fffff600 { 791*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 792*4882a593Smuzhiyun reg = <0xfffff600 0x200>; 793*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>; 794*4882a593Smuzhiyun #gpio-cells = <2>; 795*4882a593Smuzhiyun gpio-controller; 796*4882a593Smuzhiyun interrupt-controller; 797*4882a593Smuzhiyun #interrupt-cells = <2>; 798*4882a593Smuzhiyun clocks = <&pioB_clk>; 799*4882a593Smuzhiyun u-boot,dm-pre-reloc; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun pioC: gpio@fffff800 { 803*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 804*4882a593Smuzhiyun reg = <0xfffff800 0x200>; 805*4882a593Smuzhiyun interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>; 806*4882a593Smuzhiyun #gpio-cells = <2>; 807*4882a593Smuzhiyun gpio-controller; 808*4882a593Smuzhiyun interrupt-controller; 809*4882a593Smuzhiyun #interrupt-cells = <2>; 810*4882a593Smuzhiyun clocks = <&pioC_clk>; 811*4882a593Smuzhiyun u-boot,dm-pre-reloc; 812*4882a593Smuzhiyun }; 813*4882a593Smuzhiyun 814*4882a593Smuzhiyun pioD: gpio@fffffa00 { 815*4882a593Smuzhiyun compatible = "atmel,at91rm9200-gpio"; 816*4882a593Smuzhiyun reg = <0xfffffa00 0x200>; 817*4882a593Smuzhiyun interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>; 818*4882a593Smuzhiyun #gpio-cells = <2>; 819*4882a593Smuzhiyun gpio-controller; 820*4882a593Smuzhiyun interrupt-controller; 821*4882a593Smuzhiyun #interrupt-cells = <2>; 822*4882a593Smuzhiyun clocks = <&pioD_clk>; 823*4882a593Smuzhiyun u-boot,dm-pre-reloc; 824*4882a593Smuzhiyun }; 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun pmc: pmc@fffffc00 { 827*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-pmc", "syscon"; 828*4882a593Smuzhiyun reg = <0xfffffc00 0x100>; 829*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 830*4882a593Smuzhiyun interrupt-controller; 831*4882a593Smuzhiyun #address-cells = <1>; 832*4882a593Smuzhiyun #size-cells = <0>; 833*4882a593Smuzhiyun #interrupt-cells = <1>; 834*4882a593Smuzhiyun u-boot,dm-pre-reloc; 835*4882a593Smuzhiyun 836*4882a593Smuzhiyun main: mainck { 837*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-main"; 838*4882a593Smuzhiyun #clock-cells = <0>; 839*4882a593Smuzhiyun interrupts-extended = <&pmc AT91_PMC_MOSCS>; 840*4882a593Smuzhiyun clocks = <&main_xtal>; 841*4882a593Smuzhiyun }; 842*4882a593Smuzhiyun 843*4882a593Smuzhiyun plla: pllack@0 { 844*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-pll"; 845*4882a593Smuzhiyun #clock-cells = <0>; 846*4882a593Smuzhiyun interrupts-extended = <&pmc AT91_PMC_LOCKA>; 847*4882a593Smuzhiyun clocks = <&main>; 848*4882a593Smuzhiyun reg = <0>; 849*4882a593Smuzhiyun atmel,clk-input-range = <1000000 32000000>; 850*4882a593Smuzhiyun #atmel,pll-clk-output-range-cells = <3>; 851*4882a593Smuzhiyun atmel,pll-clk-output-ranges = <80000000 200000000 0>, 852*4882a593Smuzhiyun <190000000 240000000 2>; 853*4882a593Smuzhiyun }; 854*4882a593Smuzhiyun 855*4882a593Smuzhiyun utmi: utmick { 856*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-utmi"; 857*4882a593Smuzhiyun #clock-cells = <0>; 858*4882a593Smuzhiyun interrupt-parent = <&pmc>; 859*4882a593Smuzhiyun interrupts = <AT91_PMC_LOCKU>; 860*4882a593Smuzhiyun clocks = <&main>; 861*4882a593Smuzhiyun }; 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun mck: masterck { 864*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-master"; 865*4882a593Smuzhiyun #clock-cells = <0>; 866*4882a593Smuzhiyun interrupts-extended = <&pmc AT91_PMC_MCKRDY>; 867*4882a593Smuzhiyun clocks = <&clk32k>, <&main>, <&plla>, <&utmi>; 868*4882a593Smuzhiyun atmel,clk-output-range = <0 94000000>; 869*4882a593Smuzhiyun atmel,clk-divisors = <1 2 4 0>; 870*4882a593Smuzhiyun u-boot,dm-pre-reloc; 871*4882a593Smuzhiyun }; 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun prog: progck { 874*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-programmable"; 875*4882a593Smuzhiyun #address-cells = <1>; 876*4882a593Smuzhiyun #size-cells = <0>; 877*4882a593Smuzhiyun interrupt-parent = <&pmc>; 878*4882a593Smuzhiyun clocks = <&clk32k>, <&main>, <&plla>, <&utmi>, <&mck>; 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun prog0: prog@0 { 881*4882a593Smuzhiyun #clock-cells = <0>; 882*4882a593Smuzhiyun reg = <0>; 883*4882a593Smuzhiyun interrupts = <AT91_PMC_PCKRDY(0)>; 884*4882a593Smuzhiyun }; 885*4882a593Smuzhiyun 886*4882a593Smuzhiyun prog1: prog@1 { 887*4882a593Smuzhiyun #clock-cells = <0>; 888*4882a593Smuzhiyun reg = <1>; 889*4882a593Smuzhiyun interrupts = <AT91_PMC_PCKRDY(1)>; 890*4882a593Smuzhiyun }; 891*4882a593Smuzhiyun }; 892*4882a593Smuzhiyun 893*4882a593Smuzhiyun systemck { 894*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-system"; 895*4882a593Smuzhiyun #address-cells = <1>; 896*4882a593Smuzhiyun #size-cells = <0>; 897*4882a593Smuzhiyun 898*4882a593Smuzhiyun pck0: pck0@8 { 899*4882a593Smuzhiyun #clock-cells = <0>; 900*4882a593Smuzhiyun reg = <8>; 901*4882a593Smuzhiyun clocks = <&prog0>; 902*4882a593Smuzhiyun }; 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun pck1: pck1@9 { 905*4882a593Smuzhiyun #clock-cells = <0>; 906*4882a593Smuzhiyun reg = <9>; 907*4882a593Smuzhiyun clocks = <&prog1>; 908*4882a593Smuzhiyun }; 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun }; 911*4882a593Smuzhiyun 912*4882a593Smuzhiyun periphck { 913*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-peripheral"; 914*4882a593Smuzhiyun #address-cells = <1>; 915*4882a593Smuzhiyun #size-cells = <0>; 916*4882a593Smuzhiyun clocks = <&mck>; 917*4882a593Smuzhiyun u-boot,dm-pre-reloc; 918*4882a593Smuzhiyun 919*4882a593Smuzhiyun pioA_clk: pioA_clk@2 { 920*4882a593Smuzhiyun #clock-cells = <0>; 921*4882a593Smuzhiyun reg = <2>; 922*4882a593Smuzhiyun u-boot,dm-pre-reloc; 923*4882a593Smuzhiyun }; 924*4882a593Smuzhiyun 925*4882a593Smuzhiyun pioB_clk: pioB_clk@3 { 926*4882a593Smuzhiyun #clock-cells = <0>; 927*4882a593Smuzhiyun reg = <3>; 928*4882a593Smuzhiyun u-boot,dm-pre-reloc; 929*4882a593Smuzhiyun }; 930*4882a593Smuzhiyun 931*4882a593Smuzhiyun pioC_clk: pioC_clk@4 { 932*4882a593Smuzhiyun #clock-cells = <0>; 933*4882a593Smuzhiyun reg = <4>; 934*4882a593Smuzhiyun u-boot,dm-pre-reloc; 935*4882a593Smuzhiyun }; 936*4882a593Smuzhiyun 937*4882a593Smuzhiyun pioD_clk: pioD_clk@5 { 938*4882a593Smuzhiyun #clock-cells = <0>; 939*4882a593Smuzhiyun reg = <5>; 940*4882a593Smuzhiyun u-boot,dm-pre-reloc; 941*4882a593Smuzhiyun }; 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun usart0_clk: usart0_clk@6 { 944*4882a593Smuzhiyun #clock-cells = <0>; 945*4882a593Smuzhiyun reg = <6>; 946*4882a593Smuzhiyun }; 947*4882a593Smuzhiyun 948*4882a593Smuzhiyun usart1_clk: usart1_clk@7 { 949*4882a593Smuzhiyun #clock-cells = <0>; 950*4882a593Smuzhiyun reg = <7>; 951*4882a593Smuzhiyun }; 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun usart2_clk: usart2_clk@8 { 954*4882a593Smuzhiyun #clock-cells = <0>; 955*4882a593Smuzhiyun reg = <8>; 956*4882a593Smuzhiyun }; 957*4882a593Smuzhiyun 958*4882a593Smuzhiyun usart3_clk: usart3_clk@9 { 959*4882a593Smuzhiyun #clock-cells = <0>; 960*4882a593Smuzhiyun reg = <9>; 961*4882a593Smuzhiyun }; 962*4882a593Smuzhiyun 963*4882a593Smuzhiyun mci0_clk: mci0_clk@10 { 964*4882a593Smuzhiyun #clock-cells = <0>; 965*4882a593Smuzhiyun reg = <10>; 966*4882a593Smuzhiyun }; 967*4882a593Smuzhiyun 968*4882a593Smuzhiyun twi0_clk: twi0_clk@11 { 969*4882a593Smuzhiyun #clock-cells = <0>; 970*4882a593Smuzhiyun reg = <11>; 971*4882a593Smuzhiyun }; 972*4882a593Smuzhiyun 973*4882a593Smuzhiyun twi1_clk: twi1_clk@12 { 974*4882a593Smuzhiyun #clock-cells = <0>; 975*4882a593Smuzhiyun reg = <12>; 976*4882a593Smuzhiyun }; 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun spi0_clk: spi0_clk@13 { 979*4882a593Smuzhiyun #clock-cells = <0>; 980*4882a593Smuzhiyun reg = <13>; 981*4882a593Smuzhiyun }; 982*4882a593Smuzhiyun 983*4882a593Smuzhiyun ssc0_clk: ssc0_clk@14 { 984*4882a593Smuzhiyun #clock-cells = <0>; 985*4882a593Smuzhiyun reg = <14>; 986*4882a593Smuzhiyun }; 987*4882a593Smuzhiyun 988*4882a593Smuzhiyun ssc1_clk: ssc1_clk@15 { 989*4882a593Smuzhiyun #clock-cells = <0>; 990*4882a593Smuzhiyun reg = <15>; 991*4882a593Smuzhiyun }; 992*4882a593Smuzhiyun 993*4882a593Smuzhiyun tc0_clk: tc0_clk@16 { 994*4882a593Smuzhiyun #clock-cells = <0>; 995*4882a593Smuzhiyun reg = <16>; 996*4882a593Smuzhiyun }; 997*4882a593Smuzhiyun 998*4882a593Smuzhiyun tc1_clk: tc1_clk@17 { 999*4882a593Smuzhiyun #clock-cells = <0>; 1000*4882a593Smuzhiyun reg = <17>; 1001*4882a593Smuzhiyun }; 1002*4882a593Smuzhiyun 1003*4882a593Smuzhiyun tc2_clk: tc2_clk@18 { 1004*4882a593Smuzhiyun #clock-cells = <0>; 1005*4882a593Smuzhiyun reg = <18>; 1006*4882a593Smuzhiyun }; 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun pwm_clk: pwm_clk@19 { 1009*4882a593Smuzhiyun #clock-cells = <0>; 1010*4882a593Smuzhiyun reg = <19>; 1011*4882a593Smuzhiyun }; 1012*4882a593Smuzhiyun 1013*4882a593Smuzhiyun adc_clk: adc_clk@20 { 1014*4882a593Smuzhiyun #clock-cells = <0>; 1015*4882a593Smuzhiyun reg = <20>; 1016*4882a593Smuzhiyun }; 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun dma0_clk: dma0_clk@21 { 1019*4882a593Smuzhiyun #clock-cells = <0>; 1020*4882a593Smuzhiyun reg = <21>; 1021*4882a593Smuzhiyun }; 1022*4882a593Smuzhiyun 1023*4882a593Smuzhiyun udphs_clk: udphs_clk@22 { 1024*4882a593Smuzhiyun #clock-cells = <0>; 1025*4882a593Smuzhiyun reg = <22>; 1026*4882a593Smuzhiyun }; 1027*4882a593Smuzhiyun 1028*4882a593Smuzhiyun lcd_clk: lcd_clk@23 { 1029*4882a593Smuzhiyun #clock-cells = <0>; 1030*4882a593Smuzhiyun reg = <23>; 1031*4882a593Smuzhiyun }; 1032*4882a593Smuzhiyun }; 1033*4882a593Smuzhiyun }; 1034*4882a593Smuzhiyun 1035*4882a593Smuzhiyun rstc@fffffd00 { 1036*4882a593Smuzhiyun compatible = "atmel,at91sam9260-rstc"; 1037*4882a593Smuzhiyun reg = <0xfffffd00 0x10>; 1038*4882a593Smuzhiyun clocks = <&clk32k>; 1039*4882a593Smuzhiyun }; 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun shdwc@fffffd10 { 1042*4882a593Smuzhiyun compatible = "atmel,at91sam9260-shdwc"; 1043*4882a593Smuzhiyun reg = <0xfffffd10 0x10>; 1044*4882a593Smuzhiyun clocks = <&clk32k>; 1045*4882a593Smuzhiyun }; 1046*4882a593Smuzhiyun 1047*4882a593Smuzhiyun pit: timer@fffffd30 { 1048*4882a593Smuzhiyun compatible = "atmel,at91sam9260-pit"; 1049*4882a593Smuzhiyun reg = <0xfffffd30 0xf>; 1050*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 1051*4882a593Smuzhiyun clocks = <&mck>; 1052*4882a593Smuzhiyun }; 1053*4882a593Smuzhiyun 1054*4882a593Smuzhiyun watchdog@fffffd40 { 1055*4882a593Smuzhiyun compatible = "atmel,at91sam9260-wdt"; 1056*4882a593Smuzhiyun reg = <0xfffffd40 0x10>; 1057*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 1058*4882a593Smuzhiyun clocks = <&clk32k>; 1059*4882a593Smuzhiyun status = "disabled"; 1060*4882a593Smuzhiyun }; 1061*4882a593Smuzhiyun 1062*4882a593Smuzhiyun sckc@fffffd50 { 1063*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-sckc"; 1064*4882a593Smuzhiyun reg = <0xfffffd50 0x4>; 1065*4882a593Smuzhiyun 1066*4882a593Smuzhiyun slow_osc: slow_osc { 1067*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow-osc"; 1068*4882a593Smuzhiyun #clock-cells = <0>; 1069*4882a593Smuzhiyun atmel,startup-time-usec = <1200000>; 1070*4882a593Smuzhiyun clocks = <&slow_xtal>; 1071*4882a593Smuzhiyun }; 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun slow_rc_osc: slow_rc_osc { 1074*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow-rc-osc"; 1075*4882a593Smuzhiyun #clock-cells = <0>; 1076*4882a593Smuzhiyun atmel,startup-time-usec = <75>; 1077*4882a593Smuzhiyun clock-frequency = <32768>; 1078*4882a593Smuzhiyun clock-accuracy = <50000000>; 1079*4882a593Smuzhiyun }; 1080*4882a593Smuzhiyun 1081*4882a593Smuzhiyun clk32k: slck { 1082*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow"; 1083*4882a593Smuzhiyun #clock-cells = <0>; 1084*4882a593Smuzhiyun clocks = <&slow_rc_osc &slow_osc>; 1085*4882a593Smuzhiyun }; 1086*4882a593Smuzhiyun }; 1087*4882a593Smuzhiyun 1088*4882a593Smuzhiyun rtc@fffffd20 { 1089*4882a593Smuzhiyun compatible = "atmel,at91sam9260-rtt"; 1090*4882a593Smuzhiyun reg = <0xfffffd20 0x10>; 1091*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 1092*4882a593Smuzhiyun clocks = <&clk32k>; 1093*4882a593Smuzhiyun status = "disabled"; 1094*4882a593Smuzhiyun }; 1095*4882a593Smuzhiyun 1096*4882a593Smuzhiyun gpbr: syscon@fffffd60 { 1097*4882a593Smuzhiyun compatible = "atmel,at91sam9260-gpbr", "syscon"; 1098*4882a593Smuzhiyun reg = <0xfffffd60 0x10>; 1099*4882a593Smuzhiyun status = "disabled"; 1100*4882a593Smuzhiyun }; 1101*4882a593Smuzhiyun 1102*4882a593Smuzhiyun rtc@fffffe00 { 1103*4882a593Smuzhiyun compatible = "atmel,at91rm9200-rtc"; 1104*4882a593Smuzhiyun reg = <0xfffffe00 0x40>; 1105*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 1106*4882a593Smuzhiyun clocks = <&clk32k>; 1107*4882a593Smuzhiyun status = "disabled"; 1108*4882a593Smuzhiyun }; 1109*4882a593Smuzhiyun 1110*4882a593Smuzhiyun }; 1111*4882a593Smuzhiyun }; 1112*4882a593Smuzhiyun 1113*4882a593Smuzhiyun i2c-gpio-0 { 1114*4882a593Smuzhiyun compatible = "i2c-gpio"; 1115*4882a593Smuzhiyun gpios = <&pioA 23 GPIO_ACTIVE_HIGH>, /* sda */ 1116*4882a593Smuzhiyun <&pioA 24 GPIO_ACTIVE_HIGH>; /* scl */ 1117*4882a593Smuzhiyun i2c-gpio,sda-open-drain; 1118*4882a593Smuzhiyun i2c-gpio,scl-open-drain; 1119*4882a593Smuzhiyun i2c-gpio,delay-us = <2>; /* ~100 kHz */ 1120*4882a593Smuzhiyun #address-cells = <1>; 1121*4882a593Smuzhiyun #size-cells = <0>; 1122*4882a593Smuzhiyun pinctrl-names = "default"; 1123*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c_gpio0>; 1124*4882a593Smuzhiyun status = "disabled"; 1125*4882a593Smuzhiyun }; 1126*4882a593Smuzhiyun 1127*4882a593Smuzhiyun i2c-gpio-1 { 1128*4882a593Smuzhiyun compatible = "i2c-gpio"; 1129*4882a593Smuzhiyun gpios = <&pioD 10 GPIO_ACTIVE_HIGH>, /* sda */ 1130*4882a593Smuzhiyun <&pioD 11 GPIO_ACTIVE_HIGH>; /* scl */ 1131*4882a593Smuzhiyun i2c-gpio,sda-open-drain; 1132*4882a593Smuzhiyun i2c-gpio,scl-open-drain; 1133*4882a593Smuzhiyun i2c-gpio,delay-us = <2>; /* ~100 kHz */ 1134*4882a593Smuzhiyun #address-cells = <1>; 1135*4882a593Smuzhiyun #size-cells = <0>; 1136*4882a593Smuzhiyun pinctrl-names = "default"; 1137*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c_gpio1>; 1138*4882a593Smuzhiyun status = "disabled"; 1139*4882a593Smuzhiyun }; 1140*4882a593Smuzhiyun}; 1141