1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * at91sam9n12.dtsi - Device Tree include file for AT91SAM9N12 SoC 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2012 Atmel, 5*4882a593Smuzhiyun * 2012 Hong Xu <hong.xu@atmel.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Licensed under GPLv2 or later. 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun#include "skeleton.dtsi" 11*4882a593Smuzhiyun#include <dt-bindings/dma/at91.h> 12*4882a593Smuzhiyun#include <dt-bindings/pinctrl/at91.h> 13*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 14*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 15*4882a593Smuzhiyun#include <dt-bindings/clock/at91.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun/ { 18*4882a593Smuzhiyun model = "Atmel AT91SAM9N12 SoC"; 19*4882a593Smuzhiyun compatible = "atmel,at91sam9n12"; 20*4882a593Smuzhiyun interrupt-parent = <&aic>; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun aliases { 23*4882a593Smuzhiyun serial0 = &dbgu; 24*4882a593Smuzhiyun serial1 = &usart0; 25*4882a593Smuzhiyun serial2 = &usart1; 26*4882a593Smuzhiyun serial3 = &usart2; 27*4882a593Smuzhiyun serial4 = &usart3; 28*4882a593Smuzhiyun gpio0 = &pioA; 29*4882a593Smuzhiyun gpio1 = &pioB; 30*4882a593Smuzhiyun gpio2 = &pioC; 31*4882a593Smuzhiyun gpio3 = &pioD; 32*4882a593Smuzhiyun tcb0 = &tcb0; 33*4882a593Smuzhiyun tcb1 = &tcb1; 34*4882a593Smuzhiyun i2c0 = &i2c0; 35*4882a593Smuzhiyun i2c1 = &i2c1; 36*4882a593Smuzhiyun ssc0 = &ssc0; 37*4882a593Smuzhiyun pwm0 = &pwm0; 38*4882a593Smuzhiyun spi0 = &spi0; 39*4882a593Smuzhiyun }; 40*4882a593Smuzhiyun cpus { 41*4882a593Smuzhiyun #address-cells = <0>; 42*4882a593Smuzhiyun #size-cells = <0>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun cpu { 45*4882a593Smuzhiyun compatible = "arm,arm926ej-s"; 46*4882a593Smuzhiyun device_type = "cpu"; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun memory { 51*4882a593Smuzhiyun reg = <0x20000000 0x10000000>; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun clocks { 55*4882a593Smuzhiyun slow_xtal: slow_xtal { 56*4882a593Smuzhiyun compatible = "fixed-clock"; 57*4882a593Smuzhiyun #clock-cells = <0>; 58*4882a593Smuzhiyun clock-frequency = <0>; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun main_xtal: main_xtal { 62*4882a593Smuzhiyun compatible = "fixed-clock"; 63*4882a593Smuzhiyun #clock-cells = <0>; 64*4882a593Smuzhiyun clock-frequency = <0>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun sram: sram@00300000 { 69*4882a593Smuzhiyun compatible = "mmio-sram"; 70*4882a593Smuzhiyun reg = <0x00300000 0x8000>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun ahb { 74*4882a593Smuzhiyun compatible = "simple-bus"; 75*4882a593Smuzhiyun #address-cells = <1>; 76*4882a593Smuzhiyun #size-cells = <1>; 77*4882a593Smuzhiyun ranges; 78*4882a593Smuzhiyun u-boot,dm-pre-reloc; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun apb { 81*4882a593Smuzhiyun compatible = "simple-bus"; 82*4882a593Smuzhiyun #address-cells = <1>; 83*4882a593Smuzhiyun #size-cells = <1>; 84*4882a593Smuzhiyun ranges; 85*4882a593Smuzhiyun u-boot,dm-pre-reloc; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun aic: interrupt-controller@fffff000 { 88*4882a593Smuzhiyun #interrupt-cells = <3>; 89*4882a593Smuzhiyun compatible = "atmel,at91rm9200-aic"; 90*4882a593Smuzhiyun interrupt-controller; 91*4882a593Smuzhiyun reg = <0xfffff000 0x200>; 92*4882a593Smuzhiyun atmel,external-irqs = <31>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun ramc0: ramc@ffffe800 { 96*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ddramc"; 97*4882a593Smuzhiyun reg = <0xffffe800 0x200>; 98*4882a593Smuzhiyun clocks = <&ddrck>; 99*4882a593Smuzhiyun clock-names = "ddrck"; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun pmc: pmc@fffffc00 { 103*4882a593Smuzhiyun compatible = "atmel,at91sam9n12-pmc", "syscon"; 104*4882a593Smuzhiyun reg = <0xfffffc00 0x200>; 105*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 106*4882a593Smuzhiyun interrupt-controller; 107*4882a593Smuzhiyun #address-cells = <1>; 108*4882a593Smuzhiyun #size-cells = <0>; 109*4882a593Smuzhiyun #interrupt-cells = <1>; 110*4882a593Smuzhiyun u-boot,dm-pre-reloc; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun main_rc_osc: main_rc_osc { 113*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-main-rc-osc"; 114*4882a593Smuzhiyun #clock-cells = <0>; 115*4882a593Smuzhiyun interrupts-extended = <&pmc AT91_PMC_MOSCRCS>; 116*4882a593Smuzhiyun clock-frequency = <12000000>; 117*4882a593Smuzhiyun clock-accuracy = <50000000>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun main_osc: main_osc { 121*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-main-osc"; 122*4882a593Smuzhiyun #clock-cells = <0>; 123*4882a593Smuzhiyun interrupts-extended = <&pmc AT91_PMC_MOSCS>; 124*4882a593Smuzhiyun clocks = <&main_xtal>; 125*4882a593Smuzhiyun }; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun main: mainck { 128*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-main"; 129*4882a593Smuzhiyun #clock-cells = <0>; 130*4882a593Smuzhiyun interrupts-extended = <&pmc AT91_PMC_MOSCSELS>; 131*4882a593Smuzhiyun clocks = <&main_rc_osc>, <&main_osc>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun plla: pllack@0 { 135*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-pll"; 136*4882a593Smuzhiyun #clock-cells = <0>; 137*4882a593Smuzhiyun interrupts-extended = <&pmc AT91_PMC_LOCKA>; 138*4882a593Smuzhiyun clocks = <&main>; 139*4882a593Smuzhiyun reg = <0>; 140*4882a593Smuzhiyun atmel,clk-input-range = <2000000 32000000>; 141*4882a593Smuzhiyun #atmel,pll-clk-output-range-cells = <4>; 142*4882a593Smuzhiyun atmel,pll-clk-output-ranges = <745000000 800000000 0 0>, 143*4882a593Smuzhiyun <695000000 750000000 1 0>, 144*4882a593Smuzhiyun <645000000 700000000 2 0>, 145*4882a593Smuzhiyun <595000000 650000000 3 0>, 146*4882a593Smuzhiyun <545000000 600000000 0 1>, 147*4882a593Smuzhiyun <495000000 555000000 1 1>, 148*4882a593Smuzhiyun <445000000 500000000 2 1>, 149*4882a593Smuzhiyun <400000000 450000000 3 1>; 150*4882a593Smuzhiyun }; 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun plladiv: plladivck { 153*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-plldiv"; 154*4882a593Smuzhiyun #clock-cells = <0>; 155*4882a593Smuzhiyun clocks = <&plla>; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun pllb: pllbck@1 { 159*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-pll"; 160*4882a593Smuzhiyun #clock-cells = <0>; 161*4882a593Smuzhiyun interrupts-extended = <&pmc AT91_PMC_LOCKB>; 162*4882a593Smuzhiyun clocks = <&main>; 163*4882a593Smuzhiyun reg = <1>; 164*4882a593Smuzhiyun atmel,clk-input-range = <2000000 32000000>; 165*4882a593Smuzhiyun #atmel,pll-clk-output-range-cells = <3>; 166*4882a593Smuzhiyun atmel,pll-clk-output-ranges = <30000000 100000000 0>; 167*4882a593Smuzhiyun }; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun mck: masterck { 170*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-master"; 171*4882a593Smuzhiyun #clock-cells = <0>; 172*4882a593Smuzhiyun interrupts-extended = <&pmc AT91_PMC_MCKRDY>; 173*4882a593Smuzhiyun clocks = <&clk32k>, <&main>, <&plladiv>, <&pllb>; 174*4882a593Smuzhiyun atmel,clk-output-range = <0 133333333>; 175*4882a593Smuzhiyun atmel,clk-divisors = <1 2 4 3>; 176*4882a593Smuzhiyun atmel,master-clk-have-div3-pres; 177*4882a593Smuzhiyun u-boot,dm-pre-reloc; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun usb: usbck { 181*4882a593Smuzhiyun compatible = "atmel,at91sam9n12-clk-usb"; 182*4882a593Smuzhiyun #clock-cells = <0>; 183*4882a593Smuzhiyun clocks = <&pllb>; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun prog: progck { 187*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-programmable"; 188*4882a593Smuzhiyun #address-cells = <1>; 189*4882a593Smuzhiyun #size-cells = <0>; 190*4882a593Smuzhiyun interrupt-parent = <&pmc>; 191*4882a593Smuzhiyun clocks = <&clk32k>, <&main>, <&plladiv>, <&pllb>, <&mck>; 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun prog0: prog@0 { 194*4882a593Smuzhiyun #clock-cells = <0>; 195*4882a593Smuzhiyun reg = <0>; 196*4882a593Smuzhiyun interrupts = <AT91_PMC_PCKRDY(0)>; 197*4882a593Smuzhiyun }; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun prog1: prog@1 { 200*4882a593Smuzhiyun #clock-cells = <0>; 201*4882a593Smuzhiyun reg = <1>; 202*4882a593Smuzhiyun interrupts = <AT91_PMC_PCKRDY(1)>; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun systemck { 207*4882a593Smuzhiyun compatible = "atmel,at91rm9200-clk-system"; 208*4882a593Smuzhiyun #address-cells = <1>; 209*4882a593Smuzhiyun #size-cells = <0>; 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun ddrck: ddrck@2 { 212*4882a593Smuzhiyun #clock-cells = <0>; 213*4882a593Smuzhiyun reg = <2>; 214*4882a593Smuzhiyun clocks = <&mck>; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun lcdck: lcdck@3 { 218*4882a593Smuzhiyun #clock-cells = <0>; 219*4882a593Smuzhiyun reg = <3>; 220*4882a593Smuzhiyun clocks = <&mck>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun uhpck: uhpck@6 { 224*4882a593Smuzhiyun #clock-cells = <0>; 225*4882a593Smuzhiyun reg = <6>; 226*4882a593Smuzhiyun clocks = <&usb>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun udpck: udpck@7 { 230*4882a593Smuzhiyun #clock-cells = <0>; 231*4882a593Smuzhiyun reg = <7>; 232*4882a593Smuzhiyun clocks = <&usb>; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun pck0: pck0@8 { 236*4882a593Smuzhiyun #clock-cells = <0>; 237*4882a593Smuzhiyun reg = <8>; 238*4882a593Smuzhiyun clocks = <&prog0>; 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun pck1: pck1@9 { 242*4882a593Smuzhiyun #clock-cells = <0>; 243*4882a593Smuzhiyun reg = <9>; 244*4882a593Smuzhiyun clocks = <&prog1>; 245*4882a593Smuzhiyun }; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun periphck { 249*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-peripheral"; 250*4882a593Smuzhiyun #address-cells = <1>; 251*4882a593Smuzhiyun #size-cells = <0>; 252*4882a593Smuzhiyun clocks = <&mck>; 253*4882a593Smuzhiyun u-boot,dm-pre-reloc; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun pioAB_clk: pioAB_clk@2 { 256*4882a593Smuzhiyun #clock-cells = <0>; 257*4882a593Smuzhiyun reg = <2>; 258*4882a593Smuzhiyun u-boot,dm-pre-reloc; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun pioCD_clk: pioCD_clk@3 { 262*4882a593Smuzhiyun #clock-cells = <0>; 263*4882a593Smuzhiyun reg = <3>; 264*4882a593Smuzhiyun u-boot,dm-pre-reloc; 265*4882a593Smuzhiyun }; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun fuse_clk: fuse_clk@4 { 268*4882a593Smuzhiyun #clock-cells = <0>; 269*4882a593Smuzhiyun reg = <4>; 270*4882a593Smuzhiyun }; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun usart0_clk: usart0_clk@5 { 273*4882a593Smuzhiyun #clock-cells = <0>; 274*4882a593Smuzhiyun reg = <5>; 275*4882a593Smuzhiyun }; 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun usart1_clk: usart1_clk@6 { 278*4882a593Smuzhiyun #clock-cells = <0>; 279*4882a593Smuzhiyun reg = <6>; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun usart2_clk: usart2_clk@7 { 283*4882a593Smuzhiyun #clock-cells = <0>; 284*4882a593Smuzhiyun reg = <7>; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun usart3_clk: usart3_clk@8 { 288*4882a593Smuzhiyun #clock-cells = <0>; 289*4882a593Smuzhiyun reg = <8>; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun twi0_clk: twi0_clk@9 { 293*4882a593Smuzhiyun reg = <9>; 294*4882a593Smuzhiyun #clock-cells = <0>; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun twi1_clk: twi1_clk@10 { 298*4882a593Smuzhiyun #clock-cells = <0>; 299*4882a593Smuzhiyun reg = <10>; 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun mci0_clk: mci0_clk@12 { 303*4882a593Smuzhiyun #clock-cells = <0>; 304*4882a593Smuzhiyun reg = <12>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun spi0_clk: spi0_clk@13 { 308*4882a593Smuzhiyun #clock-cells = <0>; 309*4882a593Smuzhiyun reg = <13>; 310*4882a593Smuzhiyun }; 311*4882a593Smuzhiyun 312*4882a593Smuzhiyun spi1_clk: spi1_clk@14 { 313*4882a593Smuzhiyun #clock-cells = <0>; 314*4882a593Smuzhiyun reg = <14>; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun uart0_clk: uart0_clk@15 { 318*4882a593Smuzhiyun #clock-cells = <0>; 319*4882a593Smuzhiyun reg = <15>; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun uart1_clk: uart1_clk@16 { 323*4882a593Smuzhiyun #clock-cells = <0>; 324*4882a593Smuzhiyun reg = <16>; 325*4882a593Smuzhiyun }; 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun tcb_clk: tcb_clk@17 { 328*4882a593Smuzhiyun #clock-cells = <0>; 329*4882a593Smuzhiyun reg = <17>; 330*4882a593Smuzhiyun }; 331*4882a593Smuzhiyun 332*4882a593Smuzhiyun pwm_clk: pwm_clk@18 { 333*4882a593Smuzhiyun #clock-cells = <0>; 334*4882a593Smuzhiyun reg = <18>; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun adc_clk: adc_clk@19 { 338*4882a593Smuzhiyun #clock-cells = <0>; 339*4882a593Smuzhiyun reg = <19>; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun dma0_clk: dma0_clk@20 { 343*4882a593Smuzhiyun #clock-cells = <0>; 344*4882a593Smuzhiyun reg = <20>; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun uhphs_clk: uhphs_clk@22 { 348*4882a593Smuzhiyun #clock-cells = <0>; 349*4882a593Smuzhiyun reg = <22>; 350*4882a593Smuzhiyun }; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun udphs_clk: udphs_clk@23 { 353*4882a593Smuzhiyun #clock-cells = <0>; 354*4882a593Smuzhiyun reg = <23>; 355*4882a593Smuzhiyun }; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun lcdc_clk: lcdc_clk@25 { 358*4882a593Smuzhiyun #clock-cells = <0>; 359*4882a593Smuzhiyun reg = <25>; 360*4882a593Smuzhiyun }; 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun sha_clk: sha_clk@27 { 363*4882a593Smuzhiyun #clock-cells = <0>; 364*4882a593Smuzhiyun reg = <27>; 365*4882a593Smuzhiyun }; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun ssc0_clk: ssc0_clk@28 { 368*4882a593Smuzhiyun #clock-cells = <0>; 369*4882a593Smuzhiyun reg = <28>; 370*4882a593Smuzhiyun }; 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun aes_clk: aes_clk@29 { 373*4882a593Smuzhiyun #clock-cells = <0>; 374*4882a593Smuzhiyun reg = <29>; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun trng_clk: trng_clk@30 { 378*4882a593Smuzhiyun #clock-cells = <0>; 379*4882a593Smuzhiyun reg = <30>; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun }; 382*4882a593Smuzhiyun }; 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun rstc@fffffe00 { 385*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-rstc"; 386*4882a593Smuzhiyun reg = <0xfffffe00 0x10>; 387*4882a593Smuzhiyun clocks = <&clk32k>; 388*4882a593Smuzhiyun }; 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun pit: timer@fffffe30 { 391*4882a593Smuzhiyun compatible = "atmel,at91sam9260-pit"; 392*4882a593Smuzhiyun reg = <0xfffffe30 0xf>; 393*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 394*4882a593Smuzhiyun clocks = <&mck>; 395*4882a593Smuzhiyun }; 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun shdwc@fffffe10 { 398*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-shdwc"; 399*4882a593Smuzhiyun reg = <0xfffffe10 0x10>; 400*4882a593Smuzhiyun clocks = <&clk32k>; 401*4882a593Smuzhiyun }; 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun sckc@fffffe50 { 404*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-sckc"; 405*4882a593Smuzhiyun reg = <0xfffffe50 0x4>; 406*4882a593Smuzhiyun 407*4882a593Smuzhiyun slow_osc: slow_osc { 408*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow-osc"; 409*4882a593Smuzhiyun #clock-cells = <0>; 410*4882a593Smuzhiyun clocks = <&slow_xtal>; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun slow_rc_osc: slow_rc_osc { 414*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow-rc-osc"; 415*4882a593Smuzhiyun #clock-cells = <0>; 416*4882a593Smuzhiyun clock-frequency = <32768>; 417*4882a593Smuzhiyun clock-accuracy = <50000000>; 418*4882a593Smuzhiyun }; 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun clk32k: slck { 421*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-clk-slow"; 422*4882a593Smuzhiyun #clock-cells = <0>; 423*4882a593Smuzhiyun clocks = <&slow_rc_osc>, <&slow_osc>; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun }; 426*4882a593Smuzhiyun 427*4882a593Smuzhiyun mmc0: mmc@f0008000 { 428*4882a593Smuzhiyun compatible = "atmel,hsmci"; 429*4882a593Smuzhiyun reg = <0xf0008000 0x600>; 430*4882a593Smuzhiyun interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>; 431*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>; 432*4882a593Smuzhiyun dma-names = "rxtx"; 433*4882a593Smuzhiyun clocks = <&mci0_clk>; 434*4882a593Smuzhiyun clock-names = "mci_clk"; 435*4882a593Smuzhiyun #address-cells = <1>; 436*4882a593Smuzhiyun #size-cells = <0>; 437*4882a593Smuzhiyun status = "disabled"; 438*4882a593Smuzhiyun }; 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun tcb0: timer@f8008000 { 441*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-tcb"; 442*4882a593Smuzhiyun reg = <0xf8008000 0x100>; 443*4882a593Smuzhiyun interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>; 444*4882a593Smuzhiyun clocks = <&tcb_clk>, <&clk32k>; 445*4882a593Smuzhiyun clock-names = "t0_clk", "slow_clk"; 446*4882a593Smuzhiyun }; 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun tcb1: timer@f800c000 { 449*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-tcb"; 450*4882a593Smuzhiyun reg = <0xf800c000 0x100>; 451*4882a593Smuzhiyun interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>; 452*4882a593Smuzhiyun clocks = <&tcb_clk>, <&clk32k>; 453*4882a593Smuzhiyun clock-names = "t0_clk", "slow_clk"; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun hlcdc: hlcdc@f8038000 { 457*4882a593Smuzhiyun compatible = "atmel,at91sam9n12-hlcdc"; 458*4882a593Smuzhiyun reg = <0xf8038000 0x2000>; 459*4882a593Smuzhiyun interrupts = <25 IRQ_TYPE_LEVEL_HIGH 0>; 460*4882a593Smuzhiyun clocks = <&lcdc_clk>, <&lcdck>, <&clk32k>; 461*4882a593Smuzhiyun clock-names = "periph_clk", "sys_clk", "slow_clk"; 462*4882a593Smuzhiyun status = "disabled"; 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun hlcdc-display-controller { 465*4882a593Smuzhiyun compatible = "atmel,hlcdc-display-controller"; 466*4882a593Smuzhiyun #address-cells = <1>; 467*4882a593Smuzhiyun #size-cells = <0>; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun port@0 { 470*4882a593Smuzhiyun #address-cells = <1>; 471*4882a593Smuzhiyun #size-cells = <0>; 472*4882a593Smuzhiyun reg = <0>; 473*4882a593Smuzhiyun }; 474*4882a593Smuzhiyun }; 475*4882a593Smuzhiyun 476*4882a593Smuzhiyun hlcdc_pwm: hlcdc-pwm { 477*4882a593Smuzhiyun compatible = "atmel,hlcdc-pwm"; 478*4882a593Smuzhiyun pinctrl-names = "default"; 479*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_lcd_pwm>; 480*4882a593Smuzhiyun #pwm-cells = <3>; 481*4882a593Smuzhiyun }; 482*4882a593Smuzhiyun }; 483*4882a593Smuzhiyun 484*4882a593Smuzhiyun dma: dma-controller@ffffec00 { 485*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-dma"; 486*4882a593Smuzhiyun reg = <0xffffec00 0x200>; 487*4882a593Smuzhiyun interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>; 488*4882a593Smuzhiyun #dma-cells = <2>; 489*4882a593Smuzhiyun clocks = <&dma0_clk>; 490*4882a593Smuzhiyun clock-names = "dma_clk"; 491*4882a593Smuzhiyun }; 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun pinctrl@fffff400 { 494*4882a593Smuzhiyun #address-cells = <1>; 495*4882a593Smuzhiyun #size-cells = <1>; 496*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus"; 497*4882a593Smuzhiyun ranges = <0xfffff400 0xfffff400 0x800>; 498*4882a593Smuzhiyun reg = <0xfffff400 0x200 499*4882a593Smuzhiyun 0xfffff600 0x200 500*4882a593Smuzhiyun 0xfffff800 0x200 501*4882a593Smuzhiyun 0xfffffa00 0x200 502*4882a593Smuzhiyun >; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun atmel,mux-mask = < 505*4882a593Smuzhiyun /* A B C */ 506*4882a593Smuzhiyun 0xffffffff 0xffe07983 0x00000000 /* pioA */ 507*4882a593Smuzhiyun 0x00040000 0x00047e0f 0x00000000 /* pioB */ 508*4882a593Smuzhiyun 0xfdffffff 0x07c00000 0xb83fffff /* pioC */ 509*4882a593Smuzhiyun 0x003fffff 0x003f8000 0x00000000 /* pioD */ 510*4882a593Smuzhiyun >; 511*4882a593Smuzhiyun u-boot,dm-pre-reloc; 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun /* shared pinctrl settings */ 514*4882a593Smuzhiyun dbgu { 515*4882a593Smuzhiyun u-boot,dm-pre-reloc; 516*4882a593Smuzhiyun pinctrl_dbgu: dbgu-0 { 517*4882a593Smuzhiyun atmel,pins = 518*4882a593Smuzhiyun <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP 519*4882a593Smuzhiyun AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; 520*4882a593Smuzhiyun }; 521*4882a593Smuzhiyun }; 522*4882a593Smuzhiyun 523*4882a593Smuzhiyun lcd { 524*4882a593Smuzhiyun pinctrl_lcd_base: lcd-base-0 { 525*4882a593Smuzhiyun atmel,pins = 526*4882a593Smuzhiyun <AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDVSYNC */ 527*4882a593Smuzhiyun AT91_PIOC 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDHSYNC */ 528*4882a593Smuzhiyun AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDDISP */ 529*4882a593Smuzhiyun AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDDEN */ 530*4882a593Smuzhiyun AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPCK */ 531*4882a593Smuzhiyun }; 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun pinctrl_lcd_pwm: lcd-pwm-0 { 534*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPWM */ 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun pinctrl_lcd_rgb888: lcd-rgb-3 { 538*4882a593Smuzhiyun atmel,pins = 539*4882a593Smuzhiyun <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */ 540*4882a593Smuzhiyun AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */ 541*4882a593Smuzhiyun AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */ 542*4882a593Smuzhiyun AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */ 543*4882a593Smuzhiyun AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */ 544*4882a593Smuzhiyun AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */ 545*4882a593Smuzhiyun AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */ 546*4882a593Smuzhiyun AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */ 547*4882a593Smuzhiyun AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */ 548*4882a593Smuzhiyun AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */ 549*4882a593Smuzhiyun AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */ 550*4882a593Smuzhiyun AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */ 551*4882a593Smuzhiyun AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */ 552*4882a593Smuzhiyun AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */ 553*4882a593Smuzhiyun AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */ 554*4882a593Smuzhiyun AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */ 555*4882a593Smuzhiyun AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD16 pin */ 556*4882a593Smuzhiyun AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD17 pin */ 557*4882a593Smuzhiyun AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */ 558*4882a593Smuzhiyun AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */ 559*4882a593Smuzhiyun AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */ 560*4882a593Smuzhiyun AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */ 561*4882a593Smuzhiyun AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */ 562*4882a593Smuzhiyun AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */ 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun }; 565*4882a593Smuzhiyun 566*4882a593Smuzhiyun usart0 { 567*4882a593Smuzhiyun pinctrl_usart0: usart0-0 { 568*4882a593Smuzhiyun atmel,pins = 569*4882a593Smuzhiyun <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */ 570*4882a593Smuzhiyun AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA0 periph A */ 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun pinctrl_usart0_rts: usart0_rts-0 { 574*4882a593Smuzhiyun atmel,pins = 575*4882a593Smuzhiyun <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */ 576*4882a593Smuzhiyun }; 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun pinctrl_usart0_cts: usart0_cts-0 { 579*4882a593Smuzhiyun atmel,pins = 580*4882a593Smuzhiyun <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */ 581*4882a593Smuzhiyun }; 582*4882a593Smuzhiyun }; 583*4882a593Smuzhiyun 584*4882a593Smuzhiyun usart1 { 585*4882a593Smuzhiyun pinctrl_usart1: usart1-0 { 586*4882a593Smuzhiyun atmel,pins = 587*4882a593Smuzhiyun <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */ 588*4882a593Smuzhiyun AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA5 periph A */ 589*4882a593Smuzhiyun }; 590*4882a593Smuzhiyun }; 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun usart2 { 593*4882a593Smuzhiyun pinctrl_usart2: usart2-0 { 594*4882a593Smuzhiyun atmel,pins = 595*4882a593Smuzhiyun <AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */ 596*4882a593Smuzhiyun AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA7 periph A */ 597*4882a593Smuzhiyun }; 598*4882a593Smuzhiyun 599*4882a593Smuzhiyun pinctrl_usart2_rts: usart2_rts-0 { 600*4882a593Smuzhiyun atmel,pins = 601*4882a593Smuzhiyun <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */ 602*4882a593Smuzhiyun }; 603*4882a593Smuzhiyun 604*4882a593Smuzhiyun pinctrl_usart2_cts: usart2_cts-0 { 605*4882a593Smuzhiyun atmel,pins = 606*4882a593Smuzhiyun <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */ 607*4882a593Smuzhiyun }; 608*4882a593Smuzhiyun }; 609*4882a593Smuzhiyun 610*4882a593Smuzhiyun usart3 { 611*4882a593Smuzhiyun pinctrl_usart3: usart3-0 { 612*4882a593Smuzhiyun atmel,pins = 613*4882a593Smuzhiyun <AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC23 periph B with pullup */ 614*4882a593Smuzhiyun AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC22 periph B */ 615*4882a593Smuzhiyun }; 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun pinctrl_usart3_rts: usart3_rts-0 { 618*4882a593Smuzhiyun atmel,pins = 619*4882a593Smuzhiyun <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */ 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun pinctrl_usart3_cts: usart3_cts-0 { 623*4882a593Smuzhiyun atmel,pins = 624*4882a593Smuzhiyun <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */ 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun }; 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun uart0 { 629*4882a593Smuzhiyun pinctrl_uart0: uart0-0 { 630*4882a593Smuzhiyun atmel,pins = 631*4882a593Smuzhiyun <AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* PC9 periph C with pullup */ 632*4882a593Smuzhiyun AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC8 periph C */ 633*4882a593Smuzhiyun }; 634*4882a593Smuzhiyun }; 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun uart1 { 637*4882a593Smuzhiyun pinctrl_uart1: uart1-0 { 638*4882a593Smuzhiyun atmel,pins = 639*4882a593Smuzhiyun <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* PC17 periph C with pullup */ 640*4882a593Smuzhiyun AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC16 periph C */ 641*4882a593Smuzhiyun }; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun 644*4882a593Smuzhiyun nand { 645*4882a593Smuzhiyun pinctrl_nand: nand-0 { 646*4882a593Smuzhiyun atmel,pins = 647*4882a593Smuzhiyun <AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY pin pull_up*/ 648*4882a593Smuzhiyun AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PD4 gpio enable pin pull_up */ 649*4882a593Smuzhiyun }; 650*4882a593Smuzhiyun }; 651*4882a593Smuzhiyun 652*4882a593Smuzhiyun mmc0 { 653*4882a593Smuzhiyun pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 { 654*4882a593Smuzhiyun atmel,pins = 655*4882a593Smuzhiyun <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */ 656*4882a593Smuzhiyun AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */ 657*4882a593Smuzhiyun AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */ 658*4882a593Smuzhiyun }; 659*4882a593Smuzhiyun 660*4882a593Smuzhiyun pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 { 661*4882a593Smuzhiyun atmel,pins = 662*4882a593Smuzhiyun <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */ 663*4882a593Smuzhiyun AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */ 664*4882a593Smuzhiyun AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */ 665*4882a593Smuzhiyun }; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 { 668*4882a593Smuzhiyun atmel,pins = 669*4882a593Smuzhiyun <AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */ 670*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */ 671*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA13 periph B with pullup */ 672*4882a593Smuzhiyun AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA14 periph B with pullup */ 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun ssc0 { 677*4882a593Smuzhiyun pinctrl_ssc0_tx: ssc0_tx-0 { 678*4882a593Smuzhiyun atmel,pins = 679*4882a593Smuzhiyun <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */ 680*4882a593Smuzhiyun AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */ 681*4882a593Smuzhiyun AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */ 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun 684*4882a593Smuzhiyun pinctrl_ssc0_rx: ssc0_rx-0 { 685*4882a593Smuzhiyun atmel,pins = 686*4882a593Smuzhiyun <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */ 687*4882a593Smuzhiyun AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */ 688*4882a593Smuzhiyun AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */ 689*4882a593Smuzhiyun }; 690*4882a593Smuzhiyun }; 691*4882a593Smuzhiyun 692*4882a593Smuzhiyun spi0 { 693*4882a593Smuzhiyun pinctrl_spi0: spi0-0 { 694*4882a593Smuzhiyun atmel,pins = 695*4882a593Smuzhiyun <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */ 696*4882a593Smuzhiyun AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */ 697*4882a593Smuzhiyun AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */ 698*4882a593Smuzhiyun }; 699*4882a593Smuzhiyun }; 700*4882a593Smuzhiyun 701*4882a593Smuzhiyun spi1 { 702*4882a593Smuzhiyun pinctrl_spi1: spi1-0 { 703*4882a593Smuzhiyun atmel,pins = 704*4882a593Smuzhiyun <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */ 705*4882a593Smuzhiyun AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */ 706*4882a593Smuzhiyun AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */ 707*4882a593Smuzhiyun }; 708*4882a593Smuzhiyun }; 709*4882a593Smuzhiyun 710*4882a593Smuzhiyun i2c0 { 711*4882a593Smuzhiyun pinctrl_i2c0: i2c0-0 { 712*4882a593Smuzhiyun atmel,pins = 713*4882a593Smuzhiyun <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE 714*4882a593Smuzhiyun AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; 715*4882a593Smuzhiyun }; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun 718*4882a593Smuzhiyun i2c1 { 719*4882a593Smuzhiyun pinctrl_i2c1: i2c1-0 { 720*4882a593Smuzhiyun atmel,pins = 721*4882a593Smuzhiyun <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE 722*4882a593Smuzhiyun AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun 726*4882a593Smuzhiyun tcb0 { 727*4882a593Smuzhiyun pinctrl_tcb0_tclk0: tcb0_tclk0-0 { 728*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; 729*4882a593Smuzhiyun }; 730*4882a593Smuzhiyun 731*4882a593Smuzhiyun pinctrl_tcb0_tclk1: tcb0_tclk1-0 { 732*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; 733*4882a593Smuzhiyun }; 734*4882a593Smuzhiyun 735*4882a593Smuzhiyun pinctrl_tcb0_tclk2: tcb0_tclk2-0 { 736*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun pinctrl_tcb0_tioa0: tcb0_tioa0-0 { 740*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; 741*4882a593Smuzhiyun }; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun pinctrl_tcb0_tioa1: tcb0_tioa1-0 { 744*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; 745*4882a593Smuzhiyun }; 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun pinctrl_tcb0_tioa2: tcb0_tioa2-0 { 748*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; 749*4882a593Smuzhiyun }; 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun pinctrl_tcb0_tiob0: tcb0_tiob0-0 { 752*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; 753*4882a593Smuzhiyun }; 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun pinctrl_tcb0_tiob1: tcb0_tiob1-0 { 756*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; 757*4882a593Smuzhiyun }; 758*4882a593Smuzhiyun 759*4882a593Smuzhiyun pinctrl_tcb0_tiob2: tcb0_tiob2-0 { 760*4882a593Smuzhiyun atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; 761*4882a593Smuzhiyun }; 762*4882a593Smuzhiyun }; 763*4882a593Smuzhiyun 764*4882a593Smuzhiyun tcb1 { 765*4882a593Smuzhiyun pinctrl_tcb1_tclk0: tcb1_tclk0-0 { 766*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>; 767*4882a593Smuzhiyun }; 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun pinctrl_tcb1_tclk1: tcb1_tclk1-0 { 770*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>; 771*4882a593Smuzhiyun }; 772*4882a593Smuzhiyun 773*4882a593Smuzhiyun pinctrl_tcb1_tclk2: tcb1_tclk2-0 { 774*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>; 775*4882a593Smuzhiyun }; 776*4882a593Smuzhiyun 777*4882a593Smuzhiyun pinctrl_tcb1_tioa0: tcb1_tioa0-0 { 778*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>; 779*4882a593Smuzhiyun }; 780*4882a593Smuzhiyun 781*4882a593Smuzhiyun pinctrl_tcb1_tioa1: tcb1_tioa1-0 { 782*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>; 783*4882a593Smuzhiyun }; 784*4882a593Smuzhiyun 785*4882a593Smuzhiyun pinctrl_tcb1_tioa2: tcb1_tioa2-0 { 786*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>; 787*4882a593Smuzhiyun }; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun pinctrl_tcb1_tiob0: tcb1_tiob0-0 { 790*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>; 791*4882a593Smuzhiyun }; 792*4882a593Smuzhiyun 793*4882a593Smuzhiyun pinctrl_tcb1_tiob1: tcb1_tiob1-0 { 794*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>; 795*4882a593Smuzhiyun }; 796*4882a593Smuzhiyun 797*4882a593Smuzhiyun pinctrl_tcb1_tiob2: tcb1_tiob2-0 { 798*4882a593Smuzhiyun atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>; 799*4882a593Smuzhiyun }; 800*4882a593Smuzhiyun }; 801*4882a593Smuzhiyun }; 802*4882a593Smuzhiyun 803*4882a593Smuzhiyun pioA: gpio@fffff400 { 804*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 805*4882a593Smuzhiyun reg = <0xfffff400 0x200>; 806*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>; 807*4882a593Smuzhiyun #gpio-cells = <2>; 808*4882a593Smuzhiyun gpio-controller; 809*4882a593Smuzhiyun interrupt-controller; 810*4882a593Smuzhiyun #interrupt-cells = <2>; 811*4882a593Smuzhiyun clocks = <&pioAB_clk>; 812*4882a593Smuzhiyun u-boot,dm-pre-reloc; 813*4882a593Smuzhiyun }; 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun pioB: gpio@fffff600 { 816*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 817*4882a593Smuzhiyun reg = <0xfffff600 0x200>; 818*4882a593Smuzhiyun interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>; 819*4882a593Smuzhiyun #gpio-cells = <2>; 820*4882a593Smuzhiyun gpio-controller; 821*4882a593Smuzhiyun interrupt-controller; 822*4882a593Smuzhiyun #interrupt-cells = <2>; 823*4882a593Smuzhiyun clocks = <&pioAB_clk>; 824*4882a593Smuzhiyun u-boot,dm-pre-reloc; 825*4882a593Smuzhiyun }; 826*4882a593Smuzhiyun 827*4882a593Smuzhiyun pioC: gpio@fffff800 { 828*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 829*4882a593Smuzhiyun reg = <0xfffff800 0x200>; 830*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>; 831*4882a593Smuzhiyun #gpio-cells = <2>; 832*4882a593Smuzhiyun gpio-controller; 833*4882a593Smuzhiyun interrupt-controller; 834*4882a593Smuzhiyun #interrupt-cells = <2>; 835*4882a593Smuzhiyun clocks = <&pioCD_clk>; 836*4882a593Smuzhiyun u-boot,dm-pre-reloc; 837*4882a593Smuzhiyun }; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun pioD: gpio@fffffa00 { 840*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; 841*4882a593Smuzhiyun reg = <0xfffffa00 0x200>; 842*4882a593Smuzhiyun interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>; 843*4882a593Smuzhiyun #gpio-cells = <2>; 844*4882a593Smuzhiyun gpio-controller; 845*4882a593Smuzhiyun interrupt-controller; 846*4882a593Smuzhiyun #interrupt-cells = <2>; 847*4882a593Smuzhiyun clocks = <&pioCD_clk>; 848*4882a593Smuzhiyun u-boot,dm-pre-reloc; 849*4882a593Smuzhiyun }; 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun dbgu: serial@fffff200 { 852*4882a593Smuzhiyun compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart"; 853*4882a593Smuzhiyun reg = <0xfffff200 0x200>; 854*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 855*4882a593Smuzhiyun pinctrl-names = "default"; 856*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_dbgu>; 857*4882a593Smuzhiyun clocks = <&mck>; 858*4882a593Smuzhiyun clock-names = "usart"; 859*4882a593Smuzhiyun status = "disabled"; 860*4882a593Smuzhiyun }; 861*4882a593Smuzhiyun 862*4882a593Smuzhiyun ssc0: ssc@f0010000 { 863*4882a593Smuzhiyun compatible = "atmel,at91sam9g45-ssc"; 864*4882a593Smuzhiyun reg = <0xf0010000 0x4000>; 865*4882a593Smuzhiyun interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>; 866*4882a593Smuzhiyun dmas = <&dma 0 AT91_DMA_CFG_PER_ID(21)>, 867*4882a593Smuzhiyun <&dma 0 AT91_DMA_CFG_PER_ID(22)>; 868*4882a593Smuzhiyun dma-names = "tx", "rx"; 869*4882a593Smuzhiyun pinctrl-names = "default"; 870*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>; 871*4882a593Smuzhiyun clocks = <&ssc0_clk>; 872*4882a593Smuzhiyun clock-names = "pclk"; 873*4882a593Smuzhiyun status = "disabled"; 874*4882a593Smuzhiyun }; 875*4882a593Smuzhiyun 876*4882a593Smuzhiyun usart0: serial@f801c000 { 877*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 878*4882a593Smuzhiyun reg = <0xf801c000 0x4000>; 879*4882a593Smuzhiyun interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>; 880*4882a593Smuzhiyun pinctrl-names = "default"; 881*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart0>; 882*4882a593Smuzhiyun clocks = <&usart0_clk>; 883*4882a593Smuzhiyun clock-names = "usart"; 884*4882a593Smuzhiyun status = "disabled"; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun usart1: serial@f8020000 { 888*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 889*4882a593Smuzhiyun reg = <0xf8020000 0x4000>; 890*4882a593Smuzhiyun interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>; 891*4882a593Smuzhiyun pinctrl-names = "default"; 892*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart1>; 893*4882a593Smuzhiyun clocks = <&usart1_clk>; 894*4882a593Smuzhiyun clock-names = "usart"; 895*4882a593Smuzhiyun status = "disabled"; 896*4882a593Smuzhiyun }; 897*4882a593Smuzhiyun 898*4882a593Smuzhiyun usart2: serial@f8024000 { 899*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 900*4882a593Smuzhiyun reg = <0xf8024000 0x4000>; 901*4882a593Smuzhiyun interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>; 902*4882a593Smuzhiyun pinctrl-names = "default"; 903*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart2>; 904*4882a593Smuzhiyun clocks = <&usart2_clk>; 905*4882a593Smuzhiyun clock-names = "usart"; 906*4882a593Smuzhiyun status = "disabled"; 907*4882a593Smuzhiyun }; 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun usart3: serial@f8028000 { 910*4882a593Smuzhiyun compatible = "atmel,at91sam9260-usart"; 911*4882a593Smuzhiyun reg = <0xf8028000 0x4000>; 912*4882a593Smuzhiyun interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>; 913*4882a593Smuzhiyun pinctrl-names = "default"; 914*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_usart3>; 915*4882a593Smuzhiyun clocks = <&usart3_clk>; 916*4882a593Smuzhiyun clock-names = "usart"; 917*4882a593Smuzhiyun status = "disabled"; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun i2c0: i2c@f8010000 { 921*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-i2c"; 922*4882a593Smuzhiyun reg = <0xf8010000 0x100>; 923*4882a593Smuzhiyun interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>; 924*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>, 925*4882a593Smuzhiyun <&dma 1 AT91_DMA_CFG_PER_ID(14)>; 926*4882a593Smuzhiyun dma-names = "tx", "rx"; 927*4882a593Smuzhiyun #address-cells = <1>; 928*4882a593Smuzhiyun #size-cells = <0>; 929*4882a593Smuzhiyun pinctrl-names = "default"; 930*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c0>; 931*4882a593Smuzhiyun clocks = <&twi0_clk>; 932*4882a593Smuzhiyun status = "disabled"; 933*4882a593Smuzhiyun }; 934*4882a593Smuzhiyun 935*4882a593Smuzhiyun i2c1: i2c@f8014000 { 936*4882a593Smuzhiyun compatible = "atmel,at91sam9x5-i2c"; 937*4882a593Smuzhiyun reg = <0xf8014000 0x100>; 938*4882a593Smuzhiyun interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>; 939*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(15)>, 940*4882a593Smuzhiyun <&dma 1 AT91_DMA_CFG_PER_ID(16)>; 941*4882a593Smuzhiyun dma-names = "tx", "rx"; 942*4882a593Smuzhiyun #address-cells = <1>; 943*4882a593Smuzhiyun #size-cells = <0>; 944*4882a593Smuzhiyun pinctrl-names = "default"; 945*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_i2c1>; 946*4882a593Smuzhiyun clocks = <&twi1_clk>; 947*4882a593Smuzhiyun status = "disabled"; 948*4882a593Smuzhiyun }; 949*4882a593Smuzhiyun 950*4882a593Smuzhiyun spi0: spi@f0000000 { 951*4882a593Smuzhiyun #address-cells = <1>; 952*4882a593Smuzhiyun #size-cells = <0>; 953*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 954*4882a593Smuzhiyun reg = <0xf0000000 0x100>; 955*4882a593Smuzhiyun interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>; 956*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(1)>, 957*4882a593Smuzhiyun <&dma 1 AT91_DMA_CFG_PER_ID(2)>; 958*4882a593Smuzhiyun dma-names = "tx", "rx"; 959*4882a593Smuzhiyun pinctrl-names = "default"; 960*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi0>; 961*4882a593Smuzhiyun clocks = <&spi0_clk>; 962*4882a593Smuzhiyun clock-names = "spi_clk"; 963*4882a593Smuzhiyun status = "disabled"; 964*4882a593Smuzhiyun }; 965*4882a593Smuzhiyun 966*4882a593Smuzhiyun spi1: spi@f0004000 { 967*4882a593Smuzhiyun #address-cells = <1>; 968*4882a593Smuzhiyun #size-cells = <0>; 969*4882a593Smuzhiyun compatible = "atmel,at91rm9200-spi"; 970*4882a593Smuzhiyun reg = <0xf0004000 0x100>; 971*4882a593Smuzhiyun interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>; 972*4882a593Smuzhiyun dmas = <&dma 1 AT91_DMA_CFG_PER_ID(3)>, 973*4882a593Smuzhiyun <&dma 1 AT91_DMA_CFG_PER_ID(4)>; 974*4882a593Smuzhiyun dma-names = "tx", "rx"; 975*4882a593Smuzhiyun pinctrl-names = "default"; 976*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_spi1>; 977*4882a593Smuzhiyun clocks = <&spi1_clk>; 978*4882a593Smuzhiyun clock-names = "spi_clk"; 979*4882a593Smuzhiyun status = "disabled"; 980*4882a593Smuzhiyun }; 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun watchdog@fffffe40 { 983*4882a593Smuzhiyun compatible = "atmel,at91sam9260-wdt"; 984*4882a593Smuzhiyun reg = <0xfffffe40 0x10>; 985*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 986*4882a593Smuzhiyun clocks = <&clk32k>; 987*4882a593Smuzhiyun atmel,watchdog-type = "hardware"; 988*4882a593Smuzhiyun atmel,reset-type = "all"; 989*4882a593Smuzhiyun atmel,dbg-halt; 990*4882a593Smuzhiyun status = "disabled"; 991*4882a593Smuzhiyun }; 992*4882a593Smuzhiyun 993*4882a593Smuzhiyun rtc@fffffeb0 { 994*4882a593Smuzhiyun compatible = "atmel,at91rm9200-rtc"; 995*4882a593Smuzhiyun reg = <0xfffffeb0 0x40>; 996*4882a593Smuzhiyun interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; 997*4882a593Smuzhiyun clocks = <&clk32k>; 998*4882a593Smuzhiyun status = "disabled"; 999*4882a593Smuzhiyun }; 1000*4882a593Smuzhiyun 1001*4882a593Smuzhiyun pwm0: pwm@f8034000 { 1002*4882a593Smuzhiyun compatible = "atmel,at91sam9rl-pwm"; 1003*4882a593Smuzhiyun reg = <0xf8034000 0x300>; 1004*4882a593Smuzhiyun interrupts = <18 IRQ_TYPE_LEVEL_HIGH 4>; 1005*4882a593Smuzhiyun #pwm-cells = <3>; 1006*4882a593Smuzhiyun clocks = <&pwm_clk>; 1007*4882a593Smuzhiyun status = "disabled"; 1008*4882a593Smuzhiyun }; 1009*4882a593Smuzhiyun 1010*4882a593Smuzhiyun usb1: gadget@f803c000 { 1011*4882a593Smuzhiyun compatible = "atmel,at91sam9260-udc"; 1012*4882a593Smuzhiyun reg = <0xf803c000 0x4000>; 1013*4882a593Smuzhiyun interrupts = <23 IRQ_TYPE_LEVEL_HIGH 2>; 1014*4882a593Smuzhiyun clocks = <&udphs_clk>, <&udpck>; 1015*4882a593Smuzhiyun clock-names = "pclk", "hclk"; 1016*4882a593Smuzhiyun status = "disabled"; 1017*4882a593Smuzhiyun }; 1018*4882a593Smuzhiyun }; 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun nand0: nand@40000000 { 1021*4882a593Smuzhiyun compatible = "atmel,at91rm9200-nand"; 1022*4882a593Smuzhiyun #address-cells = <1>; 1023*4882a593Smuzhiyun #size-cells = <1>; 1024*4882a593Smuzhiyun reg = < 0x40000000 0x10000000 1025*4882a593Smuzhiyun 0xffffe000 0x00000600 1026*4882a593Smuzhiyun 0xffffe600 0x00000200 1027*4882a593Smuzhiyun 0x00108000 0x00018000 1028*4882a593Smuzhiyun >; 1029*4882a593Smuzhiyun atmel,pmecc-lookup-table-offset = <0x0 0x8000>; 1030*4882a593Smuzhiyun atmel,nand-addr-offset = <21>; 1031*4882a593Smuzhiyun atmel,nand-cmd-offset = <22>; 1032*4882a593Smuzhiyun atmel,nand-has-dma; 1033*4882a593Smuzhiyun pinctrl-names = "default"; 1034*4882a593Smuzhiyun pinctrl-0 = <&pinctrl_nand>; 1035*4882a593Smuzhiyun gpios = <&pioD 5 GPIO_ACTIVE_HIGH 1036*4882a593Smuzhiyun &pioD 4 GPIO_ACTIVE_HIGH 1037*4882a593Smuzhiyun 0 1038*4882a593Smuzhiyun >; 1039*4882a593Smuzhiyun status = "disabled"; 1040*4882a593Smuzhiyun }; 1041*4882a593Smuzhiyun 1042*4882a593Smuzhiyun usb0: ohci@00500000 { 1043*4882a593Smuzhiyun compatible = "atmel,at91rm9200-ohci", "usb-ohci"; 1044*4882a593Smuzhiyun reg = <0x00500000 0x00100000>; 1045*4882a593Smuzhiyun interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>; 1046*4882a593Smuzhiyun clocks = <&uhphs_clk>, <&uhphs_clk>, <&uhpck>; 1047*4882a593Smuzhiyun clock-names = "ohci_clk", "hclk", "uhpck"; 1048*4882a593Smuzhiyun status = "disabled"; 1049*4882a593Smuzhiyun }; 1050*4882a593Smuzhiyun }; 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun i2c-gpio-0 { 1053*4882a593Smuzhiyun compatible = "i2c-gpio"; 1054*4882a593Smuzhiyun gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */ 1055*4882a593Smuzhiyun &pioA 31 GPIO_ACTIVE_HIGH /* scl */ 1056*4882a593Smuzhiyun >; 1057*4882a593Smuzhiyun i2c-gpio,sda-open-drain; 1058*4882a593Smuzhiyun i2c-gpio,scl-open-drain; 1059*4882a593Smuzhiyun i2c-gpio,delay-us = <2>; /* ~100 kHz */ 1060*4882a593Smuzhiyun #address-cells = <1>; 1061*4882a593Smuzhiyun #size-cells = <0>; 1062*4882a593Smuzhiyun status = "disabled"; 1063*4882a593Smuzhiyun }; 1064*4882a593Smuzhiyun}; 1065