xref: /OK3568_Linux_fs/u-boot/arch/arm/dts/at91sam9260.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/*
2*4882a593Smuzhiyun * at91sam9260.dtsi - Device Tree Include file for AT91SAM9260 family SoC
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun *  Copyright (C) 2011 Atmel,
5*4882a593Smuzhiyun *                2011 Nicolas Ferre <nicolas.ferre@atmel.com>,
6*4882a593Smuzhiyun *                2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Licensed under GPLv2 or later.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun#include "skeleton.dtsi"
12*4882a593Smuzhiyun#include <dt-bindings/pinctrl/at91.h>
13*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
14*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
15*4882a593Smuzhiyun#include <dt-bindings/clock/at91.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun/ {
18*4882a593Smuzhiyun	model = "Atmel AT91SAM9260 family SoC";
19*4882a593Smuzhiyun	compatible = "atmel,at91sam9260";
20*4882a593Smuzhiyun	interrupt-parent = <&aic>;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	aliases {
23*4882a593Smuzhiyun		serial0 = &dbgu;
24*4882a593Smuzhiyun		serial1 = &usart0;
25*4882a593Smuzhiyun		serial2 = &usart1;
26*4882a593Smuzhiyun		serial3 = &usart2;
27*4882a593Smuzhiyun		serial4 = &usart3;
28*4882a593Smuzhiyun		serial5 = &uart0;
29*4882a593Smuzhiyun		serial6 = &uart1;
30*4882a593Smuzhiyun		gpio0 = &pioA;
31*4882a593Smuzhiyun		gpio1 = &pioB;
32*4882a593Smuzhiyun		gpio2 = &pioC;
33*4882a593Smuzhiyun		tcb0 = &tcb0;
34*4882a593Smuzhiyun		tcb1 = &tcb1;
35*4882a593Smuzhiyun		i2c0 = &i2c0;
36*4882a593Smuzhiyun		ssc0 = &ssc0;
37*4882a593Smuzhiyun		spi0 = &spi0;
38*4882a593Smuzhiyun	};
39*4882a593Smuzhiyun	cpus {
40*4882a593Smuzhiyun		#address-cells = <0>;
41*4882a593Smuzhiyun		#size-cells = <0>;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun		cpu {
44*4882a593Smuzhiyun			compatible = "arm,arm926ej-s";
45*4882a593Smuzhiyun			device_type = "cpu";
46*4882a593Smuzhiyun		};
47*4882a593Smuzhiyun	};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun	memory {
50*4882a593Smuzhiyun		reg = <0x20000000 0x04000000>;
51*4882a593Smuzhiyun	};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun	clocks {
54*4882a593Smuzhiyun		slow_xtal: slow_xtal {
55*4882a593Smuzhiyun			compatible = "fixed-clock";
56*4882a593Smuzhiyun			#clock-cells = <0>;
57*4882a593Smuzhiyun			clock-frequency = <0>;
58*4882a593Smuzhiyun		};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun		main_xtal: main_xtal {
61*4882a593Smuzhiyun			compatible = "fixed-clock";
62*4882a593Smuzhiyun			#clock-cells = <0>;
63*4882a593Smuzhiyun			clock-frequency = <0>;
64*4882a593Smuzhiyun		};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun		adc_op_clk: adc_op_clk{
67*4882a593Smuzhiyun			compatible = "fixed-clock";
68*4882a593Smuzhiyun			#clock-cells = <0>;
69*4882a593Smuzhiyun			clock-frequency = <5000000>;
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun	};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun	sram0: sram@002ff000 {
74*4882a593Smuzhiyun		compatible = "mmio-sram";
75*4882a593Smuzhiyun		reg = <0x002ff000 0x2000>;
76*4882a593Smuzhiyun	};
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun	ahb {
79*4882a593Smuzhiyun		compatible = "simple-bus";
80*4882a593Smuzhiyun		#address-cells = <1>;
81*4882a593Smuzhiyun		#size-cells = <1>;
82*4882a593Smuzhiyun		ranges;
83*4882a593Smuzhiyun		u-boot,dm-pre-reloc;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun		apb {
86*4882a593Smuzhiyun			compatible = "simple-bus";
87*4882a593Smuzhiyun			#address-cells = <1>;
88*4882a593Smuzhiyun			#size-cells = <1>;
89*4882a593Smuzhiyun			ranges;
90*4882a593Smuzhiyun			u-boot,dm-pre-reloc;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun			aic: interrupt-controller@fffff000 {
93*4882a593Smuzhiyun				#interrupt-cells = <3>;
94*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-aic";
95*4882a593Smuzhiyun				interrupt-controller;
96*4882a593Smuzhiyun				reg = <0xfffff000 0x200>;
97*4882a593Smuzhiyun				atmel,external-irqs = <29 30 31>;
98*4882a593Smuzhiyun			};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun			ramc0: ramc@ffffea00 {
101*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-sdramc";
102*4882a593Smuzhiyun				reg = <0xffffea00 0x200>;
103*4882a593Smuzhiyun			};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun			pmc: pmc@fffffc00 {
106*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-pmc", "syscon";
107*4882a593Smuzhiyun				reg = <0xfffffc00 0x100>;
108*4882a593Smuzhiyun				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
109*4882a593Smuzhiyun				interrupt-controller;
110*4882a593Smuzhiyun				#address-cells = <1>;
111*4882a593Smuzhiyun				#size-cells = <0>;
112*4882a593Smuzhiyun				#interrupt-cells = <1>;
113*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun				main_osc: main_osc {
116*4882a593Smuzhiyun					compatible = "atmel,at91rm9200-clk-main-osc";
117*4882a593Smuzhiyun					#clock-cells = <0>;
118*4882a593Smuzhiyun					interrupts-extended = <&pmc AT91_PMC_MOSCS>;
119*4882a593Smuzhiyun					clocks = <&main_xtal>;
120*4882a593Smuzhiyun				};
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun				main: mainck {
123*4882a593Smuzhiyun					compatible = "atmel,at91rm9200-clk-main";
124*4882a593Smuzhiyun					#clock-cells = <0>;
125*4882a593Smuzhiyun					clocks = <&main_osc>;
126*4882a593Smuzhiyun				};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun				slow_rc_osc: slow_rc_osc {
129*4882a593Smuzhiyun					compatible = "fixed-clock";
130*4882a593Smuzhiyun					#clock-cells = <0>;
131*4882a593Smuzhiyun					clock-frequency = <32768>;
132*4882a593Smuzhiyun					clock-accuracy = <50000000>;
133*4882a593Smuzhiyun				};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun				clk32k: slck {
136*4882a593Smuzhiyun					compatible = "atmel,at91sam9260-clk-slow";
137*4882a593Smuzhiyun					#clock-cells = <0>;
138*4882a593Smuzhiyun					clocks = <&slow_rc_osc>, <&slow_xtal>;
139*4882a593Smuzhiyun				};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun				plla: pllack@0 {
142*4882a593Smuzhiyun					compatible = "atmel,at91rm9200-clk-pll";
143*4882a593Smuzhiyun					#clock-cells = <0>;
144*4882a593Smuzhiyun					interrupts-extended = <&pmc AT91_PMC_LOCKA>;
145*4882a593Smuzhiyun					clocks = <&main>;
146*4882a593Smuzhiyun					reg = <0>;
147*4882a593Smuzhiyun					atmel,clk-input-range = <1000000 32000000>;
148*4882a593Smuzhiyun					#atmel,pll-clk-output-range-cells = <4>;
149*4882a593Smuzhiyun					atmel,pll-clk-output-ranges = <80000000 160000000 0 1>,
150*4882a593Smuzhiyun								<150000000 240000000 2 1>;
151*4882a593Smuzhiyun				};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun				pllb: pllbck@1 {
154*4882a593Smuzhiyun					compatible = "atmel,at91rm9200-clk-pll";
155*4882a593Smuzhiyun					#clock-cells = <0>;
156*4882a593Smuzhiyun					interrupts-extended = <&pmc AT91_PMC_LOCKB>;
157*4882a593Smuzhiyun					clocks = <&main>;
158*4882a593Smuzhiyun					reg = <1>;
159*4882a593Smuzhiyun					atmel,clk-input-range = <1000000 5000000>;
160*4882a593Smuzhiyun					#atmel,pll-clk-output-range-cells = <4>;
161*4882a593Smuzhiyun					atmel,pll-clk-output-ranges = <70000000 130000000 1 1>;
162*4882a593Smuzhiyun				};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun				mck: masterck {
165*4882a593Smuzhiyun					compatible = "atmel,at91rm9200-clk-master";
166*4882a593Smuzhiyun					#clock-cells = <0>;
167*4882a593Smuzhiyun					interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
168*4882a593Smuzhiyun					clocks = <&clk32k>, <&main>, <&plla>, <&pllb>;
169*4882a593Smuzhiyun					atmel,clk-output-range = <0 105000000>;
170*4882a593Smuzhiyun					atmel,clk-divisors = <1 2 4 0>;
171*4882a593Smuzhiyun					u-boot,dm-pre-reloc;
172*4882a593Smuzhiyun				};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun				usb: usbck {
175*4882a593Smuzhiyun					compatible = "atmel,at91rm9200-clk-usb";
176*4882a593Smuzhiyun					#clock-cells = <0>;
177*4882a593Smuzhiyun					atmel,clk-divisors = <1 2 4 0>;
178*4882a593Smuzhiyun					clocks = <&pllb>;
179*4882a593Smuzhiyun				};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun				prog: progck {
182*4882a593Smuzhiyun					compatible = "atmel,at91rm9200-clk-programmable";
183*4882a593Smuzhiyun					#address-cells = <1>;
184*4882a593Smuzhiyun					#size-cells = <0>;
185*4882a593Smuzhiyun					interrupt-parent = <&pmc>;
186*4882a593Smuzhiyun					clocks = <&clk32k>, <&main>, <&plla>, <&pllb>;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun					prog0: prog@0 {
189*4882a593Smuzhiyun						#clock-cells = <0>;
190*4882a593Smuzhiyun						reg = <0>;
191*4882a593Smuzhiyun						interrupts = <AT91_PMC_PCKRDY(0)>;
192*4882a593Smuzhiyun					};
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun					prog1: prog@1 {
195*4882a593Smuzhiyun						#clock-cells = <0>;
196*4882a593Smuzhiyun						reg = <1>;
197*4882a593Smuzhiyun						interrupts = <AT91_PMC_PCKRDY(1)>;
198*4882a593Smuzhiyun					};
199*4882a593Smuzhiyun				};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun				systemck {
202*4882a593Smuzhiyun					compatible = "atmel,at91rm9200-clk-system";
203*4882a593Smuzhiyun					#address-cells = <1>;
204*4882a593Smuzhiyun					#size-cells = <0>;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun					uhpck: uhpck@6 {
207*4882a593Smuzhiyun						#clock-cells = <0>;
208*4882a593Smuzhiyun						reg = <6>;
209*4882a593Smuzhiyun						clocks = <&usb>;
210*4882a593Smuzhiyun					};
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun					udpck: udpck@7 {
213*4882a593Smuzhiyun						#clock-cells = <0>;
214*4882a593Smuzhiyun						reg = <7>;
215*4882a593Smuzhiyun						clocks = <&usb>;
216*4882a593Smuzhiyun					};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun					pck0: pck0@8 {
219*4882a593Smuzhiyun						#clock-cells = <0>;
220*4882a593Smuzhiyun						reg = <8>;
221*4882a593Smuzhiyun						clocks = <&prog0>;
222*4882a593Smuzhiyun					};
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun					pck1: pck1@9 {
225*4882a593Smuzhiyun						#clock-cells = <0>;
226*4882a593Smuzhiyun						reg = <9>;
227*4882a593Smuzhiyun						clocks = <&prog1>;
228*4882a593Smuzhiyun					};
229*4882a593Smuzhiyun				};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun				periphck {
232*4882a593Smuzhiyun					compatible = "atmel,at91rm9200-clk-peripheral";
233*4882a593Smuzhiyun					#address-cells = <1>;
234*4882a593Smuzhiyun					#size-cells = <0>;
235*4882a593Smuzhiyun					clocks = <&mck>;
236*4882a593Smuzhiyun					u-boot,dm-pre-reloc;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun					pioA_clk: pioA_clk@2 {
239*4882a593Smuzhiyun						#clock-cells = <0>;
240*4882a593Smuzhiyun						reg = <2>;
241*4882a593Smuzhiyun						u-boot,dm-pre-reloc;
242*4882a593Smuzhiyun					};
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun					pioB_clk: pioB_clk@3 {
245*4882a593Smuzhiyun						#clock-cells = <0>;
246*4882a593Smuzhiyun						reg = <3>;
247*4882a593Smuzhiyun						u-boot,dm-pre-reloc;
248*4882a593Smuzhiyun					};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun					pioC_clk: pioC_clk@4 {
251*4882a593Smuzhiyun						#clock-cells = <0>;
252*4882a593Smuzhiyun						reg = <4>;
253*4882a593Smuzhiyun						u-boot,dm-pre-reloc;
254*4882a593Smuzhiyun					};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun					adc_clk: adc_clk@5 {
257*4882a593Smuzhiyun						#clock-cells = <0>;
258*4882a593Smuzhiyun						reg = <5>;
259*4882a593Smuzhiyun					};
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun					usart0_clk: usart0_clk@6 {
262*4882a593Smuzhiyun						#clock-cells = <0>;
263*4882a593Smuzhiyun						reg = <6>;
264*4882a593Smuzhiyun					};
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun					usart1_clk: usart1_clk@7 {
267*4882a593Smuzhiyun						#clock-cells = <0>;
268*4882a593Smuzhiyun						reg = <7>;
269*4882a593Smuzhiyun					};
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun					usart2_clk: usart2_clk@8 {
272*4882a593Smuzhiyun						#clock-cells = <0>;
273*4882a593Smuzhiyun						reg = <8>;
274*4882a593Smuzhiyun					};
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun					mci0_clk: mci0_clk@9 {
277*4882a593Smuzhiyun						#clock-cells = <0>;
278*4882a593Smuzhiyun						reg = <9>;
279*4882a593Smuzhiyun					};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun					udc_clk: udc_clk@10 {
282*4882a593Smuzhiyun						#clock-cells = <0>;
283*4882a593Smuzhiyun						reg = <10>;
284*4882a593Smuzhiyun					};
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun					twi0_clk: twi0_clk@11 {
287*4882a593Smuzhiyun						reg = <11>;
288*4882a593Smuzhiyun						#clock-cells = <0>;
289*4882a593Smuzhiyun					};
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun					spi0_clk: spi0_clk@12 {
292*4882a593Smuzhiyun						#clock-cells = <0>;
293*4882a593Smuzhiyun						reg = <12>;
294*4882a593Smuzhiyun					};
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun					spi1_clk: spi1_clk@13 {
297*4882a593Smuzhiyun						#clock-cells = <0>;
298*4882a593Smuzhiyun						reg = <13>;
299*4882a593Smuzhiyun					};
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun					ssc0_clk: ssc0_clk@14 {
302*4882a593Smuzhiyun						#clock-cells = <0>;
303*4882a593Smuzhiyun						reg = <14>;
304*4882a593Smuzhiyun					};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun					tc0_clk: tc0_clk@17 {
307*4882a593Smuzhiyun						#clock-cells = <0>;
308*4882a593Smuzhiyun						reg = <17>;
309*4882a593Smuzhiyun					};
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun					tc1_clk: tc1_clk@18 {
312*4882a593Smuzhiyun						#clock-cells = <0>;
313*4882a593Smuzhiyun						reg = <18>;
314*4882a593Smuzhiyun					};
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun					tc2_clk: tc2_clk@19 {
317*4882a593Smuzhiyun						#clock-cells = <0>;
318*4882a593Smuzhiyun						reg = <19>;
319*4882a593Smuzhiyun					};
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun					ohci_clk: ohci_clk@20 {
322*4882a593Smuzhiyun						#clock-cells = <0>;
323*4882a593Smuzhiyun						reg = <20>;
324*4882a593Smuzhiyun					};
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun					macb0_clk: macb0_clk@21 {
327*4882a593Smuzhiyun						#clock-cells = <0>;
328*4882a593Smuzhiyun						reg = <21>;
329*4882a593Smuzhiyun					};
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun					isi_clk: isi_clk@22 {
332*4882a593Smuzhiyun						#clock-cells = <0>;
333*4882a593Smuzhiyun						reg = <22>;
334*4882a593Smuzhiyun					};
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun					usart3_clk: usart3_clk@23 {
337*4882a593Smuzhiyun						#clock-cells = <0>;
338*4882a593Smuzhiyun						reg = <23>;
339*4882a593Smuzhiyun					};
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun					uart0_clk: uart0_clk@24 {
342*4882a593Smuzhiyun						#clock-cells = <0>;
343*4882a593Smuzhiyun						reg = <24>;
344*4882a593Smuzhiyun					};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun					uart1_clk: uart1_clk@25 {
347*4882a593Smuzhiyun						#clock-cells = <0>;
348*4882a593Smuzhiyun						reg = <25>;
349*4882a593Smuzhiyun					};
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun					tc3_clk: tc3_clk@26 {
352*4882a593Smuzhiyun						#clock-cells = <0>;
353*4882a593Smuzhiyun						reg = <26>;
354*4882a593Smuzhiyun					};
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun					tc4_clk: tc4_clk@27 {
357*4882a593Smuzhiyun						#clock-cells = <0>;
358*4882a593Smuzhiyun						reg = <27>;
359*4882a593Smuzhiyun					};
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun					tc5_clk: tc5_clk@28 {
362*4882a593Smuzhiyun						#clock-cells = <0>;
363*4882a593Smuzhiyun						reg = <28>;
364*4882a593Smuzhiyun					};
365*4882a593Smuzhiyun				};
366*4882a593Smuzhiyun			};
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun			rstc@fffffd00 {
369*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-rstc";
370*4882a593Smuzhiyun				reg = <0xfffffd00 0x10>;
371*4882a593Smuzhiyun				clocks = <&clk32k>;
372*4882a593Smuzhiyun			};
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun			shdwc@fffffd10 {
375*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-shdwc";
376*4882a593Smuzhiyun				reg = <0xfffffd10 0x10>;
377*4882a593Smuzhiyun				clocks = <&clk32k>;
378*4882a593Smuzhiyun			};
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun			pit: timer@fffffd30 {
381*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-pit";
382*4882a593Smuzhiyun				reg = <0xfffffd30 0xf>;
383*4882a593Smuzhiyun				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
384*4882a593Smuzhiyun				clocks = <&mck>;
385*4882a593Smuzhiyun			};
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun			tcb0: timer@fffa0000 {
388*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-tcb";
389*4882a593Smuzhiyun				reg = <0xfffa0000 0x100>;
390*4882a593Smuzhiyun				interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0
391*4882a593Smuzhiyun					      18 IRQ_TYPE_LEVEL_HIGH 0
392*4882a593Smuzhiyun					      19 IRQ_TYPE_LEVEL_HIGH 0>;
393*4882a593Smuzhiyun				clocks = <&tc0_clk>, <&tc1_clk>, <&tc2_clk>, <&clk32k>;
394*4882a593Smuzhiyun				clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk";
395*4882a593Smuzhiyun			};
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun			tcb1: timer@fffdc000 {
398*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-tcb";
399*4882a593Smuzhiyun				reg = <0xfffdc000 0x100>;
400*4882a593Smuzhiyun				interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0
401*4882a593Smuzhiyun					      27 IRQ_TYPE_LEVEL_HIGH 0
402*4882a593Smuzhiyun					      28 IRQ_TYPE_LEVEL_HIGH 0>;
403*4882a593Smuzhiyun				clocks = <&tc3_clk>, <&tc4_clk>, <&tc5_clk>, <&clk32k>;
404*4882a593Smuzhiyun				clock-names = "t0_clk", "t1_clk", "t2_clk", "slow_clk";
405*4882a593Smuzhiyun			};
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun			pioA: gpio@fffff400 {
408*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-gpio";
409*4882a593Smuzhiyun				reg = <0xfffff400 0x200>;
410*4882a593Smuzhiyun				interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
411*4882a593Smuzhiyun				#gpio-cells = <2>;
412*4882a593Smuzhiyun				gpio-controller;
413*4882a593Smuzhiyun				interrupt-controller;
414*4882a593Smuzhiyun				#interrupt-cells = <2>;
415*4882a593Smuzhiyun				clocks = <&pioA_clk>;
416*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
417*4882a593Smuzhiyun			};
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun			pioB: gpio@fffff600 {
420*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-gpio";
421*4882a593Smuzhiyun				reg = <0xfffff600 0x200>;
422*4882a593Smuzhiyun				interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
423*4882a593Smuzhiyun				#gpio-cells = <2>;
424*4882a593Smuzhiyun				gpio-controller;
425*4882a593Smuzhiyun				interrupt-controller;
426*4882a593Smuzhiyun				#interrupt-cells = <2>;
427*4882a593Smuzhiyun				clocks = <&pioB_clk>;
428*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
429*4882a593Smuzhiyun			};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun			pioC: gpio@fffff800 {
432*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-gpio";
433*4882a593Smuzhiyun				reg = <0xfffff800 0x200>;
434*4882a593Smuzhiyun				interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
435*4882a593Smuzhiyun				#gpio-cells = <2>;
436*4882a593Smuzhiyun				gpio-controller;
437*4882a593Smuzhiyun				interrupt-controller;
438*4882a593Smuzhiyun				#interrupt-cells = <2>;
439*4882a593Smuzhiyun				clocks = <&pioC_clk>;
440*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
441*4882a593Smuzhiyun			};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun			pinctrl@fffff400 {
444*4882a593Smuzhiyun				#address-cells = <1>;
445*4882a593Smuzhiyun				#size-cells = <1>;
446*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
447*4882a593Smuzhiyun				ranges = <0xfffff400 0xfffff400 0x600>;
448*4882a593Smuzhiyun				reg = <0xfffff400 0x200		/* pioA */
449*4882a593Smuzhiyun				       0xfffff600 0x200		/* pioB */
450*4882a593Smuzhiyun				       0xfffff800 0x200		/* pioC */
451*4882a593Smuzhiyun				      >;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun				atmel,mux-mask = <
454*4882a593Smuzhiyun				      /*    A         B     */
455*4882a593Smuzhiyun				       0xffffffff 0xffc00c3b  /* pioA */
456*4882a593Smuzhiyun				       0xffffffff 0x7fff3ccf  /* pioB */
457*4882a593Smuzhiyun				       0xffffffff 0x007fffff  /* pioC */
458*4882a593Smuzhiyun				      >;
459*4882a593Smuzhiyun				u-boot,dm-pre-reloc;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun				/* shared pinctrl settings */
462*4882a593Smuzhiyun				dbgu {
463*4882a593Smuzhiyun					u-boot,dm-pre-reloc;
464*4882a593Smuzhiyun					pinctrl_dbgu: dbgu-0 {
465*4882a593Smuzhiyun						atmel,pins =
466*4882a593Smuzhiyun							<AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB14 periph A */
467*4882a593Smuzhiyun							 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PB15 periph with pullup */
468*4882a593Smuzhiyun					};
469*4882a593Smuzhiyun				};
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun				usart0 {
472*4882a593Smuzhiyun					pinctrl_usart0: usart0-0 {
473*4882a593Smuzhiyun						atmel,pins =
474*4882a593Smuzhiyun							<AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB4 periph A */
475*4882a593Smuzhiyun							 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB5 periph A */
476*4882a593Smuzhiyun					};
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun					pinctrl_usart0_rts: usart0_rts-0 {
479*4882a593Smuzhiyun						atmel,pins =
480*4882a593Smuzhiyun							<AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB26 periph A */
481*4882a593Smuzhiyun					};
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun					pinctrl_usart0_cts: usart0_cts-0 {
484*4882a593Smuzhiyun						atmel,pins =
485*4882a593Smuzhiyun							<AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB27 periph A */
486*4882a593Smuzhiyun					};
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun					pinctrl_usart0_dtr_dsr: usart0_dtr_dsr-0 {
489*4882a593Smuzhiyun						atmel,pins =
490*4882a593Smuzhiyun							<AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB24 periph A */
491*4882a593Smuzhiyun							 AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB22 periph A */
492*4882a593Smuzhiyun					};
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun					pinctrl_usart0_dcd: usart0_dcd-0 {
495*4882a593Smuzhiyun						atmel,pins =
496*4882a593Smuzhiyun							<AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB23 periph A */
497*4882a593Smuzhiyun					};
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun					pinctrl_usart0_ri: usart0_ri-0 {
500*4882a593Smuzhiyun						atmel,pins =
501*4882a593Smuzhiyun							<AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB25 periph A */
502*4882a593Smuzhiyun					};
503*4882a593Smuzhiyun				};
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun				usart1 {
506*4882a593Smuzhiyun					pinctrl_usart1: usart1-0 {
507*4882a593Smuzhiyun						atmel,pins =
508*4882a593Smuzhiyun							<AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB6 periph A with pullup */
509*4882a593Smuzhiyun							 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB7 periph A */
510*4882a593Smuzhiyun					};
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun					pinctrl_usart1_rts: usart1_rts-0 {
513*4882a593Smuzhiyun						atmel,pins =
514*4882a593Smuzhiyun							<AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB28 periph A */
515*4882a593Smuzhiyun					};
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun					pinctrl_usart1_cts: usart1_cts-0 {
518*4882a593Smuzhiyun						atmel,pins =
519*4882a593Smuzhiyun							<AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB29 periph A */
520*4882a593Smuzhiyun					};
521*4882a593Smuzhiyun				};
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun				usart2 {
524*4882a593Smuzhiyun					pinctrl_usart2: usart2-0 {
525*4882a593Smuzhiyun						atmel,pins =
526*4882a593Smuzhiyun							<AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB8 periph A with pullup */
527*4882a593Smuzhiyun							 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB9 periph A */
528*4882a593Smuzhiyun					};
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun					pinctrl_usart2_rts: usart2_rts-0 {
531*4882a593Smuzhiyun						atmel,pins =
532*4882a593Smuzhiyun							<AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA4 periph A */
533*4882a593Smuzhiyun					};
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun					pinctrl_usart2_cts: usart2_cts-0 {
536*4882a593Smuzhiyun						atmel,pins =
537*4882a593Smuzhiyun							<AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA5 periph A */
538*4882a593Smuzhiyun					};
539*4882a593Smuzhiyun				};
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun				usart3 {
542*4882a593Smuzhiyun					pinctrl_usart3: usart3-0 {
543*4882a593Smuzhiyun						atmel,pins =
544*4882a593Smuzhiyun							<AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB10 periph A with pullup */
545*4882a593Smuzhiyun							 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB11 periph A */
546*4882a593Smuzhiyun					};
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun					pinctrl_usart3_rts: usart3_rts-0 {
549*4882a593Smuzhiyun						atmel,pins =
550*4882a593Smuzhiyun							<AT91_PIOC 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
551*4882a593Smuzhiyun					};
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun					pinctrl_usart3_cts: usart3_cts-0 {
554*4882a593Smuzhiyun						atmel,pins =
555*4882a593Smuzhiyun							<AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
556*4882a593Smuzhiyun					};
557*4882a593Smuzhiyun				};
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun				uart0 {
560*4882a593Smuzhiyun					pinctrl_uart0: uart0-0 {
561*4882a593Smuzhiyun						atmel,pins =
562*4882a593Smuzhiyun							<AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA31 periph B with pullup */
563*4882a593Smuzhiyun							 AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PA30 periph B */
564*4882a593Smuzhiyun					};
565*4882a593Smuzhiyun				};
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun				uart1 {
568*4882a593Smuzhiyun					pinctrl_uart1: uart1-0 {
569*4882a593Smuzhiyun						atmel,pins =
570*4882a593Smuzhiyun							<AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PB12 periph A with pullup */
571*4882a593Smuzhiyun							 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB13 periph A */
572*4882a593Smuzhiyun					};
573*4882a593Smuzhiyun				};
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun				nand {
576*4882a593Smuzhiyun					pinctrl_nand: nand-0 {
577*4882a593Smuzhiyun						atmel,pins =
578*4882a593Smuzhiyun							<AT91_PIOC 13 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP	/* PC13 gpio RDY pin pull_up */
579*4882a593Smuzhiyun							 AT91_PIOC 14 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>;	/* PC14 gpio enable pin pull_up */
580*4882a593Smuzhiyun					};
581*4882a593Smuzhiyun				};
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun				macb {
584*4882a593Smuzhiyun					pinctrl_macb_rmii: macb_rmii-0 {
585*4882a593Smuzhiyun						atmel,pins =
586*4882a593Smuzhiyun							<AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA12 periph A */
587*4882a593Smuzhiyun							 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA13 periph A */
588*4882a593Smuzhiyun							 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA14 periph A */
589*4882a593Smuzhiyun							 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA15 periph A */
590*4882a593Smuzhiyun							 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA16 periph A */
591*4882a593Smuzhiyun							 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA17 periph A */
592*4882a593Smuzhiyun							 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA18 periph A */
593*4882a593Smuzhiyun							 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA19 periph A */
594*4882a593Smuzhiyun							 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA20 periph A */
595*4882a593Smuzhiyun							 AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA21 periph A */
596*4882a593Smuzhiyun					};
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun					pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
599*4882a593Smuzhiyun						atmel,pins =
600*4882a593Smuzhiyun							<AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA22 periph B */
601*4882a593Smuzhiyun							 AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA23 periph B */
602*4882a593Smuzhiyun							 AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA24 periph B */
603*4882a593Smuzhiyun							 AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA25 periph B */
604*4882a593Smuzhiyun							 AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA26 periph B */
605*4882a593Smuzhiyun							 AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA27 periph B */
606*4882a593Smuzhiyun							 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA28 periph B */
607*4882a593Smuzhiyun							 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PA29 periph B */
608*4882a593Smuzhiyun					};
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun					pinctrl_macb_rmii_mii_alt: macb_rmii_mii-1 {
611*4882a593Smuzhiyun						atmel,pins =
612*4882a593Smuzhiyun							<AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA10 periph B */
613*4882a593Smuzhiyun							 AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA11 periph B */
614*4882a593Smuzhiyun							 AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA22 periph B */
615*4882a593Smuzhiyun							 AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA25 periph B */
616*4882a593Smuzhiyun							 AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA26 periph B */
617*4882a593Smuzhiyun							 AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA27 periph B */
618*4882a593Smuzhiyun							 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA28 periph B */
619*4882a593Smuzhiyun							 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PA29 periph B */
620*4882a593Smuzhiyun					};
621*4882a593Smuzhiyun				};
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun				mmc0 {
624*4882a593Smuzhiyun					pinctrl_mmc0_clk: mmc0_clk-0 {
625*4882a593Smuzhiyun						atmel,pins =
626*4882a593Smuzhiyun							<AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA8 periph A */
627*4882a593Smuzhiyun					};
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun					pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
630*4882a593Smuzhiyun						atmel,pins =
631*4882a593Smuzhiyun							<AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA7 periph A with pullup */
632*4882a593Smuzhiyun							 AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PA6 periph A with pullup */
633*4882a593Smuzhiyun					};
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun					pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
636*4882a593Smuzhiyun						atmel,pins =
637*4882a593Smuzhiyun							<AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA9 periph A with pullup */
638*4882a593Smuzhiyun							 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA10 periph A with pullup */
639*4882a593Smuzhiyun							 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PA11 periph A with pullup */
640*4882a593Smuzhiyun					};
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun					pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
643*4882a593Smuzhiyun						atmel,pins =
644*4882a593Smuzhiyun							<AT91_PIOA 1 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA1 periph B with pullup */
645*4882a593Smuzhiyun							 AT91_PIOA 0 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>;	/* PA0 periph B with pullup */
646*4882a593Smuzhiyun					};
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun					pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
649*4882a593Smuzhiyun						atmel,pins =
650*4882a593Smuzhiyun							<AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA5 periph B with pullup */
651*4882a593Smuzhiyun							 AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA4 periph B with pullup */
652*4882a593Smuzhiyun							 AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>;	/* PA3 periph B with pullup */
653*4882a593Smuzhiyun					};
654*4882a593Smuzhiyun				};
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun				ssc0 {
657*4882a593Smuzhiyun					pinctrl_ssc0_tx: ssc0_tx-0 {
658*4882a593Smuzhiyun						atmel,pins =
659*4882a593Smuzhiyun							<AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB16 periph A */
660*4882a593Smuzhiyun							 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB17 periph A */
661*4882a593Smuzhiyun							 AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB18 periph A */
662*4882a593Smuzhiyun					};
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun					pinctrl_ssc0_rx: ssc0_rx-0 {
665*4882a593Smuzhiyun						atmel,pins =
666*4882a593Smuzhiyun							<AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB19 periph A */
667*4882a593Smuzhiyun							 AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB20 periph A */
668*4882a593Smuzhiyun							 AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB21 periph A */
669*4882a593Smuzhiyun					};
670*4882a593Smuzhiyun				};
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun				spi0 {
673*4882a593Smuzhiyun					pinctrl_spi0: spi0-0 {
674*4882a593Smuzhiyun						atmel,pins =
675*4882a593Smuzhiyun							<AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA0 periph A SPI0_MISO pin */
676*4882a593Smuzhiyun							 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA1 periph A SPI0_MOSI pin */
677*4882a593Smuzhiyun							 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA2 periph A SPI0_SPCK pin */
678*4882a593Smuzhiyun					};
679*4882a593Smuzhiyun				};
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun				spi1 {
682*4882a593Smuzhiyun					pinctrl_spi1: spi1-0 {
683*4882a593Smuzhiyun						atmel,pins =
684*4882a593Smuzhiyun							<AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB0 periph A SPI1_MISO pin */
685*4882a593Smuzhiyun							 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB1 periph A SPI1_MOSI pin */
686*4882a593Smuzhiyun							 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB2 periph A SPI1_SPCK pin */
687*4882a593Smuzhiyun					};
688*4882a593Smuzhiyun				};
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun				i2c_gpio0 {
691*4882a593Smuzhiyun					pinctrl_i2c_gpio0: i2c_gpio0-0 {
692*4882a593Smuzhiyun						atmel,pins =
693*4882a593Smuzhiyun							<AT91_PIOA 23 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE
694*4882a593Smuzhiyun							 AT91_PIOA 24 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>;
695*4882a593Smuzhiyun					};
696*4882a593Smuzhiyun				};
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun				tcb0 {
699*4882a593Smuzhiyun					pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
700*4882a593Smuzhiyun						atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
701*4882a593Smuzhiyun					};
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun					pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
704*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>;
705*4882a593Smuzhiyun					};
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun					pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
708*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
709*4882a593Smuzhiyun					};
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun					pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
712*4882a593Smuzhiyun						atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
713*4882a593Smuzhiyun					};
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun					pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
716*4882a593Smuzhiyun						atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
717*4882a593Smuzhiyun					};
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun					pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
720*4882a593Smuzhiyun						atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
721*4882a593Smuzhiyun					};
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun					pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
724*4882a593Smuzhiyun						atmel,pins = <AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
725*4882a593Smuzhiyun					};
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun					pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
728*4882a593Smuzhiyun						atmel,pins = <AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE>;
729*4882a593Smuzhiyun					};
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun					pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
732*4882a593Smuzhiyun						atmel,pins = <AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE>;
733*4882a593Smuzhiyun					};
734*4882a593Smuzhiyun				};
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun				tcb1 {
737*4882a593Smuzhiyun					pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
738*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 16 AT91_PERIPH_B AT91_PINCTRL_NONE>;
739*4882a593Smuzhiyun					};
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun					pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
742*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
743*4882a593Smuzhiyun					};
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun					pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
746*4882a593Smuzhiyun						atmel,pins = <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;
747*4882a593Smuzhiyun					};
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun					pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
750*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;
751*4882a593Smuzhiyun					};
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun					pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
754*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;
755*4882a593Smuzhiyun					};
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun					pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
758*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE>;
759*4882a593Smuzhiyun					};
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun					pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
762*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;
763*4882a593Smuzhiyun					};
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun					pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
766*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
767*4882a593Smuzhiyun					};
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun					pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
770*4882a593Smuzhiyun						atmel,pins = <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
771*4882a593Smuzhiyun					};
772*4882a593Smuzhiyun				};
773*4882a593Smuzhiyun			};
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun			dbgu: serial@fffff200 {
776*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
777*4882a593Smuzhiyun				reg = <0xfffff200 0x200>;
778*4882a593Smuzhiyun				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
779*4882a593Smuzhiyun				pinctrl-names = "default";
780*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_dbgu>;
781*4882a593Smuzhiyun				clocks = <&mck>;
782*4882a593Smuzhiyun				clock-names = "usart";
783*4882a593Smuzhiyun				status = "disabled";
784*4882a593Smuzhiyun			};
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun			usart0: serial@fffb0000 {
787*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-usart";
788*4882a593Smuzhiyun				reg = <0xfffb0000 0x200>;
789*4882a593Smuzhiyun				interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
790*4882a593Smuzhiyun				atmel,use-dma-rx;
791*4882a593Smuzhiyun				atmel,use-dma-tx;
792*4882a593Smuzhiyun				pinctrl-names = "default";
793*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_usart0>;
794*4882a593Smuzhiyun				clocks = <&usart0_clk>;
795*4882a593Smuzhiyun				clock-names = "usart";
796*4882a593Smuzhiyun				status = "disabled";
797*4882a593Smuzhiyun			};
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun			usart1: serial@fffb4000 {
800*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-usart";
801*4882a593Smuzhiyun				reg = <0xfffb4000 0x200>;
802*4882a593Smuzhiyun				interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
803*4882a593Smuzhiyun				atmel,use-dma-rx;
804*4882a593Smuzhiyun				atmel,use-dma-tx;
805*4882a593Smuzhiyun				pinctrl-names = "default";
806*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_usart1>;
807*4882a593Smuzhiyun				clocks = <&usart1_clk>;
808*4882a593Smuzhiyun				clock-names = "usart";
809*4882a593Smuzhiyun				status = "disabled";
810*4882a593Smuzhiyun			};
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun			usart2: serial@fffb8000 {
813*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-usart";
814*4882a593Smuzhiyun				reg = <0xfffb8000 0x200>;
815*4882a593Smuzhiyun				interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
816*4882a593Smuzhiyun				atmel,use-dma-rx;
817*4882a593Smuzhiyun				atmel,use-dma-tx;
818*4882a593Smuzhiyun				pinctrl-names = "default";
819*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_usart2>;
820*4882a593Smuzhiyun				clocks = <&usart2_clk>;
821*4882a593Smuzhiyun				clock-names = "usart";
822*4882a593Smuzhiyun				status = "disabled";
823*4882a593Smuzhiyun			};
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun			usart3: serial@fffd0000 {
826*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-usart";
827*4882a593Smuzhiyun				reg = <0xfffd0000 0x200>;
828*4882a593Smuzhiyun				interrupts = <23 IRQ_TYPE_LEVEL_HIGH 5>;
829*4882a593Smuzhiyun				atmel,use-dma-rx;
830*4882a593Smuzhiyun				atmel,use-dma-tx;
831*4882a593Smuzhiyun				pinctrl-names = "default";
832*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_usart3>;
833*4882a593Smuzhiyun				clocks = <&usart3_clk>;
834*4882a593Smuzhiyun				clock-names = "usart";
835*4882a593Smuzhiyun				status = "disabled";
836*4882a593Smuzhiyun			};
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun			uart0: serial@fffd4000 {
839*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-usart";
840*4882a593Smuzhiyun				reg = <0xfffd4000 0x200>;
841*4882a593Smuzhiyun				interrupts = <24 IRQ_TYPE_LEVEL_HIGH 5>;
842*4882a593Smuzhiyun				atmel,use-dma-rx;
843*4882a593Smuzhiyun				atmel,use-dma-tx;
844*4882a593Smuzhiyun				pinctrl-names = "default";
845*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_uart0>;
846*4882a593Smuzhiyun				clocks = <&uart0_clk>;
847*4882a593Smuzhiyun				clock-names = "usart";
848*4882a593Smuzhiyun				status = "disabled";
849*4882a593Smuzhiyun			};
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun			uart1: serial@fffd8000 {
852*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-usart";
853*4882a593Smuzhiyun				reg = <0xfffd8000 0x200>;
854*4882a593Smuzhiyun				interrupts = <25 IRQ_TYPE_LEVEL_HIGH 5>;
855*4882a593Smuzhiyun				atmel,use-dma-rx;
856*4882a593Smuzhiyun				atmel,use-dma-tx;
857*4882a593Smuzhiyun				pinctrl-names = "default";
858*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_uart1>;
859*4882a593Smuzhiyun				clocks = <&uart1_clk>;
860*4882a593Smuzhiyun				clock-names = "usart";
861*4882a593Smuzhiyun				status = "disabled";
862*4882a593Smuzhiyun			};
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun			macb0: ethernet@fffc4000 {
865*4882a593Smuzhiyun				compatible = "cdns,at91sam9260-macb", "cdns,macb";
866*4882a593Smuzhiyun				reg = <0xfffc4000 0x100>;
867*4882a593Smuzhiyun				interrupts = <21 IRQ_TYPE_LEVEL_HIGH 3>;
868*4882a593Smuzhiyun				pinctrl-names = "default";
869*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_macb_rmii>;
870*4882a593Smuzhiyun				clocks = <&macb0_clk>, <&macb0_clk>;
871*4882a593Smuzhiyun				clock-names = "hclk", "pclk";
872*4882a593Smuzhiyun				status = "disabled";
873*4882a593Smuzhiyun			};
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun			usb1: gadget@fffa4000 {
876*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-udc";
877*4882a593Smuzhiyun				reg = <0xfffa4000 0x4000>;
878*4882a593Smuzhiyun				interrupts = <10 IRQ_TYPE_LEVEL_HIGH 2>;
879*4882a593Smuzhiyun				clocks = <&udc_clk>, <&udpck>;
880*4882a593Smuzhiyun				clock-names = "pclk", "hclk";
881*4882a593Smuzhiyun				status = "disabled";
882*4882a593Smuzhiyun			};
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun			i2c0: i2c@fffac000 {
885*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-i2c";
886*4882a593Smuzhiyun				reg = <0xfffac000 0x100>;
887*4882a593Smuzhiyun				interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
888*4882a593Smuzhiyun				#address-cells = <1>;
889*4882a593Smuzhiyun				#size-cells = <0>;
890*4882a593Smuzhiyun				clocks = <&twi0_clk>;
891*4882a593Smuzhiyun				status = "disabled";
892*4882a593Smuzhiyun			};
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun			mmc0: mmc@fffa8000 {
895*4882a593Smuzhiyun				compatible = "atmel,hsmci";
896*4882a593Smuzhiyun				reg = <0xfffa8000 0x600>;
897*4882a593Smuzhiyun				interrupts = <9 IRQ_TYPE_LEVEL_HIGH 0>;
898*4882a593Smuzhiyun				#address-cells = <1>;
899*4882a593Smuzhiyun				#size-cells = <0>;
900*4882a593Smuzhiyun				pinctrl-names = "default";
901*4882a593Smuzhiyun				clocks = <&mci0_clk>;
902*4882a593Smuzhiyun				clock-names = "mci_clk";
903*4882a593Smuzhiyun				status = "disabled";
904*4882a593Smuzhiyun			};
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun			ssc0: ssc@fffbc000 {
907*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-ssc";
908*4882a593Smuzhiyun				reg = <0xfffbc000 0x4000>;
909*4882a593Smuzhiyun				interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
910*4882a593Smuzhiyun				pinctrl-names = "default";
911*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
912*4882a593Smuzhiyun				clocks = <&ssc0_clk>;
913*4882a593Smuzhiyun				clock-names = "pclk";
914*4882a593Smuzhiyun				status = "disabled";
915*4882a593Smuzhiyun			};
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun			spi0: spi@fffc8000 {
918*4882a593Smuzhiyun				#address-cells = <1>;
919*4882a593Smuzhiyun				#size-cells = <0>;
920*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-spi";
921*4882a593Smuzhiyun				reg = <0xfffc8000 0x200>;
922*4882a593Smuzhiyun				interrupts = <12 IRQ_TYPE_LEVEL_HIGH 3>;
923*4882a593Smuzhiyun				pinctrl-names = "default";
924*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_spi0>;
925*4882a593Smuzhiyun				clocks = <&spi0_clk>;
926*4882a593Smuzhiyun				clock-names = "spi_clk";
927*4882a593Smuzhiyun				status = "disabled";
928*4882a593Smuzhiyun			};
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun			spi1: spi@fffcc000 {
931*4882a593Smuzhiyun				#address-cells = <1>;
932*4882a593Smuzhiyun				#size-cells = <0>;
933*4882a593Smuzhiyun				compatible = "atmel,at91rm9200-spi";
934*4882a593Smuzhiyun				reg = <0xfffcc000 0x200>;
935*4882a593Smuzhiyun				interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
936*4882a593Smuzhiyun				pinctrl-names = "default";
937*4882a593Smuzhiyun				pinctrl-0 = <&pinctrl_spi1>;
938*4882a593Smuzhiyun				clocks = <&spi1_clk>;
939*4882a593Smuzhiyun				clock-names = "spi_clk";
940*4882a593Smuzhiyun				status = "disabled";
941*4882a593Smuzhiyun			};
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun			adc0: adc@fffe0000 {
944*4882a593Smuzhiyun				#address-cells = <1>;
945*4882a593Smuzhiyun				#size-cells = <0>;
946*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-adc";
947*4882a593Smuzhiyun				reg = <0xfffe0000 0x100>;
948*4882a593Smuzhiyun				interrupts = <5 IRQ_TYPE_LEVEL_HIGH 0>;
949*4882a593Smuzhiyun				clocks = <&adc_clk>, <&adc_op_clk>;
950*4882a593Smuzhiyun				clock-names = "adc_clk", "adc_op_clk";
951*4882a593Smuzhiyun				atmel,adc-use-external-triggers;
952*4882a593Smuzhiyun				atmel,adc-channels-used = <0xf>;
953*4882a593Smuzhiyun				atmel,adc-vref = <3300>;
954*4882a593Smuzhiyun				atmel,adc-startup-time = <15>;
955*4882a593Smuzhiyun				atmel,adc-res = <8 10>;
956*4882a593Smuzhiyun				atmel,adc-res-names = "lowres", "highres";
957*4882a593Smuzhiyun				atmel,adc-use-res = "highres";
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun				trigger@0 {
960*4882a593Smuzhiyun					reg = <0>;
961*4882a593Smuzhiyun					trigger-name = "timer-counter-0";
962*4882a593Smuzhiyun					trigger-value = <0x1>;
963*4882a593Smuzhiyun				};
964*4882a593Smuzhiyun				trigger@1 {
965*4882a593Smuzhiyun					reg = <1>;
966*4882a593Smuzhiyun					trigger-name = "timer-counter-1";
967*4882a593Smuzhiyun					trigger-value = <0x3>;
968*4882a593Smuzhiyun				};
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun				trigger@2 {
971*4882a593Smuzhiyun					reg = <2>;
972*4882a593Smuzhiyun					trigger-name = "timer-counter-2";
973*4882a593Smuzhiyun					trigger-value = <0x5>;
974*4882a593Smuzhiyun				};
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun				trigger@3 {
977*4882a593Smuzhiyun					reg = <3>;
978*4882a593Smuzhiyun					trigger-name = "external";
979*4882a593Smuzhiyun					trigger-value = <0xd>;
980*4882a593Smuzhiyun					trigger-external;
981*4882a593Smuzhiyun				};
982*4882a593Smuzhiyun			};
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun			rtc@fffffd20 {
985*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-rtt";
986*4882a593Smuzhiyun				reg = <0xfffffd20 0x10>;
987*4882a593Smuzhiyun				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
988*4882a593Smuzhiyun				clocks = <&clk32k>;
989*4882a593Smuzhiyun				status = "disabled";
990*4882a593Smuzhiyun			};
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun			watchdog@fffffd40 {
993*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-wdt";
994*4882a593Smuzhiyun				reg = <0xfffffd40 0x10>;
995*4882a593Smuzhiyun				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
996*4882a593Smuzhiyun				clocks = <&clk32k>;
997*4882a593Smuzhiyun				atmel,watchdog-type = "hardware";
998*4882a593Smuzhiyun				atmel,reset-type = "all";
999*4882a593Smuzhiyun				atmel,dbg-halt;
1000*4882a593Smuzhiyun				status = "disabled";
1001*4882a593Smuzhiyun			};
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun			gpbr: syscon@fffffd50 {
1004*4882a593Smuzhiyun				compatible = "atmel,at91sam9260-gpbr", "syscon";
1005*4882a593Smuzhiyun				reg = <0xfffffd50 0x10>;
1006*4882a593Smuzhiyun				status = "disabled";
1007*4882a593Smuzhiyun			};
1008*4882a593Smuzhiyun		};
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun		nand0: nand@40000000 {
1011*4882a593Smuzhiyun			compatible = "atmel,at91rm9200-nand";
1012*4882a593Smuzhiyun			#address-cells = <1>;
1013*4882a593Smuzhiyun			#size-cells = <1>;
1014*4882a593Smuzhiyun			reg = <0x40000000 0x10000000
1015*4882a593Smuzhiyun			       0xffffe800 0x200
1016*4882a593Smuzhiyun			      >;
1017*4882a593Smuzhiyun			atmel,nand-addr-offset = <21>;
1018*4882a593Smuzhiyun			atmel,nand-cmd-offset = <22>;
1019*4882a593Smuzhiyun			pinctrl-names = "default";
1020*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_nand>;
1021*4882a593Smuzhiyun			gpios = <&pioC 13 GPIO_ACTIVE_HIGH
1022*4882a593Smuzhiyun				 &pioC 14 GPIO_ACTIVE_HIGH
1023*4882a593Smuzhiyun				 0
1024*4882a593Smuzhiyun				>;
1025*4882a593Smuzhiyun			status = "disabled";
1026*4882a593Smuzhiyun		};
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun		usb0: ohci@00500000 {
1029*4882a593Smuzhiyun			compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1030*4882a593Smuzhiyun			reg = <0x00500000 0x100000>;
1031*4882a593Smuzhiyun			interrupts = <20 IRQ_TYPE_LEVEL_HIGH 2>;
1032*4882a593Smuzhiyun			clocks = <&ohci_clk>, <&ohci_clk>, <&uhpck>;
1033*4882a593Smuzhiyun			clock-names = "ohci_clk", "hclk", "uhpck";
1034*4882a593Smuzhiyun			status = "disabled";
1035*4882a593Smuzhiyun		};
1036*4882a593Smuzhiyun	};
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun	i2c@0 {
1039*4882a593Smuzhiyun		compatible = "i2c-gpio";
1040*4882a593Smuzhiyun		gpios = <&pioA 23 GPIO_ACTIVE_HIGH /* sda */
1041*4882a593Smuzhiyun			 &pioA 24 GPIO_ACTIVE_HIGH /* scl */
1042*4882a593Smuzhiyun			>;
1043*4882a593Smuzhiyun		i2c-gpio,sda-open-drain;
1044*4882a593Smuzhiyun		i2c-gpio,scl-open-drain;
1045*4882a593Smuzhiyun		i2c-gpio,delay-us = <2>;	/* ~100 kHz */
1046*4882a593Smuzhiyun		#address-cells = <1>;
1047*4882a593Smuzhiyun		#size-cells = <0>;
1048*4882a593Smuzhiyun		pinctrl-names = "default";
1049*4882a593Smuzhiyun		pinctrl-0 = <&pinctrl_i2c_gpio0>;
1050*4882a593Smuzhiyun		status = "disabled";
1051*4882a593Smuzhiyun	};
1052*4882a593Smuzhiyun};
1053