1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2016 Marvell Technology Group Ltd. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 5*4882a593Smuzhiyun * of the GPLv2 or the X11 license, at your option. Note that this dual 6*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 7*4882a593Smuzhiyun * whole. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * a) This library is free software; you can redistribute it and/or 10*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 11*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 12*4882a593Smuzhiyun * License, or (at your option) any later version. 13*4882a593Smuzhiyun * 14*4882a593Smuzhiyun * This library is distributed in the hope that it will be useful, 15*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*4882a593Smuzhiyun * GNU General Public License for more details. 18*4882a593Smuzhiyun * 19*4882a593Smuzhiyun * Or, alternatively, 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 22*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 23*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 24*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 25*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 26*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 27*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 28*4882a593Smuzhiyun * conditions: 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 31*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 34*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 35*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 36*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 37*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 38*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 39*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 40*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 41*4882a593Smuzhiyun */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun/* 44*4882a593Smuzhiyun * Device Tree file for Marvell Armada 8040 Development board platform 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun#include "armada-8040.dtsi" 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun/ { 50*4882a593Smuzhiyun model = "Marvell Armada 8040 DB board"; 51*4882a593Smuzhiyun compatible = "marvell,armada8040-db", "marvell,armada8040", 52*4882a593Smuzhiyun "marvell,armada-ap806-quad", "marvell,armada-ap806"; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun chosen { 55*4882a593Smuzhiyun stdout-path = "serial0:115200n8"; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun aliases { 59*4882a593Smuzhiyun i2c0 = &cpm_i2c0; 60*4882a593Smuzhiyun spi0 = &cps_spi1; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun memory@00000000 { 64*4882a593Smuzhiyun device_type = "memory"; 65*4882a593Smuzhiyun reg = <0x0 0x0 0x0 0x80000000>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun}; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun/* Accessible over the mini-USB CON9 connector on the main board */ 70*4882a593Smuzhiyun&uart0 { 71*4882a593Smuzhiyun status = "okay"; 72*4882a593Smuzhiyun}; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun&ap_pinctl { 75*4882a593Smuzhiyun /* MPP Bus: 76*4882a593Smuzhiyun * SDIO [0-10] 77*4882a593Smuzhiyun * UART0 [11,19] 78*4882a593Smuzhiyun */ 79*4882a593Smuzhiyun /* 0 1 2 3 4 5 6 7 8 9 */ 80*4882a593Smuzhiyun pin-func = < 1 1 1 1 1 1 1 1 1 1 81*4882a593Smuzhiyun 1 3 0 0 0 0 0 0 0 3 >; 82*4882a593Smuzhiyun}; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun&cpm_pinctl { 85*4882a593Smuzhiyun /* MPP Bus: 86*4882a593Smuzhiyun * [0-31] = 0xff: Keep default CP0_shared_pins 87*4882a593Smuzhiyun * [11] CLKOUT_MPP_11 (out) 88*4882a593Smuzhiyun * [23] LINK_RD_IN_CP2CP (in) 89*4882a593Smuzhiyun * [25] CLKOUT_MPP_25 (out) 90*4882a593Smuzhiyun * [29] AVS_FB_IN_CP2CP (in) 91*4882a593Smuzhiyun * [32,34] GE_MDIO/MDC 92*4882a593Smuzhiyun * [33] GPIO: GE_INT#/push button/Wake 93*4882a593Smuzhiyun * [35] MSS_GPIO[3]: MSS_PWDN 94*4882a593Smuzhiyun * [36] MSS_GPIO[5]: MSS_VTT_EN 95*4882a593Smuzhiyun * [37-38] I2C0 96*4882a593Smuzhiyun * [39] PTP_CLK 97*4882a593Smuzhiyun * [40-41] SATA[0/1]_PRESENT_ACTIVEn 98*4882a593Smuzhiyun * [42-43] XG_MDC/XG_MDIO (XSMI) 99*4882a593Smuzhiyun * [44-55] RGMII1 100*4882a593Smuzhiyun * [56-62] SD 101*4882a593Smuzhiyun */ 102*4882a593Smuzhiyun /* 0 1 2 3 4 5 6 7 8 9 */ 103*4882a593Smuzhiyun pin-func = < 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 104*4882a593Smuzhiyun 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 105*4882a593Smuzhiyun 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 106*4882a593Smuzhiyun 0xff 0xff 0x7 0x0 0x7 0xa 0xa 0x2 0x2 0x5 107*4882a593Smuzhiyun 0x9 0x9 0x8 0x8 0x1 0x1 0x1 0x1 0x1 0x1 108*4882a593Smuzhiyun 0x1 0x1 0x1 0x1 0x1 0x1 0xe 0xe 0xe 0xe 109*4882a593Smuzhiyun 0xe 0xe 0xe>; 110*4882a593Smuzhiyun}; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun&cpm_comphy { 113*4882a593Smuzhiyun /* Serdes Configuration: 114*4882a593Smuzhiyun * Lane 0: PCIe0 (x1) 115*4882a593Smuzhiyun * Lane 1: SATA0 116*4882a593Smuzhiyun * Lane 2: SFI (10G) 117*4882a593Smuzhiyun * Lane 3: SATA1 118*4882a593Smuzhiyun * Lane 4: USB3_HOST1 119*4882a593Smuzhiyun * Lane 5: PCIe2 (x1) 120*4882a593Smuzhiyun */ 121*4882a593Smuzhiyun phy0 { 122*4882a593Smuzhiyun phy-type = <PHY_TYPE_PEX0>; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun phy1 { 125*4882a593Smuzhiyun phy-type = <PHY_TYPE_SATA0>; 126*4882a593Smuzhiyun }; 127*4882a593Smuzhiyun phy2 { 128*4882a593Smuzhiyun phy-type = <PHY_TYPE_SFI>; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun phy3 { 131*4882a593Smuzhiyun phy-type = <PHY_TYPE_SATA1>; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun phy4 { 134*4882a593Smuzhiyun phy-type = <PHY_TYPE_USB3_HOST1>; 135*4882a593Smuzhiyun }; 136*4882a593Smuzhiyun phy5 { 137*4882a593Smuzhiyun phy-type = <PHY_TYPE_PEX2>; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun}; 140*4882a593Smuzhiyun 141*4882a593Smuzhiyun/* CON6 on CP0 expansion */ 142*4882a593Smuzhiyun&cpm_pcie0 { 143*4882a593Smuzhiyun status = "okay"; 144*4882a593Smuzhiyun}; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun&cpm_pcie1 { 147*4882a593Smuzhiyun status = "disabled"; 148*4882a593Smuzhiyun}; 149*4882a593Smuzhiyun 150*4882a593Smuzhiyun/* CON5 on CP0 expansion */ 151*4882a593Smuzhiyun&cpm_pcie2 { 152*4882a593Smuzhiyun status = "okay"; 153*4882a593Smuzhiyun}; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun&cpm_i2c0 { 156*4882a593Smuzhiyun pinctrl-names = "default"; 157*4882a593Smuzhiyun pinctrl-0 = <&cpm_i2c0_pins>; 158*4882a593Smuzhiyun status = "okay"; 159*4882a593Smuzhiyun clock-frequency = <100000>; 160*4882a593Smuzhiyun}; 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun/* CON4 on CP0 expansion */ 163*4882a593Smuzhiyun&cpm_sata0 { 164*4882a593Smuzhiyun status = "okay"; 165*4882a593Smuzhiyun}; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun/* CON9 on CP0 expansion */ 168*4882a593Smuzhiyun&cpm_usb3_0 { 169*4882a593Smuzhiyun status = "okay"; 170*4882a593Smuzhiyun}; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun/* CON10 on CP0 expansion */ 173*4882a593Smuzhiyun&cpm_usb3_1 { 174*4882a593Smuzhiyun status = "okay"; 175*4882a593Smuzhiyun}; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun&cpm_utmi0 { 178*4882a593Smuzhiyun status = "okay"; 179*4882a593Smuzhiyun}; 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun&cpm_utmi1 { 182*4882a593Smuzhiyun status = "okay"; 183*4882a593Smuzhiyun}; 184*4882a593Smuzhiyun 185*4882a593Smuzhiyun&cps_pinctl { 186*4882a593Smuzhiyun /* MPP Bus: 187*4882a593Smuzhiyun * [0-11] RGMII0 188*4882a593Smuzhiyun * [13-16] SPI1 189*4882a593Smuzhiyun * [27,31] GE_MDIO/MDC 190*4882a593Smuzhiyun * [28] SATA1_PRESENT_ACTIVEn 191*4882a593Smuzhiyun * [29-30] UART0 192*4882a593Smuzhiyun * [32-62] = 0xff: Keep default CP1_shared_pins 193*4882a593Smuzhiyun */ 194*4882a593Smuzhiyun /* 0 1 2 3 4 5 6 7 8 9 */ 195*4882a593Smuzhiyun pin-func = < 0x3 0x3 0x3 0x3 0x3 0x3 0x3 0x3 0x3 0x3 196*4882a593Smuzhiyun 0x3 0x3 0x3 0x3 0x3 0x3 0x3 0xff 0xff 0xff 197*4882a593Smuzhiyun 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0x8 0x9 0xa 198*4882a593Smuzhiyun 0xA 0x8 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 199*4882a593Smuzhiyun 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 200*4882a593Smuzhiyun 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 201*4882a593Smuzhiyun 0xff 0xff 0xff>; 202*4882a593Smuzhiyun}; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun&cps_comphy { 205*4882a593Smuzhiyun /* Serdes Configuration: 206*4882a593Smuzhiyun * Lane 0: PCIe0 (x1) 207*4882a593Smuzhiyun * Lane 1: SATA0 208*4882a593Smuzhiyun * Lane 2: SFI (10G) 209*4882a593Smuzhiyun * Lane 3: SATA1 210*4882a593Smuzhiyun * Lane 4: PCIe1 (x1) 211*4882a593Smuzhiyun * Lane 5: PCIe2 (x1) 212*4882a593Smuzhiyun */ 213*4882a593Smuzhiyun phy0 { 214*4882a593Smuzhiyun phy-type = <PHY_TYPE_PEX0>; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun phy1 { 217*4882a593Smuzhiyun phy-type = <PHY_TYPE_SATA0>; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun phy2 { 220*4882a593Smuzhiyun phy-type = <PHY_TYPE_SFI>; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun phy3 { 223*4882a593Smuzhiyun phy-type = <PHY_TYPE_SATA1>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun phy4 { 226*4882a593Smuzhiyun phy-type = <PHY_TYPE_PEX1>; 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun phy5 { 229*4882a593Smuzhiyun phy-type = <PHY_TYPE_PEX2>; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun}; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun/* CON6 on CP1 expansion */ 234*4882a593Smuzhiyun&cps_pcie0 { 235*4882a593Smuzhiyun status = "okay"; 236*4882a593Smuzhiyun}; 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun&cps_pcie1 { 239*4882a593Smuzhiyun status = "okay"; 240*4882a593Smuzhiyun}; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun/* CON5 on CP1 expansion */ 243*4882a593Smuzhiyun&cps_pcie2 { 244*4882a593Smuzhiyun status = "okay"; 245*4882a593Smuzhiyun}; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun&cps_spi1 { 248*4882a593Smuzhiyun pinctrl-names = "default"; 249*4882a593Smuzhiyun pinctrl-0 = <&cps_spi1_pins>; 250*4882a593Smuzhiyun status = "okay"; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun spi-flash@0 { 253*4882a593Smuzhiyun #address-cells = <1>; 254*4882a593Smuzhiyun #size-cells = <1>; 255*4882a593Smuzhiyun compatible = "jedec,spi-nor"; 256*4882a593Smuzhiyun reg = <0>; 257*4882a593Smuzhiyun spi-max-frequency = <10000000>; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun partitions { 260*4882a593Smuzhiyun compatible = "fixed-partitions"; 261*4882a593Smuzhiyun #address-cells = <1>; 262*4882a593Smuzhiyun #size-cells = <1>; 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun partition@0 { 265*4882a593Smuzhiyun label = "U-Boot"; 266*4882a593Smuzhiyun reg = <0 0x200000>; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun partition@400000 { 269*4882a593Smuzhiyun label = "Filesystem"; 270*4882a593Smuzhiyun reg = <0x200000 0xce0000>; 271*4882a593Smuzhiyun }; 272*4882a593Smuzhiyun }; 273*4882a593Smuzhiyun }; 274*4882a593Smuzhiyun}; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun/* CON4 on CP1 expansion */ 277*4882a593Smuzhiyun&cps_sata0 { 278*4882a593Smuzhiyun status = "okay"; 279*4882a593Smuzhiyun}; 280*4882a593Smuzhiyun 281*4882a593Smuzhiyun/* CON9 on CP1 expansion */ 282*4882a593Smuzhiyun&cps_usb3_0 { 283*4882a593Smuzhiyun status = "okay"; 284*4882a593Smuzhiyun}; 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun/* CON10 on CP1 expansion */ 287*4882a593Smuzhiyun&cps_usb3_1 { 288*4882a593Smuzhiyun status = "okay"; 289*4882a593Smuzhiyun}; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun&cps_utmi0 { 292*4882a593Smuzhiyun status = "okay"; 293*4882a593Smuzhiyun}; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun&cpm_mdio { 296*4882a593Smuzhiyun phy1: ethernet-phy@1 { 297*4882a593Smuzhiyun reg = <1>; 298*4882a593Smuzhiyun }; 299*4882a593Smuzhiyun}; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun&cpm_ethernet { 302*4882a593Smuzhiyun status = "okay"; 303*4882a593Smuzhiyun}; 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun&cpm_eth2 { 306*4882a593Smuzhiyun status = "okay"; 307*4882a593Smuzhiyun phy = <&phy1>; 308*4882a593Smuzhiyun phy-mode = "rgmii-id"; 309*4882a593Smuzhiyun}; 310