1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree file for the Turris Omnia 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2016 Uwe Kleine-König <uwe@kleine-koenig.org> 5*4882a593Smuzhiyun * Copyright (C) 2016 Tomas Hlavacek <tmshlvkc@gmail.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 8*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 9*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 10*4882a593Smuzhiyun * whole. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * a) This file is licensed under the terms of the GNU General Public 13*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without 14*4882a593Smuzhiyun * any warranty of any kind, whether express or implied. 15*4882a593Smuzhiyun * 16*4882a593Smuzhiyun * Or, alternatively, 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 19*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 20*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 21*4882a593Smuzhiyun * restriction, including without limitation the rights to use, 22*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 23*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 24*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 25*4882a593Smuzhiyun * conditions: 26*4882a593Smuzhiyun * 27*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 28*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 29*4882a593Smuzhiyun * 30*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 31*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 32*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 33*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 34*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 35*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 36*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 37*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 38*4882a593Smuzhiyun */ 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun/* 41*4882a593Smuzhiyun * Schematic available at https://www.turris.cz/doc/_media/rtrom01-schema.pdf 42*4882a593Smuzhiyun */ 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun/dts-v1/; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 47*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 48*4882a593Smuzhiyun#include "armada-385.dtsi" 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun/ { 51*4882a593Smuzhiyun model = "Turris Omnia"; 52*4882a593Smuzhiyun compatible = "cznic,turris-omnia", "marvell,armada385", "marvell,armada380"; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun chosen { 55*4882a593Smuzhiyun stdout-path = &uart0; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun memory { 59*4882a593Smuzhiyun device_type = "memory"; 60*4882a593Smuzhiyun reg = <0x00000000 0x40000000>; /* 1024 MB */ 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun soc { 64*4882a593Smuzhiyun ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000 65*4882a593Smuzhiyun MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000 66*4882a593Smuzhiyun MBUS_ID(0x09, 0x19) 0 0xf1100000 0x10000 67*4882a593Smuzhiyun MBUS_ID(0x09, 0x15) 0 0xf1110000 0x10000>; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun internal-regs { 70*4882a593Smuzhiyun 71*4882a593Smuzhiyun /* USB part of the PCIe2/USB 2.0 port */ 72*4882a593Smuzhiyun usb@58000 { 73*4882a593Smuzhiyun status = "okay"; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun sata@a8000 { 77*4882a593Smuzhiyun status = "okay"; 78*4882a593Smuzhiyun }; 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun sdhci@d8000 { 81*4882a593Smuzhiyun pinctrl-names = "default"; 82*4882a593Smuzhiyun pinctrl-0 = <&sdhci_pins>; 83*4882a593Smuzhiyun status = "okay"; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun bus-width = <8>; 86*4882a593Smuzhiyun no-1-8-v; 87*4882a593Smuzhiyun non-removable; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun usb3@f0000 { 91*4882a593Smuzhiyun status = "okay"; 92*4882a593Smuzhiyun }; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun usb3@f8000 { 95*4882a593Smuzhiyun status = "okay"; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun pcie-controller { 100*4882a593Smuzhiyun status = "okay"; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun pcie@1,0 { 103*4882a593Smuzhiyun /* Port 0, Lane 0 */ 104*4882a593Smuzhiyun status = "okay"; 105*4882a593Smuzhiyun }; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun pcie@2,0 { 108*4882a593Smuzhiyun /* Port 1, Lane 0 */ 109*4882a593Smuzhiyun status = "okay"; 110*4882a593Smuzhiyun }; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun pcie@3,0 { 113*4882a593Smuzhiyun /* Port 2, Lane 0 */ 114*4882a593Smuzhiyun status = "okay"; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun}; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun/* Connected to 88E6176 switch, port 6 */ 121*4882a593Smuzhiyunð0 { 122*4882a593Smuzhiyun pinctrl-names = "default"; 123*4882a593Smuzhiyun pinctrl-0 = <&ge0_rgmii_pins>; 124*4882a593Smuzhiyun status = "okay"; 125*4882a593Smuzhiyun phy-mode = "rgmii"; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun fixed-link { 128*4882a593Smuzhiyun speed = <1000>; 129*4882a593Smuzhiyun full-duplex; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun}; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun/* Connected to 88E6176 switch, port 5 */ 134*4882a593Smuzhiyunð1 { 135*4882a593Smuzhiyun pinctrl-names = "default"; 136*4882a593Smuzhiyun pinctrl-0 = <&ge1_rgmii_pins>; 137*4882a593Smuzhiyun status = "okay"; 138*4882a593Smuzhiyun phy-mode = "rgmii"; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun fixed-link { 141*4882a593Smuzhiyun speed = <1000>; 142*4882a593Smuzhiyun full-duplex; 143*4882a593Smuzhiyun }; 144*4882a593Smuzhiyun}; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun/* WAN port */ 147*4882a593Smuzhiyunð2 { 148*4882a593Smuzhiyun status = "okay"; 149*4882a593Smuzhiyun phy-mode = "sgmii"; 150*4882a593Smuzhiyun phy = <&phy1>; 151*4882a593Smuzhiyun}; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun&i2c0 { 154*4882a593Smuzhiyun pinctrl-names = "default"; 155*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 156*4882a593Smuzhiyun status = "okay"; 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun i2cmux@70 { 159*4882a593Smuzhiyun compatible = "nxp,pca9547"; 160*4882a593Smuzhiyun #address-cells = <1>; 161*4882a593Smuzhiyun #size-cells = <0>; 162*4882a593Smuzhiyun reg = <0x70>; 163*4882a593Smuzhiyun status = "okay"; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun i2c@0 { 166*4882a593Smuzhiyun #address-cells = <1>; 167*4882a593Smuzhiyun #size-cells = <0>; 168*4882a593Smuzhiyun reg = <0>; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun /* STM32F0 command interface at address 0x2a */ 171*4882a593Smuzhiyun /* leds device (in STM32F0) at address 0x2b */ 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun eeprom@54 { 174*4882a593Smuzhiyun compatible = "at,24c64"; 175*4882a593Smuzhiyun reg = <0x54>; 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* The EEPROM contains data for bootloader. 178*4882a593Smuzhiyun * Contents: 179*4882a593Smuzhiyun * struct omnia_eeprom { 180*4882a593Smuzhiyun * u32 magic; (=0x0341a034 in LE) 181*4882a593Smuzhiyun * u32 ramsize; (in GiB) 182*4882a593Smuzhiyun * char regdomain[4]; 183*4882a593Smuzhiyun * u32 crc32; 184*4882a593Smuzhiyun * }; 185*4882a593Smuzhiyun */ 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun i2c@1 { 190*4882a593Smuzhiyun #address-cells = <1>; 191*4882a593Smuzhiyun #size-cells = <0>; 192*4882a593Smuzhiyun reg = <1>; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* routed to PCIe0/mSATA connector (CN7A) */ 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun i2c@2 { 198*4882a593Smuzhiyun #address-cells = <1>; 199*4882a593Smuzhiyun #size-cells = <0>; 200*4882a593Smuzhiyun reg = <2>; 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun /* routed to PCIe1/USB2 connector (CN61A) */ 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun i2c@3 { 206*4882a593Smuzhiyun #address-cells = <1>; 207*4882a593Smuzhiyun #size-cells = <0>; 208*4882a593Smuzhiyun reg = <3>; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun /* routed to PCIe2 connector (CN62A) */ 211*4882a593Smuzhiyun }; 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun i2c@4 { 214*4882a593Smuzhiyun #address-cells = <1>; 215*4882a593Smuzhiyun #size-cells = <0>; 216*4882a593Smuzhiyun reg = <4>; 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* routed to SFP+ */ 219*4882a593Smuzhiyun }; 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun i2c@5 { 222*4882a593Smuzhiyun #address-cells = <1>; 223*4882a593Smuzhiyun #size-cells = <0>; 224*4882a593Smuzhiyun reg = <5>; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* ATSHA204A at address 0x64 */ 227*4882a593Smuzhiyun }; 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun i2c@6 { 230*4882a593Smuzhiyun #address-cells = <1>; 231*4882a593Smuzhiyun #size-cells = <0>; 232*4882a593Smuzhiyun reg = <6>; 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun /* exposed on pin header */ 235*4882a593Smuzhiyun }; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun i2c@7 { 238*4882a593Smuzhiyun #address-cells = <1>; 239*4882a593Smuzhiyun #size-cells = <0>; 240*4882a593Smuzhiyun reg = <7>; 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun pcawan: gpio@71 { 243*4882a593Smuzhiyun /* 244*4882a593Smuzhiyun * GPIO expander for SFP+ signals and 245*4882a593Smuzhiyun * and phy irq 246*4882a593Smuzhiyun */ 247*4882a593Smuzhiyun compatible = "nxp,pca9538"; 248*4882a593Smuzhiyun reg = <0x71>; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun pinctrl-names = "default"; 251*4882a593Smuzhiyun pinctrl-0 = <&pcawan_pins>; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 254*4882a593Smuzhiyun interrupts = <14 IRQ_TYPE_LEVEL_LOW>; 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun gpio-controller; 257*4882a593Smuzhiyun #gpio-cells = <2>; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun }; 261*4882a593Smuzhiyun}; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun&mdio { 264*4882a593Smuzhiyun pinctrl-names = "default"; 265*4882a593Smuzhiyun pinctrl-0 = <&mdio_pins>; 266*4882a593Smuzhiyun status = "okay"; 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun phy1: phy@1 { 269*4882a593Smuzhiyun status = "okay"; 270*4882a593Smuzhiyun compatible = "ethernet-phy-id0141.0DD1", "ethernet-phy-ieee802.3-c22"; 271*4882a593Smuzhiyun reg = <1>; 272*4882a593Smuzhiyun 273*4882a593Smuzhiyun /* irq is connected to &pcawan pin 7 */ 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun /* Switch MV88E6176 at address 0x10 */ 277*4882a593Smuzhiyun switch@10 { 278*4882a593Smuzhiyun compatible = "marvell,mv88e6085"; 279*4882a593Smuzhiyun #address-cells = <1>; 280*4882a593Smuzhiyun #size-cells = <0>; 281*4882a593Smuzhiyun dsa,member = <0 0>; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun reg = <0x10>; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun ports { 286*4882a593Smuzhiyun #address-cells = <1>; 287*4882a593Smuzhiyun #size-cells = <0>; 288*4882a593Smuzhiyun 289*4882a593Smuzhiyun ports@0 { 290*4882a593Smuzhiyun reg = <0>; 291*4882a593Smuzhiyun label = "lan0"; 292*4882a593Smuzhiyun }; 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun ports@1 { 295*4882a593Smuzhiyun reg = <1>; 296*4882a593Smuzhiyun label = "lan1"; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun ports@2 { 300*4882a593Smuzhiyun reg = <2>; 301*4882a593Smuzhiyun label = "lan2"; 302*4882a593Smuzhiyun }; 303*4882a593Smuzhiyun 304*4882a593Smuzhiyun ports@3 { 305*4882a593Smuzhiyun reg = <3>; 306*4882a593Smuzhiyun label = "lan3"; 307*4882a593Smuzhiyun }; 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun ports@4 { 310*4882a593Smuzhiyun reg = <4>; 311*4882a593Smuzhiyun label = "lan4"; 312*4882a593Smuzhiyun }; 313*4882a593Smuzhiyun 314*4882a593Smuzhiyun ports@5 { 315*4882a593Smuzhiyun reg = <5>; 316*4882a593Smuzhiyun label = "cpu"; 317*4882a593Smuzhiyun ethernet = <ð1>; 318*4882a593Smuzhiyun phy-mode = "rgmii-id"; 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun fixed-link { 321*4882a593Smuzhiyun speed = <1000>; 322*4882a593Smuzhiyun full-duplex; 323*4882a593Smuzhiyun }; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun /* port 6 is connected to eth0 */ 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun}; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun&pinctrl { 332*4882a593Smuzhiyun pcawan_pins: pcawan-pins { 333*4882a593Smuzhiyun marvell,pins = "mpp46"; 334*4882a593Smuzhiyun marvell,function = "gpio"; 335*4882a593Smuzhiyun }; 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun spi0cs0_pins: spi0cs0-pins { 338*4882a593Smuzhiyun marvell,pins = "mpp25"; 339*4882a593Smuzhiyun marvell,function = "spi0"; 340*4882a593Smuzhiyun }; 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun spi0cs1_pins: spi0cs1-pins { 343*4882a593Smuzhiyun marvell,pins = "mpp26"; 344*4882a593Smuzhiyun marvell,function = "spi0"; 345*4882a593Smuzhiyun }; 346*4882a593Smuzhiyun}; 347*4882a593Smuzhiyun 348*4882a593Smuzhiyun&spi0 { 349*4882a593Smuzhiyun pinctrl-names = "default"; 350*4882a593Smuzhiyun pinctrl-0 = <&spi0_pins &spi0cs0_pins>; 351*4882a593Smuzhiyun status = "okay"; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun spi-nor@0 { 354*4882a593Smuzhiyun compatible = "spansion,s25fl164k", "jedec,spi-nor"; 355*4882a593Smuzhiyun #address-cells = <1>; 356*4882a593Smuzhiyun #size-cells = <1>; 357*4882a593Smuzhiyun reg = <0>; 358*4882a593Smuzhiyun spi-max-frequency = <40000000>; 359*4882a593Smuzhiyun 360*4882a593Smuzhiyun partitions { 361*4882a593Smuzhiyun compatible = "fixed-partitions"; 362*4882a593Smuzhiyun #address-cells = <1>; 363*4882a593Smuzhiyun #size-cells = <1>; 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun partition@0 { 366*4882a593Smuzhiyun reg = <0x0 0x00100000>; 367*4882a593Smuzhiyun label = "U-Boot"; 368*4882a593Smuzhiyun }; 369*4882a593Smuzhiyun 370*4882a593Smuzhiyun partition@100000 { 371*4882a593Smuzhiyun reg = <0x00100000 0x00700000>; 372*4882a593Smuzhiyun label = "Rescue system"; 373*4882a593Smuzhiyun }; 374*4882a593Smuzhiyun }; 375*4882a593Smuzhiyun }; 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun /* MISO, MOSI, SCLK and CS1 are routed to pin header CN11 */ 378*4882a593Smuzhiyun}; 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun&uart0 { 381*4882a593Smuzhiyun /* Pin header CN10 */ 382*4882a593Smuzhiyun pinctrl-names = "default"; 383*4882a593Smuzhiyun pinctrl-0 = <&uart0_pins>; 384*4882a593Smuzhiyun status = "okay"; 385*4882a593Smuzhiyun}; 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun&uart1 { 388*4882a593Smuzhiyun /* Pin header CN11 */ 389*4882a593Smuzhiyun pinctrl-names = "default"; 390*4882a593Smuzhiyun pinctrl-0 = <&uart1_pins>; 391*4882a593Smuzhiyun status = "okay"; 392*4882a593Smuzhiyun}; 393