1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Include file for Marvell Armada 37xx family of SoCs. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2016 Marvell 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Gregory CLEMENT <gregory.clement@free-electrons.com> 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * This file is dual-licensed: you can use it either under the terms 9*4882a593Smuzhiyun * of the GPL or the X11 license, at your option. Note that this dual 10*4882a593Smuzhiyun * licensing only applies to this file, and not this project as a 11*4882a593Smuzhiyun * whole. 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * a) This file is free software; you can redistribute it and/or 14*4882a593Smuzhiyun * modify it under the terms of the GNU General Public License as 15*4882a593Smuzhiyun * published by the Free Software Foundation; either version 2 of the 16*4882a593Smuzhiyun * License, or (at your option) any later version. 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * This file is distributed in the hope that it will be useful 19*4882a593Smuzhiyun * but WITHOUT ANY WARRANTY; without even the implied warranty of 20*4882a593Smuzhiyun * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 21*4882a593Smuzhiyun * GNU General Public License for more details. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * Or, alternatively 24*4882a593Smuzhiyun * 25*4882a593Smuzhiyun * b) Permission is hereby granted, free of charge, to any person 26*4882a593Smuzhiyun * obtaining a copy of this software and associated documentation 27*4882a593Smuzhiyun * files (the "Software"), to deal in the Software without 28*4882a593Smuzhiyun * restriction, including without limitation the rights to use 29*4882a593Smuzhiyun * copy, modify, merge, publish, distribute, sublicense, and/or 30*4882a593Smuzhiyun * sell copies of the Software, and to permit persons to whom the 31*4882a593Smuzhiyun * Software is furnished to do so, subject to the following 32*4882a593Smuzhiyun * conditions: 33*4882a593Smuzhiyun * 34*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be 35*4882a593Smuzhiyun * included in all copies or substantial portions of the Software. 36*4882a593Smuzhiyun * 37*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND 38*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 39*4882a593Smuzhiyun * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 40*4882a593Smuzhiyun * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 41*4882a593Smuzhiyun * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY 42*4882a593Smuzhiyun * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 43*4882a593Smuzhiyun * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 44*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE. 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 48*4882a593Smuzhiyun#include <dt-bindings/comphy/comphy_data.h> 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun/ { 51*4882a593Smuzhiyun model = "Marvell Armada 37xx SoC"; 52*4882a593Smuzhiyun compatible = "marvell,armada3700"; 53*4882a593Smuzhiyun interrupt-parent = <&gic>; 54*4882a593Smuzhiyun #address-cells = <2>; 55*4882a593Smuzhiyun #size-cells = <2>; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun aliases { 58*4882a593Smuzhiyun serial0 = &uart0; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun cpus { 62*4882a593Smuzhiyun #address-cells = <1>; 63*4882a593Smuzhiyun #size-cells = <0>; 64*4882a593Smuzhiyun cpu@0 { 65*4882a593Smuzhiyun device_type = "cpu"; 66*4882a593Smuzhiyun compatible = "arm,cortex-a53", "arm,armv8"; 67*4882a593Smuzhiyun reg = <0>; 68*4882a593Smuzhiyun enable-method = "psci"; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun psci { 73*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 74*4882a593Smuzhiyun method = "smc"; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun timer { 78*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 79*4882a593Smuzhiyun interrupts = <GIC_PPI 13 80*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>, 81*4882a593Smuzhiyun <GIC_PPI 14 82*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>, 83*4882a593Smuzhiyun <GIC_PPI 11 84*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>, 85*4882a593Smuzhiyun <GIC_PPI 10 86*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 87*4882a593Smuzhiyun }; 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun soc { 90*4882a593Smuzhiyun compatible = "simple-bus"; 91*4882a593Smuzhiyun #address-cells = <2>; 92*4882a593Smuzhiyun #size-cells = <2>; 93*4882a593Smuzhiyun ranges; 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun internal-regs { 96*4882a593Smuzhiyun #address-cells = <1>; 97*4882a593Smuzhiyun #size-cells = <1>; 98*4882a593Smuzhiyun compatible = "simple-bus"; 99*4882a593Smuzhiyun /* 32M internal register @ 0xd000_0000 */ 100*4882a593Smuzhiyun ranges = <0x0 0x0 0xd0000000 0x2000000>; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun uart0: serial@12000 { 103*4882a593Smuzhiyun compatible = "marvell,armada-3700-uart"; 104*4882a593Smuzhiyun reg = <0x12000 0x400>; 105*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 106*4882a593Smuzhiyun status = "disabled"; 107*4882a593Smuzhiyun }; 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun pinctrl_nb: pinctrl-nb@13800 { 110*4882a593Smuzhiyun compatible = "marvell,armada3710-nb-pinctrl", 111*4882a593Smuzhiyun "syscon", "simple-mfd"; 112*4882a593Smuzhiyun reg = <0x13800 0x100>, <0x13C00 0x20>; 113*4882a593Smuzhiyun gpionb: gpionb { 114*4882a593Smuzhiyun #gpio-cells = <2>; 115*4882a593Smuzhiyun gpio-ranges = <&pinctrl_nb 0 0 36>; 116*4882a593Smuzhiyun gpio-controller; 117*4882a593Smuzhiyun interrupts = 118*4882a593Smuzhiyun <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, 119*4882a593Smuzhiyun <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>, 120*4882a593Smuzhiyun <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 121*4882a593Smuzhiyun <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 122*4882a593Smuzhiyun <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 123*4882a593Smuzhiyun <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>, 124*4882a593Smuzhiyun <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 125*4882a593Smuzhiyun <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 126*4882a593Smuzhiyun <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, 127*4882a593Smuzhiyun <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, 128*4882a593Smuzhiyun <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, 129*4882a593Smuzhiyun <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun spi_quad_pins: spi-quad-pins { 134*4882a593Smuzhiyun groups = "spi_quad"; 135*4882a593Smuzhiyun function = "spi"; 136*4882a593Smuzhiyun }; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun i2c1_pins: i2c1-pins { 139*4882a593Smuzhiyun groups = "i2c1"; 140*4882a593Smuzhiyun function = "i2c"; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun i2c2_pins: i2c2-pins { 144*4882a593Smuzhiyun groups = "i2c2"; 145*4882a593Smuzhiyun function = "i2c"; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun uart1_pins: uart1-pins { 149*4882a593Smuzhiyun groups = "uart1"; 150*4882a593Smuzhiyun function = "uart"; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun uart2_pins: uart2-pins { 154*4882a593Smuzhiyun groups = "uart2"; 155*4882a593Smuzhiyun function = "uart"; 156*4882a593Smuzhiyun }; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun pinctrl_sb: pinctrl-sb@18800 { 160*4882a593Smuzhiyun compatible = "marvell,armada3710-sb-pinctrl", 161*4882a593Smuzhiyun "syscon", "simple-mfd"; 162*4882a593Smuzhiyun reg = <0x18800 0x100>, <0x18C00 0x20>; 163*4882a593Smuzhiyun gpiosb: gpiosb { 164*4882a593Smuzhiyun #gpio-cells = <2>; 165*4882a593Smuzhiyun gpio-ranges = <&pinctrl_sb 0 0 29>; 166*4882a593Smuzhiyun gpio-controller; 167*4882a593Smuzhiyun interrupts = 168*4882a593Smuzhiyun <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>, 169*4882a593Smuzhiyun <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>, 170*4882a593Smuzhiyun <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>, 171*4882a593Smuzhiyun <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, 172*4882a593Smuzhiyun <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun rgmii_pins: mii-pins { 176*4882a593Smuzhiyun groups = "rgmii"; 177*4882a593Smuzhiyun function = "mii"; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun }; 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun usb3: usb@58000 { 183*4882a593Smuzhiyun compatible = "marvell,armada3700-xhci", 184*4882a593Smuzhiyun "generic-xhci"; 185*4882a593Smuzhiyun reg = <0x58000 0x4000>; 186*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 187*4882a593Smuzhiyun status = "disabled"; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun usb2: usb@5e000 { 191*4882a593Smuzhiyun compatible = "marvell,armada3700-ehci"; 192*4882a593Smuzhiyun reg = <0x5e000 0x450>; 193*4882a593Smuzhiyun status = "disabled"; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun xor@60900 { 197*4882a593Smuzhiyun compatible = "marvell,armada-3700-xor"; 198*4882a593Smuzhiyun reg = <0x60900 0x100 199*4882a593Smuzhiyun 0x60b00 0x100>; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun xor10 { 202*4882a593Smuzhiyun interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun xor11 { 205*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 206*4882a593Smuzhiyun }; 207*4882a593Smuzhiyun }; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun sdhci0: sdhci@d0000 { 210*4882a593Smuzhiyun compatible = "marvell,armada-3700-sdhci", 211*4882a593Smuzhiyun "marvell,sdhci-xenon"; 212*4882a593Smuzhiyun reg = <0xd0000 0x300 213*4882a593Smuzhiyun 0x1e808 0x4>; 214*4882a593Smuzhiyun status = "disabled"; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun sdhci1: sdhci@d8000 { 218*4882a593Smuzhiyun compatible = "marvell,armada-3700-sdhci", 219*4882a593Smuzhiyun "marvell,sdhci-xenon"; 220*4882a593Smuzhiyun reg = <0xd8000 0x300 221*4882a593Smuzhiyun 0x17808 0x4>; 222*4882a593Smuzhiyun status = "disabled"; 223*4882a593Smuzhiyun }; 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun sata: sata@e0000 { 226*4882a593Smuzhiyun compatible = "marvell,armada-3700-ahci"; 227*4882a593Smuzhiyun reg = <0xe0000 0x2000>; 228*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 229*4882a593Smuzhiyun status = "disabled"; 230*4882a593Smuzhiyun }; 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun gic: interrupt-controller@1d00000 { 233*4882a593Smuzhiyun compatible = "arm,gic-v3"; 234*4882a593Smuzhiyun #interrupt-cells = <3>; 235*4882a593Smuzhiyun interrupt-controller; 236*4882a593Smuzhiyun reg = <0x1d00000 0x10000>, /* GICD */ 237*4882a593Smuzhiyun <0x1d40000 0x40000>; /* GICR */ 238*4882a593Smuzhiyun }; 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun eth0: neta@30000 { 241*4882a593Smuzhiyun compatible = "marvell,armada-3700-neta"; 242*4882a593Smuzhiyun reg = <0x30000 0x20>; 243*4882a593Smuzhiyun status = "disabled"; 244*4882a593Smuzhiyun }; 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun eth1: neta@40000 { 247*4882a593Smuzhiyun compatible = "marvell,armada-3700-neta"; 248*4882a593Smuzhiyun reg = <0x40000 0x20>; 249*4882a593Smuzhiyun status = "disabled"; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun i2c0: i2c@11000 { 253*4882a593Smuzhiyun compatible = "marvell,armada-3700-i2c"; 254*4882a593Smuzhiyun reg = <0x11000 0x100>; 255*4882a593Smuzhiyun status = "disabled"; 256*4882a593Smuzhiyun }; 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun spi0: spi@10600 { 259*4882a593Smuzhiyun compatible = "marvell,armada-3700-spi"; 260*4882a593Smuzhiyun reg = <0x10600 0x50>; 261*4882a593Smuzhiyun #address-cells = <1>; 262*4882a593Smuzhiyun #size-cells = <0>; 263*4882a593Smuzhiyun #clock-cells = <0>; 264*4882a593Smuzhiyun clock-frequency = <160000>; 265*4882a593Smuzhiyun spi-max-frequency = <40000>; 266*4882a593Smuzhiyun status = "disabled"; 267*4882a593Smuzhiyun }; 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun pinctl0: pinctl@13830 { /* north bridge */ 270*4882a593Smuzhiyun compatible = "marvell,armada-3700-pinctl"; 271*4882a593Smuzhiyun bank-name = "armada-3700-nb"; 272*4882a593Smuzhiyun reg = <0x13830 0x4>; 273*4882a593Smuzhiyun pin-count = <36>; 274*4882a593Smuzhiyun }; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun pinctl1: pinctl@18830 { /* south bridge */ 277*4882a593Smuzhiyun compatible = "marvell,armada-3700-pinctl"; 278*4882a593Smuzhiyun bank-name = "armada-3700-sb"; 279*4882a593Smuzhiyun reg = <0x18830 0x4>; 280*4882a593Smuzhiyun pin-count = <30>; 281*4882a593Smuzhiyun }; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun comphy: comphy@18300 { 284*4882a593Smuzhiyun compatible = "marvell,mvebu-comphy", "marvell,comphy-armada-3700"; 285*4882a593Smuzhiyun reg = <0x18300 0x28>, 286*4882a593Smuzhiyun <0x1f300 0x3d000>; 287*4882a593Smuzhiyun mux-bitcount = <1>; 288*4882a593Smuzhiyun max-lanes = <2>; 289*4882a593Smuzhiyun }; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun }; 292*4882a593Smuzhiyun}; 293