1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/ 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * This program is free software; you can redistribute it and/or modify 5*4882a593Smuzhiyun * it under the terms of the GNU General Public License version 2 as 6*4882a593Smuzhiyun * published by the Free Software Foundation. 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun/* AM437x GP EVM */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/dts-v1/; 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun#include "am4372.dtsi" 14*4882a593Smuzhiyun#include <dt-bindings/pinctrl/am43xx.h> 15*4882a593Smuzhiyun#include <dt-bindings/pwm/pwm.h> 16*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun/ { 19*4882a593Smuzhiyun model = "TI AM437x GP EVM"; 20*4882a593Smuzhiyun compatible = "ti,am437x-gp-evm","ti,am4372","ti,am43"; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun aliases { 23*4882a593Smuzhiyun display0 = &lcd0; 24*4882a593Smuzhiyun serial3 = &uart3; 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun chosen { 28*4882a593Smuzhiyun stdout-path = &uart0; 29*4882a593Smuzhiyun tick-timer = &timer2; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun vmmcsd_fixed: fixedregulator-sd { 33*4882a593Smuzhiyun compatible = "regulator-fixed"; 34*4882a593Smuzhiyun regulator-name = "vmmcsd_fixed"; 35*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 36*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 37*4882a593Smuzhiyun enable-active-high; 38*4882a593Smuzhiyun }; 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun vtt_fixed: fixedregulator-vtt { 41*4882a593Smuzhiyun compatible = "regulator-fixed"; 42*4882a593Smuzhiyun regulator-name = "vtt_fixed"; 43*4882a593Smuzhiyun regulator-min-microvolt = <1500000>; 44*4882a593Smuzhiyun regulator-max-microvolt = <1500000>; 45*4882a593Smuzhiyun regulator-always-on; 46*4882a593Smuzhiyun regulator-boot-on; 47*4882a593Smuzhiyun enable-active-high; 48*4882a593Smuzhiyun gpio = <&gpio5 7 GPIO_ACTIVE_HIGH>; 49*4882a593Smuzhiyun }; 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun vmmcwl_fixed: fixedregulator-mmcwl { 52*4882a593Smuzhiyun compatible = "regulator-fixed"; 53*4882a593Smuzhiyun regulator-name = "vmmcwl_fixed"; 54*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 55*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 56*4882a593Smuzhiyun gpio = <&gpio1 20 GPIO_ACTIVE_HIGH>; 57*4882a593Smuzhiyun enable-active-high; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun backlight { 61*4882a593Smuzhiyun compatible = "pwm-backlight"; 62*4882a593Smuzhiyun pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>; 63*4882a593Smuzhiyun brightness-levels = <0 51 53 56 62 75 101 152 255>; 64*4882a593Smuzhiyun default-brightness-level = <8>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun matrix_keypad: matrix_keypad@0 { 68*4882a593Smuzhiyun compatible = "gpio-matrix-keypad"; 69*4882a593Smuzhiyun debounce-delay-ms = <5>; 70*4882a593Smuzhiyun col-scan-delay-us = <2>; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun row-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH /* Bank3, pin21 */ 73*4882a593Smuzhiyun &gpio4 3 GPIO_ACTIVE_HIGH /* Bank4, pin3 */ 74*4882a593Smuzhiyun &gpio4 2 GPIO_ACTIVE_HIGH>; /* Bank4, pin2 */ 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun col-gpios = <&gpio3 19 GPIO_ACTIVE_HIGH /* Bank3, pin19 */ 77*4882a593Smuzhiyun &gpio3 20 GPIO_ACTIVE_HIGH>; /* Bank3, pin20 */ 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun linux,keymap = <0x00000201 /* P1 */ 80*4882a593Smuzhiyun 0x00010202 /* P2 */ 81*4882a593Smuzhiyun 0x01000067 /* UP */ 82*4882a593Smuzhiyun 0x0101006a /* RIGHT */ 83*4882a593Smuzhiyun 0x02000069 /* LEFT */ 84*4882a593Smuzhiyun 0x0201006c>; /* DOWN */ 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun lcd0: display { 88*4882a593Smuzhiyun compatible = "osddisplays,osd057T0559-34ts", "panel-dpi"; 89*4882a593Smuzhiyun label = "lcd"; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun pinctrl-names = "default"; 92*4882a593Smuzhiyun pinctrl-0 = <&lcd_pins>; 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* 95*4882a593Smuzhiyun * SelLCDorHDMI, LOW to select HDMI. This is not really the 96*4882a593Smuzhiyun * panel's enable GPIO, but we don't have HDMI driver support nor 97*4882a593Smuzhiyun * support to switch between two displays, so using this gpio as 98*4882a593Smuzhiyun * panel's enable should be safe. 99*4882a593Smuzhiyun */ 100*4882a593Smuzhiyun enable-gpios = <&gpio5 8 GPIO_ACTIVE_HIGH>; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun panel-timing { 103*4882a593Smuzhiyun clock-frequency = <33000000>; 104*4882a593Smuzhiyun hactive = <800>; 105*4882a593Smuzhiyun vactive = <480>; 106*4882a593Smuzhiyun hfront-porch = <210>; 107*4882a593Smuzhiyun hback-porch = <16>; 108*4882a593Smuzhiyun hsync-len = <30>; 109*4882a593Smuzhiyun vback-porch = <10>; 110*4882a593Smuzhiyun vfront-porch = <22>; 111*4882a593Smuzhiyun vsync-len = <13>; 112*4882a593Smuzhiyun hsync-active = <0>; 113*4882a593Smuzhiyun vsync-active = <0>; 114*4882a593Smuzhiyun de-active = <1>; 115*4882a593Smuzhiyun pixelclk-active = <1>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun port { 119*4882a593Smuzhiyun lcd_in: endpoint { 120*4882a593Smuzhiyun remote-endpoint = <&dpi_out>; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun }; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* fixed 12MHz oscillator */ 126*4882a593Smuzhiyun refclk: oscillator { 127*4882a593Smuzhiyun #clock-cells = <0>; 128*4882a593Smuzhiyun compatible = "fixed-clock"; 129*4882a593Smuzhiyun clock-frequency = <12000000>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun}; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun&am43xx_pinmux { 135*4882a593Smuzhiyun pinctrl-names = "default", "sleep"; 136*4882a593Smuzhiyun pinctrl-0 = <&wlan_pins_default>; 137*4882a593Smuzhiyun pinctrl-1 = <&wlan_pins_sleep>; 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun i2c0_pins: i2c0_pins { 140*4882a593Smuzhiyun pinctrl-single,pins = < 141*4882a593Smuzhiyun 0x188 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_sda.i2c0_sda */ 142*4882a593Smuzhiyun 0x18c (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_scl.i2c0_scl */ 143*4882a593Smuzhiyun >; 144*4882a593Smuzhiyun }; 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun i2c1_pins: i2c1_pins { 147*4882a593Smuzhiyun pinctrl-single,pins = < 148*4882a593Smuzhiyun 0x15c (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE2) /* spi0_cs0.i2c1_scl */ 149*4882a593Smuzhiyun 0x158 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE2) /* spi0_d1.i2c1_sda */ 150*4882a593Smuzhiyun >; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun mmc1_pins: pinmux_mmc1_pins { 154*4882a593Smuzhiyun pinctrl-single,pins = < 155*4882a593Smuzhiyun 0x160 (PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */ 156*4882a593Smuzhiyun >; 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun ecap0_pins: backlight_pins { 160*4882a593Smuzhiyun pinctrl-single,pins = < 161*4882a593Smuzhiyun 0x164 MUX_MODE0 /* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out MODE0 */ 162*4882a593Smuzhiyun >; 163*4882a593Smuzhiyun }; 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun pixcir_ts_pins: pixcir_ts_pins { 166*4882a593Smuzhiyun pinctrl-single,pins = < 167*4882a593Smuzhiyun 0x264 (PIN_INPUT_PULLUP | MUX_MODE7) /* spi2_d0.gpio3_22 */ 168*4882a593Smuzhiyun >; 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun cpsw_default: cpsw_default { 172*4882a593Smuzhiyun pinctrl-single,pins = < 173*4882a593Smuzhiyun /* Slave 1 */ 174*4882a593Smuzhiyun 0x114 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txen.rgmii1_txen */ 175*4882a593Smuzhiyun 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxdv.rgmii1_rxctl */ 176*4882a593Smuzhiyun 0x11c (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_txd3 */ 177*4882a593Smuzhiyun 0x120 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_txd2 */ 178*4882a593Smuzhiyun 0x124 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_txd1 */ 179*4882a593Smuzhiyun 0x128 (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_txd0 */ 180*4882a593Smuzhiyun 0x12c (PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txclk.rmii1_tclk */ 181*4882a593Smuzhiyun 0x130 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxclk.rmii1_rclk */ 182*4882a593Smuzhiyun 0x134 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rxd3 */ 183*4882a593Smuzhiyun 0x138 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rxd2 */ 184*4882a593Smuzhiyun 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rxd1 */ 185*4882a593Smuzhiyun 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rxd0 */ 186*4882a593Smuzhiyun >; 187*4882a593Smuzhiyun }; 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun cpsw_sleep: cpsw_sleep { 190*4882a593Smuzhiyun pinctrl-single,pins = < 191*4882a593Smuzhiyun /* Slave 1 reset value */ 192*4882a593Smuzhiyun 0x114 (PIN_INPUT_PULLDOWN | MUX_MODE7) 193*4882a593Smuzhiyun 0x118 (PIN_INPUT_PULLDOWN | MUX_MODE7) 194*4882a593Smuzhiyun 0x11c (PIN_INPUT_PULLDOWN | MUX_MODE7) 195*4882a593Smuzhiyun 0x120 (PIN_INPUT_PULLDOWN | MUX_MODE7) 196*4882a593Smuzhiyun 0x124 (PIN_INPUT_PULLDOWN | MUX_MODE7) 197*4882a593Smuzhiyun 0x128 (PIN_INPUT_PULLDOWN | MUX_MODE7) 198*4882a593Smuzhiyun 0x12c (PIN_INPUT_PULLDOWN | MUX_MODE7) 199*4882a593Smuzhiyun 0x130 (PIN_INPUT_PULLDOWN | MUX_MODE7) 200*4882a593Smuzhiyun 0x134 (PIN_INPUT_PULLDOWN | MUX_MODE7) 201*4882a593Smuzhiyun 0x138 (PIN_INPUT_PULLDOWN | MUX_MODE7) 202*4882a593Smuzhiyun 0x13c (PIN_INPUT_PULLDOWN | MUX_MODE7) 203*4882a593Smuzhiyun 0x140 (PIN_INPUT_PULLDOWN | MUX_MODE7) 204*4882a593Smuzhiyun >; 205*4882a593Smuzhiyun }; 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun davinci_mdio_default: davinci_mdio_default { 208*4882a593Smuzhiyun pinctrl-single,pins = < 209*4882a593Smuzhiyun /* MDIO */ 210*4882a593Smuzhiyun 0x148 (PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */ 211*4882a593Smuzhiyun 0x14c (PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */ 212*4882a593Smuzhiyun >; 213*4882a593Smuzhiyun }; 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun davinci_mdio_sleep: davinci_mdio_sleep { 216*4882a593Smuzhiyun pinctrl-single,pins = < 217*4882a593Smuzhiyun /* MDIO reset value */ 218*4882a593Smuzhiyun 0x148 (PIN_INPUT_PULLDOWN | MUX_MODE7) 219*4882a593Smuzhiyun 0x14c (PIN_INPUT_PULLDOWN | MUX_MODE7) 220*4882a593Smuzhiyun >; 221*4882a593Smuzhiyun }; 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun nand_flash_x8: nand_flash_x8 { 224*4882a593Smuzhiyun pinctrl-single,pins = < 225*4882a593Smuzhiyun 0x26c(PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* spi2_cs0.gpio/eMMCorNANDsel */ 226*4882a593Smuzhiyun 0x0 (PIN_INPUT | MUX_MODE0) /* gpmc_ad0.gpmc_ad0 */ 227*4882a593Smuzhiyun 0x4 (PIN_INPUT | MUX_MODE0) /* gpmc_ad1.gpmc_ad1 */ 228*4882a593Smuzhiyun 0x8 (PIN_INPUT | MUX_MODE0) /* gpmc_ad2.gpmc_ad2 */ 229*4882a593Smuzhiyun 0xc (PIN_INPUT | MUX_MODE0) /* gpmc_ad3.gpmc_ad3 */ 230*4882a593Smuzhiyun 0x10 (PIN_INPUT | MUX_MODE0) /* gpmc_ad4.gpmc_ad4 */ 231*4882a593Smuzhiyun 0x14 (PIN_INPUT | MUX_MODE0) /* gpmc_ad5.gpmc_ad5 */ 232*4882a593Smuzhiyun 0x18 (PIN_INPUT | MUX_MODE0) /* gpmc_ad6.gpmc_ad6 */ 233*4882a593Smuzhiyun 0x1c (PIN_INPUT | MUX_MODE0) /* gpmc_ad7.gpmc_ad7 */ 234*4882a593Smuzhiyun 0x70 (PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_wait0.gpmc_wait0 */ 235*4882a593Smuzhiyun 0x74 (PIN_OUTPUT_PULLUP | MUX_MODE7) /* gpmc_wpn.gpmc_wpn */ 236*4882a593Smuzhiyun 0x7c (PIN_OUTPUT | MUX_MODE0) /* gpmc_csn0.gpmc_csn0 */ 237*4882a593Smuzhiyun 0x90 (PIN_OUTPUT | MUX_MODE0) /* gpmc_advn_ale.gpmc_advn_ale */ 238*4882a593Smuzhiyun 0x94 (PIN_OUTPUT | MUX_MODE0) /* gpmc_oen_ren.gpmc_oen_ren */ 239*4882a593Smuzhiyun 0x98 (PIN_OUTPUT | MUX_MODE0) /* gpmc_wen.gpmc_wen */ 240*4882a593Smuzhiyun 0x9c (PIN_OUTPUT | MUX_MODE0) /* gpmc_be0n_cle.gpmc_be0n_cle */ 241*4882a593Smuzhiyun >; 242*4882a593Smuzhiyun }; 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun dss_pins: dss_pins { 245*4882a593Smuzhiyun pinctrl-single,pins = < 246*4882a593Smuzhiyun 0x020 (PIN_OUTPUT_PULLUP | MUX_MODE1) /*gpmc ad 8 -> DSS DATA 23 */ 247*4882a593Smuzhiyun 0x024 (PIN_OUTPUT_PULLUP | MUX_MODE1) 248*4882a593Smuzhiyun 0x028 (PIN_OUTPUT_PULLUP | MUX_MODE1) 249*4882a593Smuzhiyun 0x02c (PIN_OUTPUT_PULLUP | MUX_MODE1) 250*4882a593Smuzhiyun 0x030 (PIN_OUTPUT_PULLUP | MUX_MODE1) 251*4882a593Smuzhiyun 0x034 (PIN_OUTPUT_PULLUP | MUX_MODE1) 252*4882a593Smuzhiyun 0x038 (PIN_OUTPUT_PULLUP | MUX_MODE1) 253*4882a593Smuzhiyun 0x03c (PIN_OUTPUT_PULLUP | MUX_MODE1) /*gpmc ad 15 -> DSS DATA 16 */ 254*4882a593Smuzhiyun 0x0a0 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS DATA 0 */ 255*4882a593Smuzhiyun 0x0a4 (PIN_OUTPUT_PULLUP | MUX_MODE0) 256*4882a593Smuzhiyun 0x0a8 (PIN_OUTPUT_PULLUP | MUX_MODE0) 257*4882a593Smuzhiyun 0x0ac (PIN_OUTPUT_PULLUP | MUX_MODE0) 258*4882a593Smuzhiyun 0x0b0 (PIN_OUTPUT_PULLUP | MUX_MODE0) 259*4882a593Smuzhiyun 0x0b4 (PIN_OUTPUT_PULLUP | MUX_MODE0) 260*4882a593Smuzhiyun 0x0b8 (PIN_OUTPUT_PULLUP | MUX_MODE0) 261*4882a593Smuzhiyun 0x0bc (PIN_OUTPUT_PULLUP | MUX_MODE0) 262*4882a593Smuzhiyun 0x0c0 (PIN_OUTPUT_PULLUP | MUX_MODE0) 263*4882a593Smuzhiyun 0x0c4 (PIN_OUTPUT_PULLUP | MUX_MODE0) 264*4882a593Smuzhiyun 0x0c8 (PIN_OUTPUT_PULLUP | MUX_MODE0) 265*4882a593Smuzhiyun 0x0cc (PIN_OUTPUT_PULLUP | MUX_MODE0) 266*4882a593Smuzhiyun 0x0d0 (PIN_OUTPUT_PULLUP | MUX_MODE0) 267*4882a593Smuzhiyun 0x0d4 (PIN_OUTPUT_PULLUP | MUX_MODE0) 268*4882a593Smuzhiyun 0x0d8 (PIN_OUTPUT_PULLUP | MUX_MODE0) 269*4882a593Smuzhiyun 0x0dc (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS DATA 15 */ 270*4882a593Smuzhiyun 0x0e0 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS VSYNC */ 271*4882a593Smuzhiyun 0x0e4 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS HSYNC */ 272*4882a593Smuzhiyun 0x0e8 (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS PCLK */ 273*4882a593Smuzhiyun 0x0ec (PIN_OUTPUT_PULLUP | MUX_MODE0) /* DSS AC BIAS EN */ 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun >; 276*4882a593Smuzhiyun }; 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun lcd_pins: lcd_pins { 279*4882a593Smuzhiyun pinctrl-single,pins = < 280*4882a593Smuzhiyun /* GPIO 5_8 to select LCD / HDMI */ 281*4882a593Smuzhiyun 0x238 (PIN_OUTPUT_PULLUP | MUX_MODE7) 282*4882a593Smuzhiyun >; 283*4882a593Smuzhiyun }; 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun dcan0_default: dcan0_default_pins { 286*4882a593Smuzhiyun pinctrl-single,pins = < 287*4882a593Smuzhiyun 0x178 (PIN_OUTPUT | MUX_MODE2) /* uart1_ctsn.d_can0_tx */ 288*4882a593Smuzhiyun 0x17c (PIN_INPUT_PULLUP | MUX_MODE2) /* uart1_rtsn.d_can0_rx */ 289*4882a593Smuzhiyun >; 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun dcan1_default: dcan1_default_pins { 293*4882a593Smuzhiyun pinctrl-single,pins = < 294*4882a593Smuzhiyun 0x180 (PIN_OUTPUT | MUX_MODE2) /* uart1_rxd.d_can1_tx */ 295*4882a593Smuzhiyun 0x184 (PIN_INPUT_PULLUP | MUX_MODE2) /* uart1_txd.d_can1_rx */ 296*4882a593Smuzhiyun >; 297*4882a593Smuzhiyun }; 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun vpfe0_pins_default: vpfe0_pins_default { 300*4882a593Smuzhiyun pinctrl-single,pins = < 301*4882a593Smuzhiyun 0x1B0 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_hd mode 0*/ 302*4882a593Smuzhiyun 0x1B4 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_vd mode 0*/ 303*4882a593Smuzhiyun 0x1C0 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_pclk mode 0*/ 304*4882a593Smuzhiyun 0x1C4 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data8 mode 0*/ 305*4882a593Smuzhiyun 0x1C8 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data9 mode 0*/ 306*4882a593Smuzhiyun 0x208 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data0 mode 0*/ 307*4882a593Smuzhiyun 0x20C (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data1 mode 0*/ 308*4882a593Smuzhiyun 0x210 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data2 mode 0*/ 309*4882a593Smuzhiyun 0x214 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data3 mode 0*/ 310*4882a593Smuzhiyun 0x218 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data4 mode 0*/ 311*4882a593Smuzhiyun 0x21C (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data5 mode 0*/ 312*4882a593Smuzhiyun 0x220 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data6 mode 0*/ 313*4882a593Smuzhiyun 0x224 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data7 mode 0*/ 314*4882a593Smuzhiyun >; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun vpfe0_pins_sleep: vpfe0_pins_sleep { 318*4882a593Smuzhiyun pinctrl-single,pins = < 319*4882a593Smuzhiyun 0x1B0 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_hd mode 0*/ 320*4882a593Smuzhiyun 0x1B4 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_vd mode 0*/ 321*4882a593Smuzhiyun 0x1C0 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_pclk mode 0*/ 322*4882a593Smuzhiyun 0x1C4 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data8 mode 0*/ 323*4882a593Smuzhiyun 0x1C8 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data9 mode 0*/ 324*4882a593Smuzhiyun 0x208 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data0 mode 0*/ 325*4882a593Smuzhiyun 0x20C (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data1 mode 0*/ 326*4882a593Smuzhiyun 0x210 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data2 mode 0*/ 327*4882a593Smuzhiyun 0x214 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data3 mode 0*/ 328*4882a593Smuzhiyun 0x218 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data4 mode 0*/ 329*4882a593Smuzhiyun 0x21C (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data5 mode 0*/ 330*4882a593Smuzhiyun 0x220 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data6 mode 0*/ 331*4882a593Smuzhiyun 0x224 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam0_data7 mode 0*/ 332*4882a593Smuzhiyun >; 333*4882a593Smuzhiyun }; 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun vpfe1_pins_default: vpfe1_pins_default { 336*4882a593Smuzhiyun pinctrl-single,pins = < 337*4882a593Smuzhiyun 0x1CC (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data9 mode 0*/ 338*4882a593Smuzhiyun 0x1D0 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data8 mode 0*/ 339*4882a593Smuzhiyun 0x1D4 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_hd mode 0*/ 340*4882a593Smuzhiyun 0x1D8 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_vd mode 0*/ 341*4882a593Smuzhiyun 0x1DC (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_pclk mode 0*/ 342*4882a593Smuzhiyun 0x1E8 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data0 mode 0*/ 343*4882a593Smuzhiyun 0x1EC (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data1 mode 0*/ 344*4882a593Smuzhiyun 0x1F0 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data2 mode 0*/ 345*4882a593Smuzhiyun 0x1F4 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data3 mode 0*/ 346*4882a593Smuzhiyun 0x1F8 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data4 mode 0*/ 347*4882a593Smuzhiyun 0x1FC (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data5 mode 0*/ 348*4882a593Smuzhiyun 0x200 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data6 mode 0*/ 349*4882a593Smuzhiyun 0x204 (PIN_INPUT_PULLUP | MUX_MODE0) /* cam1_data7 mode 0*/ 350*4882a593Smuzhiyun >; 351*4882a593Smuzhiyun }; 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun vpfe1_pins_sleep: vpfe1_pins_sleep { 354*4882a593Smuzhiyun pinctrl-single,pins = < 355*4882a593Smuzhiyun 0x1CC (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data9 mode 0*/ 356*4882a593Smuzhiyun 0x1D0 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data8 mode 0*/ 357*4882a593Smuzhiyun 0x1D4 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_hd mode 0*/ 358*4882a593Smuzhiyun 0x1D8 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_vd mode 0*/ 359*4882a593Smuzhiyun 0x1DC (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_pclk mode 0*/ 360*4882a593Smuzhiyun 0x1E8 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data0 mode 0*/ 361*4882a593Smuzhiyun 0x1EC (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data1 mode 0*/ 362*4882a593Smuzhiyun 0x1F0 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data2 mode 0*/ 363*4882a593Smuzhiyun 0x1F4 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data3 mode 0*/ 364*4882a593Smuzhiyun 0x1F8 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data4 mode 0*/ 365*4882a593Smuzhiyun 0x1FC (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data5 mode 0*/ 366*4882a593Smuzhiyun 0x200 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data6 mode 0*/ 367*4882a593Smuzhiyun 0x204 (DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7) /* cam1_data7 mode 0*/ 368*4882a593Smuzhiyun >; 369*4882a593Smuzhiyun }; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun mmc3_pins_default: pinmux_mmc3_pins_default { 372*4882a593Smuzhiyun pinctrl-single,pins = < 373*4882a593Smuzhiyun 0x8c (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_clk.mmc2_clk */ 374*4882a593Smuzhiyun 0x88 (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_csn3.mmc2_cmd */ 375*4882a593Smuzhiyun 0x44 (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_a1.mmc2_dat0 */ 376*4882a593Smuzhiyun 0x48 (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_a2.mmc2_dat1 */ 377*4882a593Smuzhiyun 0x4c (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_a3.mmc2_dat2 */ 378*4882a593Smuzhiyun 0x78 (PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_be1n.mmc2_dat3 */ 379*4882a593Smuzhiyun >; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun mmc3_pins_sleep: pinmux_mmc3_pins_sleep { 383*4882a593Smuzhiyun pinctrl-single,pins = < 384*4882a593Smuzhiyun 0x8c (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_clk.mmc2_clk */ 385*4882a593Smuzhiyun 0x88 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_csn3.mmc2_cmd */ 386*4882a593Smuzhiyun 0x44 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_a1.mmc2_dat0 */ 387*4882a593Smuzhiyun 0x48 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_a2.mmc2_dat1 */ 388*4882a593Smuzhiyun 0x4c (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_a3.mmc2_dat2 */ 389*4882a593Smuzhiyun 0x78 (PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_be1n.mmc2_dat3 */ 390*4882a593Smuzhiyun >; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun wlan_pins_default: pinmux_wlan_pins_default { 394*4882a593Smuzhiyun pinctrl-single,pins = < 395*4882a593Smuzhiyun 0x50 (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a4.gpio1_20 WL_EN */ 396*4882a593Smuzhiyun 0x5c (PIN_INPUT | WAKEUP_ENABLE | MUX_MODE7) /* gpmc_a7.gpio1_23 WL_IRQ*/ 397*4882a593Smuzhiyun 0x40 (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a0.gpio1_16 BT_EN*/ 398*4882a593Smuzhiyun >; 399*4882a593Smuzhiyun }; 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun wlan_pins_sleep: pinmux_wlan_pins_sleep { 402*4882a593Smuzhiyun pinctrl-single,pins = < 403*4882a593Smuzhiyun 0x50 (PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a4.gpio1_20 WL_EN */ 404*4882a593Smuzhiyun 0x5c (PIN_INPUT | WAKEUP_ENABLE | MUX_MODE7) /* gpmc_a7.gpio1_23 WL_IRQ*/ 405*4882a593Smuzhiyun 0x40 (PIN_OUTPUT_PULLUP | MUX_MODE7) /* gpmc_a0.gpio1_16 BT_EN*/ 406*4882a593Smuzhiyun >; 407*4882a593Smuzhiyun }; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun uart3_pins: uart3_pins { 410*4882a593Smuzhiyun pinctrl-single,pins = < 411*4882a593Smuzhiyun 0x228 (PIN_INPUT | MUX_MODE0) /* uart3_rxd.uart3_rxd */ 412*4882a593Smuzhiyun 0x22c (PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* uart3_txd.uart3_txd */ 413*4882a593Smuzhiyun 0x230 (PIN_INPUT_PULLUP | MUX_MODE0) /* uart3_ctsn.uart3_ctsn */ 414*4882a593Smuzhiyun 0x234 (PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* uart3_rtsn.uart3_rtsn */ 415*4882a593Smuzhiyun >; 416*4882a593Smuzhiyun }; 417*4882a593Smuzhiyun}; 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun&i2c0 { 420*4882a593Smuzhiyun status = "okay"; 421*4882a593Smuzhiyun pinctrl-names = "default"; 422*4882a593Smuzhiyun pinctrl-0 = <&i2c0_pins>; 423*4882a593Smuzhiyun clock-frequency = <100000>; 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun tps65218: tps65218@24 { 426*4882a593Smuzhiyun reg = <0x24>; 427*4882a593Smuzhiyun compatible = "ti,tps65218"; 428*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_NONE>; /* NMIn */ 429*4882a593Smuzhiyun interrupt-controller; 430*4882a593Smuzhiyun #interrupt-cells = <2>; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun dcdc1: regulator-dcdc1 { 433*4882a593Smuzhiyun compatible = "ti,tps65218-dcdc1"; 434*4882a593Smuzhiyun regulator-name = "vdd_core"; 435*4882a593Smuzhiyun regulator-min-microvolt = <912000>; 436*4882a593Smuzhiyun regulator-max-microvolt = <1144000>; 437*4882a593Smuzhiyun regulator-boot-on; 438*4882a593Smuzhiyun regulator-always-on; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun 441*4882a593Smuzhiyun dcdc2: regulator-dcdc2 { 442*4882a593Smuzhiyun compatible = "ti,tps65218-dcdc2"; 443*4882a593Smuzhiyun regulator-name = "vdd_mpu"; 444*4882a593Smuzhiyun regulator-min-microvolt = <912000>; 445*4882a593Smuzhiyun regulator-max-microvolt = <1378000>; 446*4882a593Smuzhiyun regulator-boot-on; 447*4882a593Smuzhiyun regulator-always-on; 448*4882a593Smuzhiyun }; 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun dcdc3: regulator-dcdc3 { 451*4882a593Smuzhiyun compatible = "ti,tps65218-dcdc3"; 452*4882a593Smuzhiyun regulator-name = "vdcdc3"; 453*4882a593Smuzhiyun regulator-min-microvolt = <1500000>; 454*4882a593Smuzhiyun regulator-max-microvolt = <1500000>; 455*4882a593Smuzhiyun regulator-boot-on; 456*4882a593Smuzhiyun regulator-always-on; 457*4882a593Smuzhiyun }; 458*4882a593Smuzhiyun dcdc5: regulator-dcdc5 { 459*4882a593Smuzhiyun compatible = "ti,tps65218-dcdc5"; 460*4882a593Smuzhiyun regulator-name = "v1_0bat"; 461*4882a593Smuzhiyun regulator-min-microvolt = <1000000>; 462*4882a593Smuzhiyun regulator-max-microvolt = <1000000>; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun dcdc6: regulator-dcdc6 { 466*4882a593Smuzhiyun compatible = "ti,tps65218-dcdc6"; 467*4882a593Smuzhiyun regulator-name = "v1_8bat"; 468*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 469*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 470*4882a593Smuzhiyun }; 471*4882a593Smuzhiyun 472*4882a593Smuzhiyun ldo1: regulator-ldo1 { 473*4882a593Smuzhiyun compatible = "ti,tps65218-ldo1"; 474*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 475*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 476*4882a593Smuzhiyun regulator-boot-on; 477*4882a593Smuzhiyun regulator-always-on; 478*4882a593Smuzhiyun }; 479*4882a593Smuzhiyun }; 480*4882a593Smuzhiyun 481*4882a593Smuzhiyun ov2659@30 { 482*4882a593Smuzhiyun compatible = "ovti,ov2659"; 483*4882a593Smuzhiyun reg = <0x30>; 484*4882a593Smuzhiyun 485*4882a593Smuzhiyun clocks = <&refclk 0>; 486*4882a593Smuzhiyun clock-names = "xvclk"; 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun port { 489*4882a593Smuzhiyun ov2659_0: endpoint { 490*4882a593Smuzhiyun remote-endpoint = <&vpfe1_ep>; 491*4882a593Smuzhiyun link-frequencies = /bits/ 64 <70000000>; 492*4882a593Smuzhiyun }; 493*4882a593Smuzhiyun }; 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun}; 496*4882a593Smuzhiyun 497*4882a593Smuzhiyun&i2c1 { 498*4882a593Smuzhiyun status = "okay"; 499*4882a593Smuzhiyun pinctrl-names = "default"; 500*4882a593Smuzhiyun pinctrl-0 = <&i2c1_pins>; 501*4882a593Smuzhiyun pixcir_ts@5c { 502*4882a593Smuzhiyun compatible = "pixcir,pixcir_tangoc"; 503*4882a593Smuzhiyun pinctrl-names = "default"; 504*4882a593Smuzhiyun pinctrl-0 = <&pixcir_ts_pins>; 505*4882a593Smuzhiyun reg = <0x5c>; 506*4882a593Smuzhiyun interrupt-parent = <&gpio3>; 507*4882a593Smuzhiyun interrupts = <22 0>; 508*4882a593Smuzhiyun 509*4882a593Smuzhiyun attb-gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>; 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun touchscreen-size-x = <1024>; 512*4882a593Smuzhiyun touchscreen-size-y = <600>; 513*4882a593Smuzhiyun }; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun ov2659@30 { 516*4882a593Smuzhiyun compatible = "ovti,ov2659"; 517*4882a593Smuzhiyun reg = <0x30>; 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun clocks = <&refclk 0>; 520*4882a593Smuzhiyun clock-names = "xvclk"; 521*4882a593Smuzhiyun 522*4882a593Smuzhiyun port { 523*4882a593Smuzhiyun ov2659_1: endpoint { 524*4882a593Smuzhiyun remote-endpoint = <&vpfe0_ep>; 525*4882a593Smuzhiyun link-frequencies = /bits/ 64 <70000000>; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun }; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun}; 530*4882a593Smuzhiyun 531*4882a593Smuzhiyun&epwmss0 { 532*4882a593Smuzhiyun status = "okay"; 533*4882a593Smuzhiyun}; 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun&tscadc { 536*4882a593Smuzhiyun status = "okay"; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun adc { 539*4882a593Smuzhiyun ti,adc-channels = <0 1 2 3 4 5 6 7>; 540*4882a593Smuzhiyun }; 541*4882a593Smuzhiyun}; 542*4882a593Smuzhiyun 543*4882a593Smuzhiyun&ecap0 { 544*4882a593Smuzhiyun status = "okay"; 545*4882a593Smuzhiyun pinctrl-names = "default"; 546*4882a593Smuzhiyun pinctrl-0 = <&ecap0_pins>; 547*4882a593Smuzhiyun}; 548*4882a593Smuzhiyun 549*4882a593Smuzhiyun&gpio0 { 550*4882a593Smuzhiyun status = "okay"; 551*4882a593Smuzhiyun}; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun&gpio1 { 554*4882a593Smuzhiyun status = "okay"; 555*4882a593Smuzhiyun}; 556*4882a593Smuzhiyun 557*4882a593Smuzhiyun&gpio3 { 558*4882a593Smuzhiyun status = "okay"; 559*4882a593Smuzhiyun}; 560*4882a593Smuzhiyun 561*4882a593Smuzhiyun&gpio4 { 562*4882a593Smuzhiyun status = "okay"; 563*4882a593Smuzhiyun}; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun&gpio5 { 566*4882a593Smuzhiyun status = "okay"; 567*4882a593Smuzhiyun ti,no-reset-on-init; 568*4882a593Smuzhiyun}; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun&mmc1 { 571*4882a593Smuzhiyun status = "okay"; 572*4882a593Smuzhiyun vmmc-supply = <&vmmcsd_fixed>; 573*4882a593Smuzhiyun bus-width = <4>; 574*4882a593Smuzhiyun pinctrl-names = "default"; 575*4882a593Smuzhiyun pinctrl-0 = <&mmc1_pins>; 576*4882a593Smuzhiyun cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>; 577*4882a593Smuzhiyun}; 578*4882a593Smuzhiyun 579*4882a593Smuzhiyun&mmc3 { 580*4882a593Smuzhiyun /* disable MMC3 as SDIO is not supported in U-Boot */ 581*4882a593Smuzhiyun status = "disabled"; 582*4882a593Smuzhiyun /* these are on the crossbar and are outlined in the 583*4882a593Smuzhiyun xbar-event-map element */ 584*4882a593Smuzhiyun dmas = <&edma 30 585*4882a593Smuzhiyun &edma 31>; 586*4882a593Smuzhiyun dma-names = "tx", "rx"; 587*4882a593Smuzhiyun vmmc-supply = <&vmmcwl_fixed>; 588*4882a593Smuzhiyun bus-width = <4>; 589*4882a593Smuzhiyun pinctrl-names = "default", "sleep"; 590*4882a593Smuzhiyun pinctrl-0 = <&mmc3_pins_default>; 591*4882a593Smuzhiyun pinctrl-1 = <&mmc3_pins_sleep>; 592*4882a593Smuzhiyun cap-power-off-card; 593*4882a593Smuzhiyun keep-power-in-suspend; 594*4882a593Smuzhiyun ti,non-removable; 595*4882a593Smuzhiyun 596*4882a593Smuzhiyun #address-cells = <1>; 597*4882a593Smuzhiyun #size-cells = <0>; 598*4882a593Smuzhiyun wlcore: wlcore@0 { 599*4882a593Smuzhiyun compatible = "ti,wl1835"; 600*4882a593Smuzhiyun reg = <2>; 601*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 602*4882a593Smuzhiyun interrupts = <23 IRQ_TYPE_LEVEL_HIGH>; 603*4882a593Smuzhiyun }; 604*4882a593Smuzhiyun}; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun&edma { 607*4882a593Smuzhiyun ti,edma-xbar-event-map = /bits/ 16 <1 30 608*4882a593Smuzhiyun 2 31>; 609*4882a593Smuzhiyun}; 610*4882a593Smuzhiyun 611*4882a593Smuzhiyun&uart3 { 612*4882a593Smuzhiyun status = "okay"; 613*4882a593Smuzhiyun pinctrl-names = "default"; 614*4882a593Smuzhiyun pinctrl-0 = <&uart3_pins>; 615*4882a593Smuzhiyun}; 616*4882a593Smuzhiyun 617*4882a593Smuzhiyun&usb2_phy1 { 618*4882a593Smuzhiyun status = "okay"; 619*4882a593Smuzhiyun}; 620*4882a593Smuzhiyun 621*4882a593Smuzhiyun&usb1 { 622*4882a593Smuzhiyun dr_mode = "peripheral"; 623*4882a593Smuzhiyun status = "okay"; 624*4882a593Smuzhiyun}; 625*4882a593Smuzhiyun 626*4882a593Smuzhiyun&usb2_phy2 { 627*4882a593Smuzhiyun status = "okay"; 628*4882a593Smuzhiyun}; 629*4882a593Smuzhiyun 630*4882a593Smuzhiyun&usb2 { 631*4882a593Smuzhiyun dr_mode = "host"; 632*4882a593Smuzhiyun status = "okay"; 633*4882a593Smuzhiyun}; 634*4882a593Smuzhiyun 635*4882a593Smuzhiyun&mac { 636*4882a593Smuzhiyun slaves = <1>; 637*4882a593Smuzhiyun pinctrl-names = "default", "sleep"; 638*4882a593Smuzhiyun pinctrl-0 = <&cpsw_default>; 639*4882a593Smuzhiyun pinctrl-1 = <&cpsw_sleep>; 640*4882a593Smuzhiyun status = "okay"; 641*4882a593Smuzhiyun}; 642*4882a593Smuzhiyun 643*4882a593Smuzhiyun&davinci_mdio { 644*4882a593Smuzhiyun pinctrl-names = "default", "sleep"; 645*4882a593Smuzhiyun pinctrl-0 = <&davinci_mdio_default>; 646*4882a593Smuzhiyun pinctrl-1 = <&davinci_mdio_sleep>; 647*4882a593Smuzhiyun status = "okay"; 648*4882a593Smuzhiyun}; 649*4882a593Smuzhiyun 650*4882a593Smuzhiyun&cpsw_emac0 { 651*4882a593Smuzhiyun phy_id = <&davinci_mdio>, <0>; 652*4882a593Smuzhiyun phy-mode = "rgmii"; 653*4882a593Smuzhiyun}; 654*4882a593Smuzhiyun 655*4882a593Smuzhiyun&elm { 656*4882a593Smuzhiyun status = "okay"; 657*4882a593Smuzhiyun}; 658*4882a593Smuzhiyun 659*4882a593Smuzhiyun&gpmc { 660*4882a593Smuzhiyun status = "okay"; 661*4882a593Smuzhiyun pinctrl-names = "default"; 662*4882a593Smuzhiyun pinctrl-0 = <&nand_flash_x8>; 663*4882a593Smuzhiyun ranges = <0 0 0 0x01000000>; /* minimum GPMC partition = 16MB */ 664*4882a593Smuzhiyun nand@0,0 { 665*4882a593Smuzhiyun reg = <0 0 4>; /* device IO registers */ 666*4882a593Smuzhiyun ti,nand-ecc-opt = "bch16"; 667*4882a593Smuzhiyun ti,elm-id = <&elm>; 668*4882a593Smuzhiyun nand-bus-width = <8>; 669*4882a593Smuzhiyun gpmc,device-width = <1>; 670*4882a593Smuzhiyun gpmc,sync-clk-ps = <0>; 671*4882a593Smuzhiyun gpmc,cs-on-ns = <0>; 672*4882a593Smuzhiyun gpmc,cs-rd-off-ns = <40>; 673*4882a593Smuzhiyun gpmc,cs-wr-off-ns = <40>; 674*4882a593Smuzhiyun gpmc,adv-on-ns = <0>; 675*4882a593Smuzhiyun gpmc,adv-rd-off-ns = <25>; 676*4882a593Smuzhiyun gpmc,adv-wr-off-ns = <25>; 677*4882a593Smuzhiyun gpmc,we-on-ns = <0>; 678*4882a593Smuzhiyun gpmc,we-off-ns = <20>; 679*4882a593Smuzhiyun gpmc,oe-on-ns = <3>; 680*4882a593Smuzhiyun gpmc,oe-off-ns = <30>; 681*4882a593Smuzhiyun gpmc,access-ns = <30>; 682*4882a593Smuzhiyun gpmc,rd-cycle-ns = <40>; 683*4882a593Smuzhiyun gpmc,wr-cycle-ns = <40>; 684*4882a593Smuzhiyun gpmc,wait-pin = <0>; 685*4882a593Smuzhiyun gpmc,bus-turnaround-ns = <0>; 686*4882a593Smuzhiyun gpmc,cycle2cycle-delay-ns = <0>; 687*4882a593Smuzhiyun gpmc,clk-activation-ns = <0>; 688*4882a593Smuzhiyun gpmc,wait-monitoring-ns = <0>; 689*4882a593Smuzhiyun gpmc,wr-access-ns = <40>; 690*4882a593Smuzhiyun gpmc,wr-data-mux-bus-ns = <0>; 691*4882a593Smuzhiyun /* MTD partition table */ 692*4882a593Smuzhiyun /* All SPL-* partitions are sized to minimal length 693*4882a593Smuzhiyun * which can be independently programmable. For 694*4882a593Smuzhiyun * NAND flash this is equal to size of erase-block */ 695*4882a593Smuzhiyun #address-cells = <1>; 696*4882a593Smuzhiyun #size-cells = <1>; 697*4882a593Smuzhiyun partition@0 { 698*4882a593Smuzhiyun label = "NAND.SPL"; 699*4882a593Smuzhiyun reg = <0x00000000 0x00040000>; 700*4882a593Smuzhiyun }; 701*4882a593Smuzhiyun partition@1 { 702*4882a593Smuzhiyun label = "NAND.SPL.backup1"; 703*4882a593Smuzhiyun reg = <0x00040000 0x00040000>; 704*4882a593Smuzhiyun }; 705*4882a593Smuzhiyun partition@2 { 706*4882a593Smuzhiyun label = "NAND.SPL.backup2"; 707*4882a593Smuzhiyun reg = <0x00080000 0x00040000>; 708*4882a593Smuzhiyun }; 709*4882a593Smuzhiyun partition@3 { 710*4882a593Smuzhiyun label = "NAND.SPL.backup3"; 711*4882a593Smuzhiyun reg = <0x000c0000 0x00040000>; 712*4882a593Smuzhiyun }; 713*4882a593Smuzhiyun partition@4 { 714*4882a593Smuzhiyun label = "NAND.u-boot-spl-os"; 715*4882a593Smuzhiyun reg = <0x00100000 0x00080000>; 716*4882a593Smuzhiyun }; 717*4882a593Smuzhiyun partition@5 { 718*4882a593Smuzhiyun label = "NAND.u-boot"; 719*4882a593Smuzhiyun reg = <0x00180000 0x00100000>; 720*4882a593Smuzhiyun }; 721*4882a593Smuzhiyun partition@6 { 722*4882a593Smuzhiyun label = "NAND.u-boot-env"; 723*4882a593Smuzhiyun reg = <0x00280000 0x00040000>; 724*4882a593Smuzhiyun }; 725*4882a593Smuzhiyun partition@7 { 726*4882a593Smuzhiyun label = "NAND.u-boot-env.backup1"; 727*4882a593Smuzhiyun reg = <0x002c0000 0x00040000>; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun partition@8 { 730*4882a593Smuzhiyun label = "NAND.kernel"; 731*4882a593Smuzhiyun reg = <0x00300000 0x00700000>; 732*4882a593Smuzhiyun }; 733*4882a593Smuzhiyun partition@9 { 734*4882a593Smuzhiyun label = "NAND.file-system"; 735*4882a593Smuzhiyun reg = <0x00a00000 0x1f600000>; 736*4882a593Smuzhiyun }; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun}; 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun&dss { 741*4882a593Smuzhiyun status = "ok"; 742*4882a593Smuzhiyun 743*4882a593Smuzhiyun pinctrl-names = "default"; 744*4882a593Smuzhiyun pinctrl-0 = <&dss_pins>; 745*4882a593Smuzhiyun 746*4882a593Smuzhiyun port { 747*4882a593Smuzhiyun dpi_out: endpoint@0 { 748*4882a593Smuzhiyun remote-endpoint = <&lcd_in>; 749*4882a593Smuzhiyun data-lines = <24>; 750*4882a593Smuzhiyun }; 751*4882a593Smuzhiyun }; 752*4882a593Smuzhiyun}; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun&dcan0 { 755*4882a593Smuzhiyun pinctrl-names = "default"; 756*4882a593Smuzhiyun pinctrl-0 = <&dcan0_default>; 757*4882a593Smuzhiyun status = "okay"; 758*4882a593Smuzhiyun}; 759*4882a593Smuzhiyun 760*4882a593Smuzhiyun&dcan1 { 761*4882a593Smuzhiyun pinctrl-names = "default"; 762*4882a593Smuzhiyun pinctrl-0 = <&dcan1_default>; 763*4882a593Smuzhiyun status = "okay"; 764*4882a593Smuzhiyun}; 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun&vpfe0 { 767*4882a593Smuzhiyun status = "okay"; 768*4882a593Smuzhiyun pinctrl-names = "default", "sleep"; 769*4882a593Smuzhiyun pinctrl-0 = <&vpfe0_pins_default>; 770*4882a593Smuzhiyun pinctrl-1 = <&vpfe0_pins_sleep>; 771*4882a593Smuzhiyun 772*4882a593Smuzhiyun port { 773*4882a593Smuzhiyun vpfe0_ep: endpoint { 774*4882a593Smuzhiyun remote-endpoint = <&ov2659_1>; 775*4882a593Smuzhiyun ti,am437x-vpfe-interface = <0>; 776*4882a593Smuzhiyun bus-width = <8>; 777*4882a593Smuzhiyun hsync-active = <0>; 778*4882a593Smuzhiyun vsync-active = <0>; 779*4882a593Smuzhiyun }; 780*4882a593Smuzhiyun }; 781*4882a593Smuzhiyun}; 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun&vpfe1 { 784*4882a593Smuzhiyun status = "okay"; 785*4882a593Smuzhiyun pinctrl-names = "default", "sleep"; 786*4882a593Smuzhiyun pinctrl-0 = <&vpfe1_pins_default>; 787*4882a593Smuzhiyun pinctrl-1 = <&vpfe1_pins_sleep>; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun port { 790*4882a593Smuzhiyun vpfe1_ep: endpoint { 791*4882a593Smuzhiyun remote-endpoint = <&ov2659_0>; 792*4882a593Smuzhiyun ti,am437x-vpfe-interface = <0>; 793*4882a593Smuzhiyun bus-width = <8>; 794*4882a593Smuzhiyun hsync-active = <0>; 795*4882a593Smuzhiyun vsync-active = <0>; 796*4882a593Smuzhiyun }; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun}; 799