1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * Device Tree Source for AM4372 SoC 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/ 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License 7*4882a593Smuzhiyun * version 2. This program is licensed "as is" without any warranty of any 8*4882a593Smuzhiyun * kind, whether express or implied. 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 12*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun#include "skeleton.dtsi" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun/ { 17*4882a593Smuzhiyun compatible = "ti,am4372", "ti,am43"; 18*4882a593Smuzhiyun interrupt-parent = <&wakeupgen>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun aliases { 22*4882a593Smuzhiyun i2c0 = &i2c0; 23*4882a593Smuzhiyun i2c1 = &i2c1; 24*4882a593Smuzhiyun i2c2 = &i2c2; 25*4882a593Smuzhiyun serial0 = &uart0; 26*4882a593Smuzhiyun ethernet0 = &cpsw_emac0; 27*4882a593Smuzhiyun ethernet1 = &cpsw_emac1; 28*4882a593Smuzhiyun spi0 = &qspi; 29*4882a593Smuzhiyun }; 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun cpus { 32*4882a593Smuzhiyun #address-cells = <1>; 33*4882a593Smuzhiyun #size-cells = <0>; 34*4882a593Smuzhiyun cpu: cpu@0 { 35*4882a593Smuzhiyun compatible = "arm,cortex-a9"; 36*4882a593Smuzhiyun device_type = "cpu"; 37*4882a593Smuzhiyun reg = <0>; 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun clocks = <&dpll_mpu_ck>; 40*4882a593Smuzhiyun clock-names = "cpu"; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun clock-latency = <300000>; /* From omap-cpufreq driver */ 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun gic: interrupt-controller@48241000 { 47*4882a593Smuzhiyun compatible = "arm,cortex-a9-gic"; 48*4882a593Smuzhiyun interrupt-controller; 49*4882a593Smuzhiyun #interrupt-cells = <3>; 50*4882a593Smuzhiyun reg = <0x48241000 0x1000>, 51*4882a593Smuzhiyun <0x48240100 0x0100>; 52*4882a593Smuzhiyun interrupt-parent = <&gic>; 53*4882a593Smuzhiyun }; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun wakeupgen: interrupt-controller@48281000 { 56*4882a593Smuzhiyun compatible = "ti,omap4-wugen-mpu"; 57*4882a593Smuzhiyun interrupt-controller; 58*4882a593Smuzhiyun #interrupt-cells = <3>; 59*4882a593Smuzhiyun reg = <0x48281000 0x1000>; 60*4882a593Smuzhiyun interrupt-parent = <&gic>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun l2-cache-controller@48242000 { 64*4882a593Smuzhiyun compatible = "arm,pl310-cache"; 65*4882a593Smuzhiyun reg = <0x48242000 0x1000>; 66*4882a593Smuzhiyun cache-unified; 67*4882a593Smuzhiyun cache-level = <2>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun ocp { 71*4882a593Smuzhiyun compatible = "ti,am4372-l3-noc", "simple-bus"; 72*4882a593Smuzhiyun #address-cells = <1>; 73*4882a593Smuzhiyun #size-cells = <1>; 74*4882a593Smuzhiyun ranges; 75*4882a593Smuzhiyun ti,hwmods = "l3_main"; 76*4882a593Smuzhiyun reg = <0x44000000 0x400000 77*4882a593Smuzhiyun 0x44800000 0x400000>; 78*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 79*4882a593Smuzhiyun <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun l4_wkup: l4_wkup@44c00000 { 82*4882a593Smuzhiyun compatible = "ti,am4-l4-wkup", "simple-bus"; 83*4882a593Smuzhiyun #address-cells = <1>; 84*4882a593Smuzhiyun #size-cells = <1>; 85*4882a593Smuzhiyun ranges = <0 0x44c00000 0x287000>; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun prcm: prcm@1f0000 { 88*4882a593Smuzhiyun compatible = "ti,am4-prcm"; 89*4882a593Smuzhiyun reg = <0x1f0000 0x11000>; 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun prcm_clocks: clocks { 92*4882a593Smuzhiyun #address-cells = <1>; 93*4882a593Smuzhiyun #size-cells = <0>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun prcm_clockdomains: clockdomains { 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun }; 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun scm: scm@210000 { 101*4882a593Smuzhiyun compatible = "ti,am4-scm", "simple-bus"; 102*4882a593Smuzhiyun reg = <0x210000 0x4000>; 103*4882a593Smuzhiyun #address-cells = <1>; 104*4882a593Smuzhiyun #size-cells = <1>; 105*4882a593Smuzhiyun ranges = <0 0x210000 0x4000>; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun am43xx_pinmux: pinmux@800 { 108*4882a593Smuzhiyun compatible = "ti,am437-padconf", 109*4882a593Smuzhiyun "pinctrl-single"; 110*4882a593Smuzhiyun reg = <0x800 0x31c>; 111*4882a593Smuzhiyun #address-cells = <1>; 112*4882a593Smuzhiyun #size-cells = <0>; 113*4882a593Smuzhiyun #interrupt-cells = <1>; 114*4882a593Smuzhiyun interrupt-controller; 115*4882a593Smuzhiyun pinctrl-single,register-width = <32>; 116*4882a593Smuzhiyun pinctrl-single,function-mask = <0xffffffff>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun scm_conf: scm_conf@0 { 120*4882a593Smuzhiyun compatible = "syscon"; 121*4882a593Smuzhiyun reg = <0x0 0x800>; 122*4882a593Smuzhiyun #address-cells = <1>; 123*4882a593Smuzhiyun #size-cells = <1>; 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun scm_clocks: clocks { 126*4882a593Smuzhiyun #address-cells = <1>; 127*4882a593Smuzhiyun #size-cells = <0>; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun scm_clockdomains: clockdomains { 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun }; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun emif: emif@4c000000 { 137*4882a593Smuzhiyun compatible = "ti,emif-am4372"; 138*4882a593Smuzhiyun reg = <0x4c000000 0x1000000>; 139*4882a593Smuzhiyun ti,hwmods = "emif"; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun edma: edma@49000000 { 143*4882a593Smuzhiyun compatible = "ti,edma3"; 144*4882a593Smuzhiyun ti,hwmods = "tpcc", "tptc0", "tptc1", "tptc2"; 145*4882a593Smuzhiyun reg = <0x49000000 0x10000>, 146*4882a593Smuzhiyun <0x44e10f90 0x10>; 147*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 148*4882a593Smuzhiyun <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 149*4882a593Smuzhiyun <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 150*4882a593Smuzhiyun #dma-cells = <1>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun uart0: serial@44e09000 { 154*4882a593Smuzhiyun compatible = "ti,am4372-uart","ti,omap2-uart"; 155*4882a593Smuzhiyun reg = <0x44e09000 0x2000>; 156*4882a593Smuzhiyun reg-shift = <2>; 157*4882a593Smuzhiyun interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 158*4882a593Smuzhiyun ti,hwmods = "uart1"; 159*4882a593Smuzhiyun }; 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun uart1: serial@48022000 { 162*4882a593Smuzhiyun compatible = "ti,am4372-uart","ti,omap2-uart"; 163*4882a593Smuzhiyun reg = <0x48022000 0x2000>; 164*4882a593Smuzhiyun reg-shift = <2>; 165*4882a593Smuzhiyun interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 166*4882a593Smuzhiyun ti,hwmods = "uart2"; 167*4882a593Smuzhiyun status = "disabled"; 168*4882a593Smuzhiyun }; 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun uart2: serial@48024000 { 171*4882a593Smuzhiyun compatible = "ti,am4372-uart","ti,omap2-uart"; 172*4882a593Smuzhiyun reg = <0x48024000 0x2000>; 173*4882a593Smuzhiyun reg-shift = <2>; 174*4882a593Smuzhiyun interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 175*4882a593Smuzhiyun ti,hwmods = "uart3"; 176*4882a593Smuzhiyun status = "disabled"; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun uart3: serial@481a6000 { 180*4882a593Smuzhiyun compatible = "ti,am4372-uart","ti,omap2-uart"; 181*4882a593Smuzhiyun reg = <0x481a6000 0x2000>; 182*4882a593Smuzhiyun reg-shift = <2>; 183*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; 184*4882a593Smuzhiyun ti,hwmods = "uart4"; 185*4882a593Smuzhiyun status = "disabled"; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun uart4: serial@481a8000 { 189*4882a593Smuzhiyun compatible = "ti,am4372-uart","ti,omap2-uart"; 190*4882a593Smuzhiyun reg = <0x481a8000 0x2000>; 191*4882a593Smuzhiyun reg-shift = <2>; 192*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 193*4882a593Smuzhiyun ti,hwmods = "uart5"; 194*4882a593Smuzhiyun status = "disabled"; 195*4882a593Smuzhiyun }; 196*4882a593Smuzhiyun 197*4882a593Smuzhiyun uart5: serial@481aa000 { 198*4882a593Smuzhiyun compatible = "ti,am4372-uart","ti,omap2-uart"; 199*4882a593Smuzhiyun reg = <0x481aa000 0x2000>; 200*4882a593Smuzhiyun reg-shift = <2>; 201*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 202*4882a593Smuzhiyun ti,hwmods = "uart6"; 203*4882a593Smuzhiyun status = "disabled"; 204*4882a593Smuzhiyun }; 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun mailbox: mailbox@480C8000 { 207*4882a593Smuzhiyun compatible = "ti,omap4-mailbox"; 208*4882a593Smuzhiyun reg = <0x480C8000 0x200>; 209*4882a593Smuzhiyun interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 210*4882a593Smuzhiyun ti,hwmods = "mailbox"; 211*4882a593Smuzhiyun #mbox-cells = <1>; 212*4882a593Smuzhiyun ti,mbox-num-users = <4>; 213*4882a593Smuzhiyun ti,mbox-num-fifos = <8>; 214*4882a593Smuzhiyun mbox_wkupm3: wkup_m3 { 215*4882a593Smuzhiyun ti,mbox-tx = <0 0 0>; 216*4882a593Smuzhiyun ti,mbox-rx = <0 0 3>; 217*4882a593Smuzhiyun }; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun timer1: timer@44e31000 { 221*4882a593Smuzhiyun compatible = "ti,am4372-timer-1ms","ti,am335x-timer-1ms"; 222*4882a593Smuzhiyun reg = <0x44e31000 0x400>; 223*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 224*4882a593Smuzhiyun ti,timer-alwon; 225*4882a593Smuzhiyun ti,hwmods = "timer1"; 226*4882a593Smuzhiyun }; 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun timer2: timer@48040000 { 229*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 230*4882a593Smuzhiyun reg = <0x48040000 0x400>; 231*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 232*4882a593Smuzhiyun ti,hwmods = "timer2"; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun timer3: timer@48042000 { 236*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 237*4882a593Smuzhiyun reg = <0x48042000 0x400>; 238*4882a593Smuzhiyun interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 239*4882a593Smuzhiyun ti,hwmods = "timer3"; 240*4882a593Smuzhiyun status = "disabled"; 241*4882a593Smuzhiyun }; 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun timer4: timer@48044000 { 244*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 245*4882a593Smuzhiyun reg = <0x48044000 0x400>; 246*4882a593Smuzhiyun interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 247*4882a593Smuzhiyun ti,timer-pwm; 248*4882a593Smuzhiyun ti,hwmods = "timer4"; 249*4882a593Smuzhiyun status = "disabled"; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun timer5: timer@48046000 { 253*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 254*4882a593Smuzhiyun reg = <0x48046000 0x400>; 255*4882a593Smuzhiyun interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 256*4882a593Smuzhiyun ti,timer-pwm; 257*4882a593Smuzhiyun ti,hwmods = "timer5"; 258*4882a593Smuzhiyun status = "disabled"; 259*4882a593Smuzhiyun }; 260*4882a593Smuzhiyun 261*4882a593Smuzhiyun timer6: timer@48048000 { 262*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 263*4882a593Smuzhiyun reg = <0x48048000 0x400>; 264*4882a593Smuzhiyun interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 265*4882a593Smuzhiyun ti,timer-pwm; 266*4882a593Smuzhiyun ti,hwmods = "timer6"; 267*4882a593Smuzhiyun status = "disabled"; 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun timer7: timer@4804a000 { 271*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 272*4882a593Smuzhiyun reg = <0x4804a000 0x400>; 273*4882a593Smuzhiyun interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 274*4882a593Smuzhiyun ti,timer-pwm; 275*4882a593Smuzhiyun ti,hwmods = "timer7"; 276*4882a593Smuzhiyun status = "disabled"; 277*4882a593Smuzhiyun }; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun timer8: timer@481c1000 { 280*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 281*4882a593Smuzhiyun reg = <0x481c1000 0x400>; 282*4882a593Smuzhiyun interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>; 283*4882a593Smuzhiyun ti,hwmods = "timer8"; 284*4882a593Smuzhiyun status = "disabled"; 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun timer9: timer@4833d000 { 288*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 289*4882a593Smuzhiyun reg = <0x4833d000 0x400>; 290*4882a593Smuzhiyun interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>; 291*4882a593Smuzhiyun ti,hwmods = "timer9"; 292*4882a593Smuzhiyun status = "disabled"; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun timer10: timer@4833f000 { 296*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 297*4882a593Smuzhiyun reg = <0x4833f000 0x400>; 298*4882a593Smuzhiyun interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 299*4882a593Smuzhiyun ti,hwmods = "timer10"; 300*4882a593Smuzhiyun status = "disabled"; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun timer11: timer@48341000 { 304*4882a593Smuzhiyun compatible = "ti,am4372-timer","ti,am335x-timer"; 305*4882a593Smuzhiyun reg = <0x48341000 0x400>; 306*4882a593Smuzhiyun interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>; 307*4882a593Smuzhiyun ti,hwmods = "timer11"; 308*4882a593Smuzhiyun status = "disabled"; 309*4882a593Smuzhiyun }; 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun counter32k: counter@44e86000 { 312*4882a593Smuzhiyun compatible = "ti,am4372-counter32k","ti,omap-counter32k"; 313*4882a593Smuzhiyun reg = <0x44e86000 0x40>; 314*4882a593Smuzhiyun ti,hwmods = "counter_32k"; 315*4882a593Smuzhiyun }; 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun rtc: rtc@44e3e000 { 318*4882a593Smuzhiyun compatible = "ti,am4372-rtc","ti,da830-rtc"; 319*4882a593Smuzhiyun reg = <0x44e3e000 0x1000>; 320*4882a593Smuzhiyun interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH 321*4882a593Smuzhiyun GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 322*4882a593Smuzhiyun ti,hwmods = "rtc"; 323*4882a593Smuzhiyun status = "disabled"; 324*4882a593Smuzhiyun }; 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun wdt: wdt@44e35000 { 327*4882a593Smuzhiyun compatible = "ti,am4372-wdt","ti,omap3-wdt"; 328*4882a593Smuzhiyun reg = <0x44e35000 0x1000>; 329*4882a593Smuzhiyun interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; 330*4882a593Smuzhiyun ti,hwmods = "wd_timer2"; 331*4882a593Smuzhiyun }; 332*4882a593Smuzhiyun 333*4882a593Smuzhiyun gpio0: gpio@44e07000 { 334*4882a593Smuzhiyun compatible = "ti,am4372-gpio","ti,omap4-gpio"; 335*4882a593Smuzhiyun reg = <0x44e07000 0x1000>; 336*4882a593Smuzhiyun interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 337*4882a593Smuzhiyun gpio-controller; 338*4882a593Smuzhiyun #gpio-cells = <2>; 339*4882a593Smuzhiyun interrupt-controller; 340*4882a593Smuzhiyun #interrupt-cells = <2>; 341*4882a593Smuzhiyun ti,hwmods = "gpio1"; 342*4882a593Smuzhiyun status = "disabled"; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun gpio1: gpio@4804c000 { 346*4882a593Smuzhiyun compatible = "ti,am4372-gpio","ti,omap4-gpio"; 347*4882a593Smuzhiyun reg = <0x4804c000 0x1000>; 348*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 349*4882a593Smuzhiyun gpio-controller; 350*4882a593Smuzhiyun #gpio-cells = <2>; 351*4882a593Smuzhiyun interrupt-controller; 352*4882a593Smuzhiyun #interrupt-cells = <2>; 353*4882a593Smuzhiyun ti,hwmods = "gpio2"; 354*4882a593Smuzhiyun status = "disabled"; 355*4882a593Smuzhiyun }; 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun gpio2: gpio@481ac000 { 358*4882a593Smuzhiyun compatible = "ti,am4372-gpio","ti,omap4-gpio"; 359*4882a593Smuzhiyun reg = <0x481ac000 0x1000>; 360*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 361*4882a593Smuzhiyun gpio-controller; 362*4882a593Smuzhiyun #gpio-cells = <2>; 363*4882a593Smuzhiyun interrupt-controller; 364*4882a593Smuzhiyun #interrupt-cells = <2>; 365*4882a593Smuzhiyun ti,hwmods = "gpio3"; 366*4882a593Smuzhiyun status = "disabled"; 367*4882a593Smuzhiyun }; 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun gpio3: gpio@481ae000 { 370*4882a593Smuzhiyun compatible = "ti,am4372-gpio","ti,omap4-gpio"; 371*4882a593Smuzhiyun reg = <0x481ae000 0x1000>; 372*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 373*4882a593Smuzhiyun gpio-controller; 374*4882a593Smuzhiyun #gpio-cells = <2>; 375*4882a593Smuzhiyun interrupt-controller; 376*4882a593Smuzhiyun #interrupt-cells = <2>; 377*4882a593Smuzhiyun ti,hwmods = "gpio4"; 378*4882a593Smuzhiyun status = "disabled"; 379*4882a593Smuzhiyun }; 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun gpio4: gpio@48320000 { 382*4882a593Smuzhiyun compatible = "ti,am4372-gpio","ti,omap4-gpio"; 383*4882a593Smuzhiyun reg = <0x48320000 0x1000>; 384*4882a593Smuzhiyun interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 385*4882a593Smuzhiyun gpio-controller; 386*4882a593Smuzhiyun #gpio-cells = <2>; 387*4882a593Smuzhiyun interrupt-controller; 388*4882a593Smuzhiyun #interrupt-cells = <2>; 389*4882a593Smuzhiyun ti,hwmods = "gpio5"; 390*4882a593Smuzhiyun status = "disabled"; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun gpio5: gpio@48322000 { 394*4882a593Smuzhiyun compatible = "ti,am4372-gpio","ti,omap4-gpio"; 395*4882a593Smuzhiyun reg = <0x48322000 0x1000>; 396*4882a593Smuzhiyun interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 397*4882a593Smuzhiyun gpio-controller; 398*4882a593Smuzhiyun #gpio-cells = <2>; 399*4882a593Smuzhiyun interrupt-controller; 400*4882a593Smuzhiyun #interrupt-cells = <2>; 401*4882a593Smuzhiyun ti,hwmods = "gpio6"; 402*4882a593Smuzhiyun status = "disabled"; 403*4882a593Smuzhiyun }; 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun hwspinlock: spinlock@480ca000 { 406*4882a593Smuzhiyun compatible = "ti,omap4-hwspinlock"; 407*4882a593Smuzhiyun reg = <0x480ca000 0x1000>; 408*4882a593Smuzhiyun ti,hwmods = "spinlock"; 409*4882a593Smuzhiyun #hwlock-cells = <1>; 410*4882a593Smuzhiyun }; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun i2c0: i2c@44e0b000 { 413*4882a593Smuzhiyun compatible = "ti,am4372-i2c","ti,omap4-i2c"; 414*4882a593Smuzhiyun reg = <0x44e0b000 0x1000>; 415*4882a593Smuzhiyun interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 416*4882a593Smuzhiyun ti,hwmods = "i2c1"; 417*4882a593Smuzhiyun #address-cells = <1>; 418*4882a593Smuzhiyun #size-cells = <0>; 419*4882a593Smuzhiyun status = "disabled"; 420*4882a593Smuzhiyun }; 421*4882a593Smuzhiyun 422*4882a593Smuzhiyun i2c1: i2c@4802a000 { 423*4882a593Smuzhiyun compatible = "ti,am4372-i2c","ti,omap4-i2c"; 424*4882a593Smuzhiyun reg = <0x4802a000 0x1000>; 425*4882a593Smuzhiyun interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 426*4882a593Smuzhiyun ti,hwmods = "i2c2"; 427*4882a593Smuzhiyun #address-cells = <1>; 428*4882a593Smuzhiyun #size-cells = <0>; 429*4882a593Smuzhiyun status = "disabled"; 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun i2c2: i2c@4819c000 { 433*4882a593Smuzhiyun compatible = "ti,am4372-i2c","ti,omap4-i2c"; 434*4882a593Smuzhiyun reg = <0x4819c000 0x1000>; 435*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 436*4882a593Smuzhiyun ti,hwmods = "i2c3"; 437*4882a593Smuzhiyun #address-cells = <1>; 438*4882a593Smuzhiyun #size-cells = <0>; 439*4882a593Smuzhiyun status = "disabled"; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun spi0: spi@48030000 { 443*4882a593Smuzhiyun compatible = "ti,am4372-mcspi","ti,omap4-mcspi"; 444*4882a593Smuzhiyun reg = <0x48030000 0x400>; 445*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 446*4882a593Smuzhiyun ti,hwmods = "spi0"; 447*4882a593Smuzhiyun #address-cells = <1>; 448*4882a593Smuzhiyun #size-cells = <0>; 449*4882a593Smuzhiyun status = "disabled"; 450*4882a593Smuzhiyun }; 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun mmc1: mmc@48060000 { 453*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 454*4882a593Smuzhiyun reg = <0x48060000 0x1000>; 455*4882a593Smuzhiyun ti,hwmods = "mmc1"; 456*4882a593Smuzhiyun ti,dual-volt; 457*4882a593Smuzhiyun ti,needs-special-reset; 458*4882a593Smuzhiyun dmas = <&edma 24 459*4882a593Smuzhiyun &edma 25>; 460*4882a593Smuzhiyun dma-names = "tx", "rx"; 461*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 462*4882a593Smuzhiyun status = "disabled"; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun mmc2: mmc@481d8000 { 466*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 467*4882a593Smuzhiyun reg = <0x481d8000 0x1000>; 468*4882a593Smuzhiyun ti,hwmods = "mmc2"; 469*4882a593Smuzhiyun ti,needs-special-reset; 470*4882a593Smuzhiyun dmas = <&edma 2 471*4882a593Smuzhiyun &edma 3>; 472*4882a593Smuzhiyun dma-names = "tx", "rx"; 473*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 474*4882a593Smuzhiyun status = "disabled"; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun mmc3: mmc@47810000 { 478*4882a593Smuzhiyun compatible = "ti,omap4-hsmmc"; 479*4882a593Smuzhiyun reg = <0x47810000 0x1000>; 480*4882a593Smuzhiyun ti,hwmods = "mmc3"; 481*4882a593Smuzhiyun ti,needs-special-reset; 482*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 483*4882a593Smuzhiyun status = "disabled"; 484*4882a593Smuzhiyun }; 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun spi1: spi@481a0000 { 487*4882a593Smuzhiyun compatible = "ti,am4372-mcspi","ti,omap4-mcspi"; 488*4882a593Smuzhiyun reg = <0x481a0000 0x400>; 489*4882a593Smuzhiyun interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 490*4882a593Smuzhiyun ti,hwmods = "spi1"; 491*4882a593Smuzhiyun #address-cells = <1>; 492*4882a593Smuzhiyun #size-cells = <0>; 493*4882a593Smuzhiyun status = "disabled"; 494*4882a593Smuzhiyun }; 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun spi2: spi@481a2000 { 497*4882a593Smuzhiyun compatible = "ti,am4372-mcspi","ti,omap4-mcspi"; 498*4882a593Smuzhiyun reg = <0x481a2000 0x400>; 499*4882a593Smuzhiyun interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>; 500*4882a593Smuzhiyun ti,hwmods = "spi2"; 501*4882a593Smuzhiyun #address-cells = <1>; 502*4882a593Smuzhiyun #size-cells = <0>; 503*4882a593Smuzhiyun status = "disabled"; 504*4882a593Smuzhiyun }; 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun spi3: spi@481a4000 { 507*4882a593Smuzhiyun compatible = "ti,am4372-mcspi","ti,omap4-mcspi"; 508*4882a593Smuzhiyun reg = <0x481a4000 0x400>; 509*4882a593Smuzhiyun interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>; 510*4882a593Smuzhiyun ti,hwmods = "spi3"; 511*4882a593Smuzhiyun #address-cells = <1>; 512*4882a593Smuzhiyun #size-cells = <0>; 513*4882a593Smuzhiyun status = "disabled"; 514*4882a593Smuzhiyun }; 515*4882a593Smuzhiyun 516*4882a593Smuzhiyun spi4: spi@48345000 { 517*4882a593Smuzhiyun compatible = "ti,am4372-mcspi","ti,omap4-mcspi"; 518*4882a593Smuzhiyun reg = <0x48345000 0x400>; 519*4882a593Smuzhiyun interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>; 520*4882a593Smuzhiyun ti,hwmods = "spi4"; 521*4882a593Smuzhiyun #address-cells = <1>; 522*4882a593Smuzhiyun #size-cells = <0>; 523*4882a593Smuzhiyun status = "disabled"; 524*4882a593Smuzhiyun }; 525*4882a593Smuzhiyun 526*4882a593Smuzhiyun mac: ethernet@4a100000 { 527*4882a593Smuzhiyun compatible = "ti,am4372-cpsw","ti,cpsw"; 528*4882a593Smuzhiyun reg = <0x4a100000 0x800 529*4882a593Smuzhiyun 0x4a101200 0x100>; 530*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH 531*4882a593Smuzhiyun GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH 532*4882a593Smuzhiyun GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH 533*4882a593Smuzhiyun GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; 534*4882a593Smuzhiyun #address-cells = <1>; 535*4882a593Smuzhiyun #size-cells = <1>; 536*4882a593Smuzhiyun ti,hwmods = "cpgmac0"; 537*4882a593Smuzhiyun clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>; 538*4882a593Smuzhiyun clock-names = "fck", "cpts"; 539*4882a593Smuzhiyun status = "disabled"; 540*4882a593Smuzhiyun cpdma_channels = <8>; 541*4882a593Smuzhiyun ale_entries = <1024>; 542*4882a593Smuzhiyun bd_ram_size = <0x2000>; 543*4882a593Smuzhiyun no_bd_ram = <0>; 544*4882a593Smuzhiyun rx_descs = <64>; 545*4882a593Smuzhiyun mac_control = <0x20>; 546*4882a593Smuzhiyun slaves = <2>; 547*4882a593Smuzhiyun active_slave = <0>; 548*4882a593Smuzhiyun cpts_clock_mult = <0x80000000>; 549*4882a593Smuzhiyun cpts_clock_shift = <29>; 550*4882a593Smuzhiyun syscon = <&scm_conf>; 551*4882a593Smuzhiyun ranges; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun davinci_mdio: mdio@4a101000 { 554*4882a593Smuzhiyun compatible = "ti,am4372-mdio","ti,davinci_mdio"; 555*4882a593Smuzhiyun reg = <0x4a101000 0x100>; 556*4882a593Smuzhiyun #address-cells = <1>; 557*4882a593Smuzhiyun #size-cells = <0>; 558*4882a593Smuzhiyun ti,hwmods = "davinci_mdio"; 559*4882a593Smuzhiyun bus_freq = <1000000>; 560*4882a593Smuzhiyun status = "disabled"; 561*4882a593Smuzhiyun }; 562*4882a593Smuzhiyun 563*4882a593Smuzhiyun cpsw_emac0: slave@4a100200 { 564*4882a593Smuzhiyun /* Filled in by U-Boot */ 565*4882a593Smuzhiyun mac-address = [ 00 00 00 00 00 00 ]; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun cpsw_emac1: slave@4a100300 { 569*4882a593Smuzhiyun /* Filled in by U-Boot */ 570*4882a593Smuzhiyun mac-address = [ 00 00 00 00 00 00 ]; 571*4882a593Smuzhiyun }; 572*4882a593Smuzhiyun 573*4882a593Smuzhiyun phy_sel: cpsw-phy-sel@44e10650 { 574*4882a593Smuzhiyun compatible = "ti,am43xx-cpsw-phy-sel"; 575*4882a593Smuzhiyun reg= <0x44e10650 0x4>; 576*4882a593Smuzhiyun reg-names = "gmii-sel"; 577*4882a593Smuzhiyun }; 578*4882a593Smuzhiyun }; 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun epwmss0: epwmss@48300000 { 581*4882a593Smuzhiyun compatible = "ti,am4372-pwmss","ti,am33xx-pwmss"; 582*4882a593Smuzhiyun reg = <0x48300000 0x10>; 583*4882a593Smuzhiyun #address-cells = <1>; 584*4882a593Smuzhiyun #size-cells = <1>; 585*4882a593Smuzhiyun ranges; 586*4882a593Smuzhiyun ti,hwmods = "epwmss0"; 587*4882a593Smuzhiyun status = "disabled"; 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun ecap0: ecap@48300100 { 590*4882a593Smuzhiyun compatible = "ti,am4372-ecap","ti,am33xx-ecap"; 591*4882a593Smuzhiyun #pwm-cells = <3>; 592*4882a593Smuzhiyun reg = <0x48300100 0x80>; 593*4882a593Smuzhiyun ti,hwmods = "ecap0"; 594*4882a593Smuzhiyun status = "disabled"; 595*4882a593Smuzhiyun }; 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun ehrpwm0: ehrpwm@48300200 { 598*4882a593Smuzhiyun compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm"; 599*4882a593Smuzhiyun #pwm-cells = <3>; 600*4882a593Smuzhiyun reg = <0x48300200 0x80>; 601*4882a593Smuzhiyun ti,hwmods = "ehrpwm0"; 602*4882a593Smuzhiyun status = "disabled"; 603*4882a593Smuzhiyun }; 604*4882a593Smuzhiyun }; 605*4882a593Smuzhiyun 606*4882a593Smuzhiyun epwmss1: epwmss@48302000 { 607*4882a593Smuzhiyun compatible = "ti,am4372-pwmss","ti,am33xx-pwmss"; 608*4882a593Smuzhiyun reg = <0x48302000 0x10>; 609*4882a593Smuzhiyun #address-cells = <1>; 610*4882a593Smuzhiyun #size-cells = <1>; 611*4882a593Smuzhiyun ranges; 612*4882a593Smuzhiyun ti,hwmods = "epwmss1"; 613*4882a593Smuzhiyun status = "disabled"; 614*4882a593Smuzhiyun 615*4882a593Smuzhiyun ecap1: ecap@48302100 { 616*4882a593Smuzhiyun compatible = "ti,am4372-ecap","ti,am33xx-ecap"; 617*4882a593Smuzhiyun #pwm-cells = <3>; 618*4882a593Smuzhiyun reg = <0x48302100 0x80>; 619*4882a593Smuzhiyun ti,hwmods = "ecap1"; 620*4882a593Smuzhiyun status = "disabled"; 621*4882a593Smuzhiyun }; 622*4882a593Smuzhiyun 623*4882a593Smuzhiyun ehrpwm1: ehrpwm@48302200 { 624*4882a593Smuzhiyun compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm"; 625*4882a593Smuzhiyun #pwm-cells = <3>; 626*4882a593Smuzhiyun reg = <0x48302200 0x80>; 627*4882a593Smuzhiyun ti,hwmods = "ehrpwm1"; 628*4882a593Smuzhiyun status = "disabled"; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun }; 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun epwmss2: epwmss@48304000 { 633*4882a593Smuzhiyun compatible = "ti,am4372-pwmss","ti,am33xx-pwmss"; 634*4882a593Smuzhiyun reg = <0x48304000 0x10>; 635*4882a593Smuzhiyun #address-cells = <1>; 636*4882a593Smuzhiyun #size-cells = <1>; 637*4882a593Smuzhiyun ranges; 638*4882a593Smuzhiyun ti,hwmods = "epwmss2"; 639*4882a593Smuzhiyun status = "disabled"; 640*4882a593Smuzhiyun 641*4882a593Smuzhiyun ecap2: ecap@48304100 { 642*4882a593Smuzhiyun compatible = "ti,am4372-ecap","ti,am33xx-ecap"; 643*4882a593Smuzhiyun #pwm-cells = <3>; 644*4882a593Smuzhiyun reg = <0x48304100 0x80>; 645*4882a593Smuzhiyun ti,hwmods = "ecap2"; 646*4882a593Smuzhiyun status = "disabled"; 647*4882a593Smuzhiyun }; 648*4882a593Smuzhiyun 649*4882a593Smuzhiyun ehrpwm2: ehrpwm@48304200 { 650*4882a593Smuzhiyun compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm"; 651*4882a593Smuzhiyun #pwm-cells = <3>; 652*4882a593Smuzhiyun reg = <0x48304200 0x80>; 653*4882a593Smuzhiyun ti,hwmods = "ehrpwm2"; 654*4882a593Smuzhiyun status = "disabled"; 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun }; 657*4882a593Smuzhiyun 658*4882a593Smuzhiyun epwmss3: epwmss@48306000 { 659*4882a593Smuzhiyun compatible = "ti,am4372-pwmss","ti,am33xx-pwmss"; 660*4882a593Smuzhiyun reg = <0x48306000 0x10>; 661*4882a593Smuzhiyun #address-cells = <1>; 662*4882a593Smuzhiyun #size-cells = <1>; 663*4882a593Smuzhiyun ranges; 664*4882a593Smuzhiyun ti,hwmods = "epwmss3"; 665*4882a593Smuzhiyun status = "disabled"; 666*4882a593Smuzhiyun 667*4882a593Smuzhiyun ehrpwm3: ehrpwm@48306200 { 668*4882a593Smuzhiyun compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm"; 669*4882a593Smuzhiyun #pwm-cells = <3>; 670*4882a593Smuzhiyun reg = <0x48306200 0x80>; 671*4882a593Smuzhiyun ti,hwmods = "ehrpwm3"; 672*4882a593Smuzhiyun status = "disabled"; 673*4882a593Smuzhiyun }; 674*4882a593Smuzhiyun }; 675*4882a593Smuzhiyun 676*4882a593Smuzhiyun epwmss4: epwmss@48308000 { 677*4882a593Smuzhiyun compatible = "ti,am4372-pwmss","ti,am33xx-pwmss"; 678*4882a593Smuzhiyun reg = <0x48308000 0x10>; 679*4882a593Smuzhiyun #address-cells = <1>; 680*4882a593Smuzhiyun #size-cells = <1>; 681*4882a593Smuzhiyun ranges; 682*4882a593Smuzhiyun ti,hwmods = "epwmss4"; 683*4882a593Smuzhiyun status = "disabled"; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun ehrpwm4: ehrpwm@48308200 { 686*4882a593Smuzhiyun compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm"; 687*4882a593Smuzhiyun #pwm-cells = <3>; 688*4882a593Smuzhiyun reg = <0x48308200 0x80>; 689*4882a593Smuzhiyun ti,hwmods = "ehrpwm4"; 690*4882a593Smuzhiyun status = "disabled"; 691*4882a593Smuzhiyun }; 692*4882a593Smuzhiyun }; 693*4882a593Smuzhiyun 694*4882a593Smuzhiyun epwmss5: epwmss@4830a000 { 695*4882a593Smuzhiyun compatible = "ti,am4372-pwmss","ti,am33xx-pwmss"; 696*4882a593Smuzhiyun reg = <0x4830a000 0x10>; 697*4882a593Smuzhiyun #address-cells = <1>; 698*4882a593Smuzhiyun #size-cells = <1>; 699*4882a593Smuzhiyun ranges; 700*4882a593Smuzhiyun ti,hwmods = "epwmss5"; 701*4882a593Smuzhiyun status = "disabled"; 702*4882a593Smuzhiyun 703*4882a593Smuzhiyun ehrpwm5: ehrpwm@4830a200 { 704*4882a593Smuzhiyun compatible = "ti,am4372-ehrpwm","ti,am33xx-ehrpwm"; 705*4882a593Smuzhiyun #pwm-cells = <3>; 706*4882a593Smuzhiyun reg = <0x4830a200 0x80>; 707*4882a593Smuzhiyun ti,hwmods = "ehrpwm5"; 708*4882a593Smuzhiyun status = "disabled"; 709*4882a593Smuzhiyun }; 710*4882a593Smuzhiyun }; 711*4882a593Smuzhiyun 712*4882a593Smuzhiyun tscadc: tscadc@44e0d000 { 713*4882a593Smuzhiyun compatible = "ti,am3359-tscadc"; 714*4882a593Smuzhiyun reg = <0x44e0d000 0x1000>; 715*4882a593Smuzhiyun ti,hwmods = "adc_tsc"; 716*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 717*4882a593Smuzhiyun clocks = <&adc_tsc_fck>; 718*4882a593Smuzhiyun clock-names = "fck"; 719*4882a593Smuzhiyun status = "disabled"; 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun tsc { 722*4882a593Smuzhiyun compatible = "ti,am3359-tsc"; 723*4882a593Smuzhiyun }; 724*4882a593Smuzhiyun 725*4882a593Smuzhiyun adc { 726*4882a593Smuzhiyun #io-channel-cells = <1>; 727*4882a593Smuzhiyun compatible = "ti,am3359-adc"; 728*4882a593Smuzhiyun }; 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun }; 731*4882a593Smuzhiyun 732*4882a593Smuzhiyun sham: sham@53100000 { 733*4882a593Smuzhiyun compatible = "ti,omap5-sham"; 734*4882a593Smuzhiyun ti,hwmods = "sham"; 735*4882a593Smuzhiyun reg = <0x53100000 0x300>; 736*4882a593Smuzhiyun dmas = <&edma 36>; 737*4882a593Smuzhiyun dma-names = "rx"; 738*4882a593Smuzhiyun interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 739*4882a593Smuzhiyun }; 740*4882a593Smuzhiyun 741*4882a593Smuzhiyun aes: aes@53501000 { 742*4882a593Smuzhiyun compatible = "ti,omap4-aes"; 743*4882a593Smuzhiyun ti,hwmods = "aes"; 744*4882a593Smuzhiyun reg = <0x53501000 0xa0>; 745*4882a593Smuzhiyun interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 746*4882a593Smuzhiyun dmas = <&edma 6 747*4882a593Smuzhiyun &edma 5>; 748*4882a593Smuzhiyun dma-names = "tx", "rx"; 749*4882a593Smuzhiyun }; 750*4882a593Smuzhiyun 751*4882a593Smuzhiyun des: des@53701000 { 752*4882a593Smuzhiyun compatible = "ti,omap4-des"; 753*4882a593Smuzhiyun ti,hwmods = "des"; 754*4882a593Smuzhiyun reg = <0x53701000 0xa0>; 755*4882a593Smuzhiyun interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>; 756*4882a593Smuzhiyun dmas = <&edma 34 757*4882a593Smuzhiyun &edma 33>; 758*4882a593Smuzhiyun dma-names = "tx", "rx"; 759*4882a593Smuzhiyun }; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun mcasp0: mcasp@48038000 { 762*4882a593Smuzhiyun compatible = "ti,am33xx-mcasp-audio"; 763*4882a593Smuzhiyun ti,hwmods = "mcasp0"; 764*4882a593Smuzhiyun reg = <0x48038000 0x2000>, 765*4882a593Smuzhiyun <0x46000000 0x400000>; 766*4882a593Smuzhiyun reg-names = "mpu", "dat"; 767*4882a593Smuzhiyun interrupts = <80>, <81>; 768*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 769*4882a593Smuzhiyun status = "disabled"; 770*4882a593Smuzhiyun dmas = <&edma 8>, 771*4882a593Smuzhiyun <&edma 9>; 772*4882a593Smuzhiyun dma-names = "tx", "rx"; 773*4882a593Smuzhiyun }; 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun mcasp1: mcasp@4803C000 { 776*4882a593Smuzhiyun compatible = "ti,am33xx-mcasp-audio"; 777*4882a593Smuzhiyun ti,hwmods = "mcasp1"; 778*4882a593Smuzhiyun reg = <0x4803C000 0x2000>, 779*4882a593Smuzhiyun <0x46400000 0x400000>; 780*4882a593Smuzhiyun reg-names = "mpu", "dat"; 781*4882a593Smuzhiyun interrupts = <82>, <83>; 782*4882a593Smuzhiyun interrupt-names = "tx", "rx"; 783*4882a593Smuzhiyun status = "disabled"; 784*4882a593Smuzhiyun dmas = <&edma 10>, 785*4882a593Smuzhiyun <&edma 11>; 786*4882a593Smuzhiyun dma-names = "tx", "rx"; 787*4882a593Smuzhiyun }; 788*4882a593Smuzhiyun 789*4882a593Smuzhiyun elm: elm@48080000 { 790*4882a593Smuzhiyun compatible = "ti,am3352-elm"; 791*4882a593Smuzhiyun reg = <0x48080000 0x2000>; 792*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 793*4882a593Smuzhiyun ti,hwmods = "elm"; 794*4882a593Smuzhiyun clocks = <&l4ls_gclk>; 795*4882a593Smuzhiyun clock-names = "fck"; 796*4882a593Smuzhiyun status = "disabled"; 797*4882a593Smuzhiyun }; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun gpmc: gpmc@50000000 { 800*4882a593Smuzhiyun compatible = "ti,am3352-gpmc"; 801*4882a593Smuzhiyun ti,hwmods = "gpmc"; 802*4882a593Smuzhiyun clocks = <&l3s_gclk>; 803*4882a593Smuzhiyun clock-names = "fck"; 804*4882a593Smuzhiyun reg = <0x50000000 0x2000>; 805*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>; 806*4882a593Smuzhiyun gpmc,num-cs = <7>; 807*4882a593Smuzhiyun gpmc,num-waitpins = <2>; 808*4882a593Smuzhiyun #address-cells = <2>; 809*4882a593Smuzhiyun #size-cells = <1>; 810*4882a593Smuzhiyun status = "disabled"; 811*4882a593Smuzhiyun }; 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun am43xx_control_usb2phy1: control-phy@44e10620 { 814*4882a593Smuzhiyun compatible = "ti,control-phy-usb2-am437"; 815*4882a593Smuzhiyun reg = <0x44e10620 0x4>; 816*4882a593Smuzhiyun reg-names = "power"; 817*4882a593Smuzhiyun }; 818*4882a593Smuzhiyun 819*4882a593Smuzhiyun am43xx_control_usb2phy2: control-phy@0x44e10628 { 820*4882a593Smuzhiyun compatible = "ti,control-phy-usb2-am437"; 821*4882a593Smuzhiyun reg = <0x44e10628 0x4>; 822*4882a593Smuzhiyun reg-names = "power"; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun 825*4882a593Smuzhiyun ocp2scp0: ocp2scp@483a8000 { 826*4882a593Smuzhiyun compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp"; 827*4882a593Smuzhiyun #address-cells = <1>; 828*4882a593Smuzhiyun #size-cells = <1>; 829*4882a593Smuzhiyun ranges; 830*4882a593Smuzhiyun ti,hwmods = "ocp2scp0"; 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun usb2_phy1: phy@483a8000 { 833*4882a593Smuzhiyun compatible = "ti,am437x-usb2"; 834*4882a593Smuzhiyun reg = <0x483a8000 0x8000>; 835*4882a593Smuzhiyun ctrl-module = <&am43xx_control_usb2phy1>; 836*4882a593Smuzhiyun clocks = <&usb_phy0_always_on_clk32k>, 837*4882a593Smuzhiyun <&usb_otg_ss0_refclk960m>; 838*4882a593Smuzhiyun clock-names = "wkupclk", "refclk"; 839*4882a593Smuzhiyun #phy-cells = <0>; 840*4882a593Smuzhiyun status = "disabled"; 841*4882a593Smuzhiyun }; 842*4882a593Smuzhiyun }; 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun ocp2scp1: ocp2scp@483e8000 { 845*4882a593Smuzhiyun compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp"; 846*4882a593Smuzhiyun #address-cells = <1>; 847*4882a593Smuzhiyun #size-cells = <1>; 848*4882a593Smuzhiyun ranges; 849*4882a593Smuzhiyun ti,hwmods = "ocp2scp1"; 850*4882a593Smuzhiyun 851*4882a593Smuzhiyun usb2_phy2: phy@483e8000 { 852*4882a593Smuzhiyun compatible = "ti,am437x-usb2"; 853*4882a593Smuzhiyun reg = <0x483e8000 0x8000>; 854*4882a593Smuzhiyun ctrl-module = <&am43xx_control_usb2phy2>; 855*4882a593Smuzhiyun clocks = <&usb_phy1_always_on_clk32k>, 856*4882a593Smuzhiyun <&usb_otg_ss1_refclk960m>; 857*4882a593Smuzhiyun clock-names = "wkupclk", "refclk"; 858*4882a593Smuzhiyun #phy-cells = <0>; 859*4882a593Smuzhiyun status = "disabled"; 860*4882a593Smuzhiyun }; 861*4882a593Smuzhiyun }; 862*4882a593Smuzhiyun 863*4882a593Smuzhiyun dwc3_1: omap_dwc3@48380000 { 864*4882a593Smuzhiyun compatible = "ti,am437x-dwc3"; 865*4882a593Smuzhiyun ti,hwmods = "usb_otg_ss0"; 866*4882a593Smuzhiyun reg = <0x48380000 0x10000>; 867*4882a593Smuzhiyun interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>; 868*4882a593Smuzhiyun #address-cells = <1>; 869*4882a593Smuzhiyun #size-cells = <1>; 870*4882a593Smuzhiyun utmi-mode = <1>; 871*4882a593Smuzhiyun ranges; 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun usb1: usb@48390000 { 874*4882a593Smuzhiyun compatible = "synopsys,dwc3"; 875*4882a593Smuzhiyun reg = <0x48390000 0x10000>; 876*4882a593Smuzhiyun interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 877*4882a593Smuzhiyun phys = <&usb2_phy1>; 878*4882a593Smuzhiyun phy-names = "usb2-phy"; 879*4882a593Smuzhiyun maximum-speed = "high-speed"; 880*4882a593Smuzhiyun dr_mode = "otg"; 881*4882a593Smuzhiyun status = "disabled"; 882*4882a593Smuzhiyun snps,dis_u3_susphy_quirk; 883*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 884*4882a593Smuzhiyun }; 885*4882a593Smuzhiyun }; 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun dwc3_2: omap_dwc3@483c0000 { 888*4882a593Smuzhiyun compatible = "ti,am437x-dwc3"; 889*4882a593Smuzhiyun ti,hwmods = "usb_otg_ss1"; 890*4882a593Smuzhiyun reg = <0x483c0000 0x10000>; 891*4882a593Smuzhiyun interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>; 892*4882a593Smuzhiyun #address-cells = <1>; 893*4882a593Smuzhiyun #size-cells = <1>; 894*4882a593Smuzhiyun utmi-mode = <1>; 895*4882a593Smuzhiyun ranges; 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun usb2: usb@483d0000 { 898*4882a593Smuzhiyun compatible = "synopsys,dwc3"; 899*4882a593Smuzhiyun reg = <0x483d0000 0x10000>; 900*4882a593Smuzhiyun interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 901*4882a593Smuzhiyun phys = <&usb2_phy2>; 902*4882a593Smuzhiyun phy-names = "usb2-phy"; 903*4882a593Smuzhiyun maximum-speed = "high-speed"; 904*4882a593Smuzhiyun dr_mode = "otg"; 905*4882a593Smuzhiyun status = "disabled"; 906*4882a593Smuzhiyun snps,dis_u3_susphy_quirk; 907*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 908*4882a593Smuzhiyun }; 909*4882a593Smuzhiyun }; 910*4882a593Smuzhiyun 911*4882a593Smuzhiyun qspi: qspi@47900000 { 912*4882a593Smuzhiyun compatible = "ti,am4372-qspi"; 913*4882a593Smuzhiyun reg = <0x47900000 0x100>, 914*4882a593Smuzhiyun <0x30000000 0x4000000>; 915*4882a593Smuzhiyun reg-names = "qspi_base", "qspi_mmap"; 916*4882a593Smuzhiyun #address-cells = <1>; 917*4882a593Smuzhiyun #size-cells = <0>; 918*4882a593Smuzhiyun ti,hwmods = "qspi"; 919*4882a593Smuzhiyun interrupts = <0 138 0x4>; 920*4882a593Smuzhiyun num-cs = <4>; 921*4882a593Smuzhiyun status = "disabled"; 922*4882a593Smuzhiyun }; 923*4882a593Smuzhiyun 924*4882a593Smuzhiyun hdq: hdq@48347000 { 925*4882a593Smuzhiyun compatible = "ti,am4372-hdq"; 926*4882a593Smuzhiyun reg = <0x48347000 0x1000>; 927*4882a593Smuzhiyun interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>; 928*4882a593Smuzhiyun clocks = <&func_12m_clk>; 929*4882a593Smuzhiyun clock-names = "fck"; 930*4882a593Smuzhiyun ti,hwmods = "hdq1w"; 931*4882a593Smuzhiyun status = "disabled"; 932*4882a593Smuzhiyun }; 933*4882a593Smuzhiyun 934*4882a593Smuzhiyun dss: dss@4832a000 { 935*4882a593Smuzhiyun compatible = "ti,omap3-dss"; 936*4882a593Smuzhiyun reg = <0x4832a000 0x200>; 937*4882a593Smuzhiyun status = "disabled"; 938*4882a593Smuzhiyun ti,hwmods = "dss_core"; 939*4882a593Smuzhiyun clocks = <&disp_clk>; 940*4882a593Smuzhiyun clock-names = "fck"; 941*4882a593Smuzhiyun #address-cells = <1>; 942*4882a593Smuzhiyun #size-cells = <1>; 943*4882a593Smuzhiyun ranges; 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun dispc: dispc@4832a400 { 946*4882a593Smuzhiyun compatible = "ti,omap3-dispc"; 947*4882a593Smuzhiyun reg = <0x4832a400 0x400>; 948*4882a593Smuzhiyun interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 949*4882a593Smuzhiyun ti,hwmods = "dss_dispc"; 950*4882a593Smuzhiyun clocks = <&disp_clk>; 951*4882a593Smuzhiyun clock-names = "fck"; 952*4882a593Smuzhiyun }; 953*4882a593Smuzhiyun 954*4882a593Smuzhiyun rfbi: rfbi@4832a800 { 955*4882a593Smuzhiyun compatible = "ti,omap3-rfbi"; 956*4882a593Smuzhiyun reg = <0x4832a800 0x100>; 957*4882a593Smuzhiyun ti,hwmods = "dss_rfbi"; 958*4882a593Smuzhiyun clocks = <&disp_clk>; 959*4882a593Smuzhiyun clock-names = "fck"; 960*4882a593Smuzhiyun status = "disabled"; 961*4882a593Smuzhiyun }; 962*4882a593Smuzhiyun }; 963*4882a593Smuzhiyun 964*4882a593Smuzhiyun ocmcram: ocmcram@40300000 { 965*4882a593Smuzhiyun compatible = "mmio-sram"; 966*4882a593Smuzhiyun reg = <0x40300000 0x40000>; /* 256k */ 967*4882a593Smuzhiyun }; 968*4882a593Smuzhiyun 969*4882a593Smuzhiyun dcan0: can@481cc000 { 970*4882a593Smuzhiyun compatible = "ti,am4372-d_can", "ti,am3352-d_can"; 971*4882a593Smuzhiyun ti,hwmods = "d_can0"; 972*4882a593Smuzhiyun clocks = <&dcan0_fck>; 973*4882a593Smuzhiyun clock-names = "fck"; 974*4882a593Smuzhiyun reg = <0x481cc000 0x2000>; 975*4882a593Smuzhiyun syscon-raminit = <&scm_conf 0x644 0>; 976*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 977*4882a593Smuzhiyun status = "disabled"; 978*4882a593Smuzhiyun }; 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun dcan1: can@481d0000 { 981*4882a593Smuzhiyun compatible = "ti,am4372-d_can", "ti,am3352-d_can"; 982*4882a593Smuzhiyun ti,hwmods = "d_can1"; 983*4882a593Smuzhiyun clocks = <&dcan1_fck>; 984*4882a593Smuzhiyun clock-names = "fck"; 985*4882a593Smuzhiyun reg = <0x481d0000 0x2000>; 986*4882a593Smuzhiyun syscon-raminit = <&scm_conf 0x644 1>; 987*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 988*4882a593Smuzhiyun status = "disabled"; 989*4882a593Smuzhiyun }; 990*4882a593Smuzhiyun 991*4882a593Smuzhiyun vpfe0: vpfe@48326000 { 992*4882a593Smuzhiyun compatible = "ti,am437x-vpfe"; 993*4882a593Smuzhiyun reg = <0x48326000 0x2000>; 994*4882a593Smuzhiyun interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; 995*4882a593Smuzhiyun ti,hwmods = "vpfe0"; 996*4882a593Smuzhiyun status = "disabled"; 997*4882a593Smuzhiyun }; 998*4882a593Smuzhiyun 999*4882a593Smuzhiyun vpfe1: vpfe@48328000 { 1000*4882a593Smuzhiyun compatible = "ti,am437x-vpfe"; 1001*4882a593Smuzhiyun reg = <0x48328000 0x2000>; 1002*4882a593Smuzhiyun interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 1003*4882a593Smuzhiyun ti,hwmods = "vpfe1"; 1004*4882a593Smuzhiyun status = "disabled"; 1005*4882a593Smuzhiyun }; 1006*4882a593Smuzhiyun }; 1007*4882a593Smuzhiyun}; 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun/include/ "am43xx-clocks.dtsi" 1010