xref: /OK3568_Linux_fs/u-boot/arch/arm/cpu/pxa/pxa2xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2002
3*4882a593Smuzhiyun  * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4*4882a593Smuzhiyun  * Marius Groeger <mgroeger@sysgo.de>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * (C) Copyright 2002
7*4882a593Smuzhiyun  * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
8*4882a593Smuzhiyun  * Alex Zuepke <azu@sysgo.de>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <asm/arch/pxa-regs.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/system.h>
17*4882a593Smuzhiyun #include <command.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* Flush I/D-cache */
cache_flush(void)20*4882a593Smuzhiyun static void cache_flush(void)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	unsigned long i = 0;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	asm ("mcr p15, 0, %0, c7, c5, 0" : : "r" (i));
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
cleanup_before_linux(void)27*4882a593Smuzhiyun int cleanup_before_linux(void)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	/*
30*4882a593Smuzhiyun 	 * This function is called just before we call Linux. It prepares
31*4882a593Smuzhiyun 	 * the processor for Linux by just disabling everything that can
32*4882a593Smuzhiyun 	 * disturb booting Linux.
33*4882a593Smuzhiyun 	 */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	disable_interrupts();
36*4882a593Smuzhiyun 	icache_disable();
37*4882a593Smuzhiyun 	dcache_disable();
38*4882a593Smuzhiyun 	cache_flush();
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	return 0;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun 
pxa_wait_ticks(int ticks)43*4882a593Smuzhiyun void pxa_wait_ticks(int ticks)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	writel(0, OSCR);
46*4882a593Smuzhiyun 	while (readl(OSCR) < ticks)
47*4882a593Smuzhiyun 		asm volatile("" : : : "memory");
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
writelrb(uint32_t val,uint32_t addr)50*4882a593Smuzhiyun inline void writelrb(uint32_t val, uint32_t addr)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	writel(val, addr);
53*4882a593Smuzhiyun 	asm volatile("" : : : "memory");
54*4882a593Smuzhiyun 	readl(addr);
55*4882a593Smuzhiyun 	asm volatile("" : : : "memory");
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
pxa2xx_dram_init(void)58*4882a593Smuzhiyun void pxa2xx_dram_init(void)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	uint32_t tmp;
61*4882a593Smuzhiyun 	int i;
62*4882a593Smuzhiyun 	/*
63*4882a593Smuzhiyun 	 * 1) Initialize Asynchronous static memory controller
64*4882a593Smuzhiyun 	 */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MSC0_VAL, MSC0);
67*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MSC1_VAL, MSC1);
68*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MSC2_VAL, MSC2);
69*4882a593Smuzhiyun 	/*
70*4882a593Smuzhiyun 	 * 2) Initialize Card Interface
71*4882a593Smuzhiyun 	 */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* MECR: Memory Expansion Card Register */
74*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MECR_VAL, MECR);
75*4882a593Smuzhiyun 	/* MCMEM0: Card Interface slot 0 timing */
76*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MCMEM0_VAL, MCMEM0);
77*4882a593Smuzhiyun 	/* MCMEM1: Card Interface slot 1 timing */
78*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MCMEM1_VAL, MCMEM1);
79*4882a593Smuzhiyun 	/* MCATT0: Card Interface Attribute Space Timing, slot 0 */
80*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MCATT0_VAL, MCATT0);
81*4882a593Smuzhiyun 	/* MCATT1: Card Interface Attribute Space Timing, slot 1 */
82*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MCATT1_VAL, MCATT1);
83*4882a593Smuzhiyun 	/* MCIO0: Card Interface I/O Space Timing, slot 0 */
84*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MCIO0_VAL, MCIO0);
85*4882a593Smuzhiyun 	/* MCIO1: Card Interface I/O Space Timing, slot 1 */
86*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MCIO1_VAL, MCIO1);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/*
89*4882a593Smuzhiyun 	 * 3) Configure Fly-By DMA register
90*4882a593Smuzhiyun 	 */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_FLYCNFG_VAL, FLYCNFG);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/*
95*4882a593Smuzhiyun 	 * 4) Initialize Timing for Sync Memory (SDCLK0)
96*4882a593Smuzhiyun 	 */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/*
99*4882a593Smuzhiyun 	 * Before accessing MDREFR we need a valid DRI field, so we set
100*4882a593Smuzhiyun 	 * this to power on defaults + DRI field.
101*4882a593Smuzhiyun 	 */
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	/* Read current MDREFR config and zero out DRI */
104*4882a593Smuzhiyun 	tmp = readl(MDREFR) & ~0xfff;
105*4882a593Smuzhiyun 	/* Add user-specified DRI */
106*4882a593Smuzhiyun 	tmp |= CONFIG_SYS_MDREFR_VAL & 0xfff;
107*4882a593Smuzhiyun 	/* Configure important bits */
108*4882a593Smuzhiyun 	tmp |= MDREFR_K0RUN | MDREFR_SLFRSH;
109*4882a593Smuzhiyun 	tmp &= ~(MDREFR_APD | MDREFR_E1PIN);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* Write MDREFR back */
112*4882a593Smuzhiyun 	writelrb(tmp, MDREFR);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/*
115*4882a593Smuzhiyun 	 * 5) Initialize Synchronous Static Memory (Flash/Peripherals)
116*4882a593Smuzhiyun 	 */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	/* Initialize SXCNFG register. Assert the enable bits.
119*4882a593Smuzhiyun 	 *
120*4882a593Smuzhiyun 	 * Write SXMRS to cause an MRS command to all enabled banks of
121*4882a593Smuzhiyun 	 * synchronous static memory. Note that SXLCR need not be written
122*4882a593Smuzhiyun 	 * at this time.
123*4882a593Smuzhiyun 	 */
124*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_SXCNFG_VAL, SXCNFG);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	/*
127*4882a593Smuzhiyun 	 * 6) Initialize SDRAM
128*4882a593Smuzhiyun 	 */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MDREFR_VAL & ~MDREFR_SLFRSH, MDREFR);
131*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MDREFR_VAL | MDREFR_E1PIN, MDREFR);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	/*
134*4882a593Smuzhiyun 	 * 7) Write MDCNFG with MDCNFG:DEx deasserted (set to 0), to configure
135*4882a593Smuzhiyun 	 *    but not enable each SDRAM partition pair.
136*4882a593Smuzhiyun 	 */
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MDCNFG_VAL &
139*4882a593Smuzhiyun 		~(MDCNFG_DE0 | MDCNFG_DE1 | MDCNFG_DE2 | MDCNFG_DE3), MDCNFG);
140*4882a593Smuzhiyun 	/* Wait for the clock to the SDRAMs to stabilize, 100..200 usec. */
141*4882a593Smuzhiyun 	pxa_wait_ticks(0x300);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/*
144*4882a593Smuzhiyun 	 * 8) Trigger a number (usually 8) refresh cycles by attempting
145*4882a593Smuzhiyun 	 *    non-burst read or write accesses to disabled SDRAM, as commonly
146*4882a593Smuzhiyun 	 *    specified in the power up sequence documented in SDRAM data
147*4882a593Smuzhiyun 	 *    sheets. The address(es) used for this purpose must not be
148*4882a593Smuzhiyun 	 *    cacheable.
149*4882a593Smuzhiyun 	 */
150*4882a593Smuzhiyun 	for (i = 9; i >= 0; i--) {
151*4882a593Smuzhiyun 		writel(i, 0xa0000000);
152*4882a593Smuzhiyun 		asm volatile("" : : : "memory");
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 	/*
155*4882a593Smuzhiyun 	 * 9) Write MDCNFG with enable bits asserted (MDCNFG:DEx set to 1).
156*4882a593Smuzhiyun 	 */
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	tmp = CONFIG_SYS_MDCNFG_VAL &
159*4882a593Smuzhiyun 		(MDCNFG_DE0 | MDCNFG_DE1 | MDCNFG_DE2 | MDCNFG_DE3);
160*4882a593Smuzhiyun 	tmp |= readl(MDCNFG);
161*4882a593Smuzhiyun 	writelrb(tmp, MDCNFG);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/*
164*4882a593Smuzhiyun 	 * 10) Write MDMRS.
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	writelrb(CONFIG_SYS_MDMRS_VAL, MDMRS);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/*
170*4882a593Smuzhiyun 	 * 11) Enable APD
171*4882a593Smuzhiyun 	 */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	if (CONFIG_SYS_MDREFR_VAL & MDREFR_APD) {
174*4882a593Smuzhiyun 		tmp = readl(MDREFR);
175*4882a593Smuzhiyun 		tmp |= MDREFR_APD;
176*4882a593Smuzhiyun 		writelrb(tmp, MDREFR);
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
pxa_gpio_setup(void)180*4882a593Smuzhiyun void pxa_gpio_setup(void)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPSR0_VAL, GPSR0);
183*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPSR1_VAL, GPSR1);
184*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPSR2_VAL, GPSR2);
185*4882a593Smuzhiyun #if defined(CONFIG_CPU_PXA27X)
186*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPSR3_VAL, GPSR3);
187*4882a593Smuzhiyun #endif
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPCR0_VAL, GPCR0);
190*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPCR1_VAL, GPCR1);
191*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPCR2_VAL, GPCR2);
192*4882a593Smuzhiyun #if defined(CONFIG_CPU_PXA27X)
193*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPCR3_VAL, GPCR3);
194*4882a593Smuzhiyun #endif
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPDR0_VAL, GPDR0);
197*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPDR1_VAL, GPDR1);
198*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPDR2_VAL, GPDR2);
199*4882a593Smuzhiyun #if defined(CONFIG_CPU_PXA27X)
200*4882a593Smuzhiyun 	writel(CONFIG_SYS_GPDR3_VAL, GPDR3);
201*4882a593Smuzhiyun #endif
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	writel(CONFIG_SYS_GAFR0_L_VAL, GAFR0_L);
204*4882a593Smuzhiyun 	writel(CONFIG_SYS_GAFR0_U_VAL, GAFR0_U);
205*4882a593Smuzhiyun 	writel(CONFIG_SYS_GAFR1_L_VAL, GAFR1_L);
206*4882a593Smuzhiyun 	writel(CONFIG_SYS_GAFR1_U_VAL, GAFR1_U);
207*4882a593Smuzhiyun 	writel(CONFIG_SYS_GAFR2_L_VAL, GAFR2_L);
208*4882a593Smuzhiyun 	writel(CONFIG_SYS_GAFR2_U_VAL, GAFR2_U);
209*4882a593Smuzhiyun #if defined(CONFIG_CPU_PXA27X)
210*4882a593Smuzhiyun 	writel(CONFIG_SYS_GAFR3_L_VAL, GAFR3_L);
211*4882a593Smuzhiyun 	writel(CONFIG_SYS_GAFR3_U_VAL, GAFR3_U);
212*4882a593Smuzhiyun #endif
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	writel(CONFIG_SYS_PSSR_VAL, PSSR);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
pxa_interrupt_setup(void)217*4882a593Smuzhiyun void pxa_interrupt_setup(void)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	writel(0, ICLR);
220*4882a593Smuzhiyun 	writel(0, ICMR);
221*4882a593Smuzhiyun #if defined(CONFIG_CPU_PXA27X)
222*4882a593Smuzhiyun 	writel(0, ICLR2);
223*4882a593Smuzhiyun 	writel(0, ICMR2);
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
pxa_clock_setup(void)227*4882a593Smuzhiyun void pxa_clock_setup(void)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	writel(CONFIG_SYS_CKEN, CKEN);
230*4882a593Smuzhiyun 	writel(CONFIG_SYS_CCCR, CCCR);
231*4882a593Smuzhiyun 	asm volatile("mcr	p14, 0, %0, c6, c0, 0" : : "r"(0x0b));
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* enable the 32Khz oscillator for RTC and PowerManager */
234*4882a593Smuzhiyun 	writel(OSCC_OON, OSCC);
235*4882a593Smuzhiyun 	while (!(readl(OSCC) & OSCC_OOK))
236*4882a593Smuzhiyun 		asm volatile("" : : : "memory");
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
pxa_wakeup(void)239*4882a593Smuzhiyun void pxa_wakeup(void)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	uint32_t rcsr;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	rcsr = readl(RCSR);
244*4882a593Smuzhiyun 	writel(rcsr & (RCSR_GPR | RCSR_SMR | RCSR_WDR | RCSR_HWR), RCSR);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* Wakeup */
247*4882a593Smuzhiyun 	if (rcsr & RCSR_SMR) {
248*4882a593Smuzhiyun 		writel(PSSR_PH, PSSR);
249*4882a593Smuzhiyun 		pxa2xx_dram_init();
250*4882a593Smuzhiyun 		icache_disable();
251*4882a593Smuzhiyun 		dcache_disable();
252*4882a593Smuzhiyun 		asm volatile("mov	pc, %0" : : "r"(readl(PSPR)));
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
arch_cpu_init(void)256*4882a593Smuzhiyun int arch_cpu_init(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	pxa_gpio_setup();
259*4882a593Smuzhiyun 	pxa_wakeup();
260*4882a593Smuzhiyun 	pxa_interrupt_setup();
261*4882a593Smuzhiyun 	pxa_clock_setup();
262*4882a593Smuzhiyun 	return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
i2c_clk_enable(void)265*4882a593Smuzhiyun void i2c_clk_enable(void)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	/* Set the global I2C clock on */
268*4882a593Smuzhiyun 	writel(readl(CKEN) | CKEN14_I2C, CKEN);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun void __attribute__((weak)) reset_cpu(ulong ignored) __attribute__((noreturn));
272*4882a593Smuzhiyun 
reset_cpu(ulong ignored)273*4882a593Smuzhiyun void reset_cpu(ulong ignored)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	uint32_t tmp;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	setbits_le32(OWER, OWER_WME);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	tmp = readl(OSCR);
280*4882a593Smuzhiyun 	tmp += 0x1000;
281*4882a593Smuzhiyun 	writel(tmp, OSMR3);
282*4882a593Smuzhiyun 	writel(MDREFR_SLFRSH, MDREFR);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	for (;;)
285*4882a593Smuzhiyun 		;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
enable_caches(void)288*4882a593Smuzhiyun void enable_caches(void)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun #ifndef CONFIG_SYS_ICACHE_OFF
291*4882a593Smuzhiyun 	icache_enable();
292*4882a593Smuzhiyun #endif
293*4882a593Smuzhiyun #ifndef CONFIG_SYS_DCACHE_OFF
294*4882a593Smuzhiyun 	dcache_enable();
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun }
297