1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2015 - 2016 Xilinx, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Michal Simek <michal.simek@xilinx.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <debug_uart.h>
11*4882a593Smuzhiyun #include <spl.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/spl.h>
15*4882a593Smuzhiyun #include <asm/arch/hardware.h>
16*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
17*4882a593Smuzhiyun
board_init_f(ulong dummy)18*4882a593Smuzhiyun void board_init_f(ulong dummy)
19*4882a593Smuzhiyun {
20*4882a593Smuzhiyun board_early_init_f();
21*4882a593Smuzhiyun board_early_init_r();
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART
24*4882a593Smuzhiyun /* Uart debug for sure */
25*4882a593Smuzhiyun debug_uart_init();
26*4882a593Smuzhiyun puts("Debug uart enabled\n"); /* or printch() */
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun /* Delay is required for clocks to be propagated */
29*4882a593Smuzhiyun udelay(1000000);
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Clear the BSS */
32*4882a593Smuzhiyun memset(__bss_start, 0, __bss_end - __bss_start);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* No need to call timer init - it is empty for ZynqMP */
35*4882a593Smuzhiyun board_init_r(NULL, 0);
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
ps_mode_reset(ulong mode)38*4882a593Smuzhiyun static void ps_mode_reset(ulong mode)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun writel(mode << ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT,
41*4882a593Smuzhiyun &crlapb_base->boot_pin_ctrl);
42*4882a593Smuzhiyun udelay(5);
43*4882a593Smuzhiyun writel(mode << ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT |
44*4882a593Smuzhiyun mode << ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT,
45*4882a593Smuzhiyun &crlapb_base->boot_pin_ctrl);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * Set default PS_MODE1 which is used for USB ULPI phy reset
50*4882a593Smuzhiyun * Also other resets can be connected to this certain pin
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun #ifndef MODE_RESET
53*4882a593Smuzhiyun # define MODE_RESET PS_MODE1
54*4882a593Smuzhiyun #endif
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #ifdef CONFIG_SPL_BOARD_INIT
spl_board_init(void)57*4882a593Smuzhiyun void spl_board_init(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun preloader_console_init();
60*4882a593Smuzhiyun ps_mode_reset(MODE_RESET);
61*4882a593Smuzhiyun board_init();
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun #endif
64*4882a593Smuzhiyun
spl_boot_device(void)65*4882a593Smuzhiyun u32 spl_boot_device(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun u32 reg = 0;
68*4882a593Smuzhiyun u8 bootmode;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #if defined(CONFIG_SPL_ZYNQMP_ALT_BOOTMODE_ENABLED)
71*4882a593Smuzhiyun /* Change default boot mode at run-time */
72*4882a593Smuzhiyun writel(CONFIG_SPL_ZYNQMP_ALT_BOOTMODE << BOOT_MODE_ALT_SHIFT,
73*4882a593Smuzhiyun &crlapb_base->boot_mode);
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun reg = readl(&crlapb_base->boot_mode);
77*4882a593Smuzhiyun if (reg >> BOOT_MODE_ALT_SHIFT)
78*4882a593Smuzhiyun reg >>= BOOT_MODE_ALT_SHIFT;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun bootmode = reg & BOOT_MODES_MASK;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun switch (bootmode) {
83*4882a593Smuzhiyun case JTAG_MODE:
84*4882a593Smuzhiyun return BOOT_DEVICE_RAM;
85*4882a593Smuzhiyun #ifdef CONFIG_SPL_MMC_SUPPORT
86*4882a593Smuzhiyun case SD_MODE1:
87*4882a593Smuzhiyun case SD1_LSHFT_MODE: /* not working on silicon v1 */
88*4882a593Smuzhiyun /* if both controllers enabled, then these two are the second controller */
89*4882a593Smuzhiyun #if defined(CONFIG_ZYNQ_SDHCI0) && defined(CONFIG_ZYNQ_SDHCI1)
90*4882a593Smuzhiyun return BOOT_DEVICE_MMC2;
91*4882a593Smuzhiyun /* else, fall through, the one SDHCI controller that is enabled is number 1 */
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun case SD_MODE:
94*4882a593Smuzhiyun case EMMC_MODE:
95*4882a593Smuzhiyun return BOOT_DEVICE_MMC1;
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun #ifdef CONFIG_SPL_DFU
98*4882a593Smuzhiyun case USB_MODE:
99*4882a593Smuzhiyun return BOOT_DEVICE_DFU;
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun #ifdef CONFIG_SPL_SATA_SUPPORT
102*4882a593Smuzhiyun case SW_SATA_MODE:
103*4882a593Smuzhiyun return BOOT_DEVICE_SATA;
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun default:
106*4882a593Smuzhiyun printf("Invalid Boot Mode:0x%x\n", bootmode);
107*4882a593Smuzhiyun break;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
spl_boot_mode(const u32 boot_device)113*4882a593Smuzhiyun u32 spl_boot_mode(const u32 boot_device)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun switch (boot_device) {
116*4882a593Smuzhiyun case BOOT_DEVICE_RAM:
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun case BOOT_DEVICE_MMC1:
119*4882a593Smuzhiyun case BOOT_DEVICE_MMC2:
120*4882a593Smuzhiyun return MMCSD_MODE_FS;
121*4882a593Smuzhiyun default:
122*4882a593Smuzhiyun puts("spl: error: unsupported device\n");
123*4882a593Smuzhiyun hang();
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
psu_init(void)127*4882a593Smuzhiyun __weak void psu_init(void)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * This function is overridden by the one in
131*4882a593Smuzhiyun * board/xilinx/zynqmp/(platform)/psu_init_gpl.c, if it exists.
132*4882a593Smuzhiyun */
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #ifdef CONFIG_SPL_OS_BOOT
spl_start_uboot(void)136*4882a593Smuzhiyun int spl_start_uboot(void)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun handoff_setup();
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #ifdef CONFIG_SPL_LOAD_FIT
board_fit_config_name_match(const char * name)145*4882a593Smuzhiyun int board_fit_config_name_match(const char *name)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun /* Just empty function now - can't decide what to choose */
148*4882a593Smuzhiyun debug("%s: %s\n", __func__, name);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun #endif
153