1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2014 - 2015 Xilinx, Inc.
3*4882a593Smuzhiyun * Michal Simek <michal.simek@xilinx.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/arch/hardware.h>
10*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define LOCK 0
14*4882a593Smuzhiyun #define SPLIT 1
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define HALT 0
17*4882a593Smuzhiyun #define RELEASE 1
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define ZYNQMP_BOOTADDR_HIGH_MASK 0xFFFFFFFF
20*4882a593Smuzhiyun #define ZYNQMP_R5_HIVEC_ADDR 0xFFFF0000
21*4882a593Smuzhiyun #define ZYNQMP_R5_LOVEC_ADDR 0x0
22*4882a593Smuzhiyun #define ZYNQMP_RPU_CFG_CPU_HALT_MASK 0x01
23*4882a593Smuzhiyun #define ZYNQMP_RPU_CFG_HIVEC_MASK 0x04
24*4882a593Smuzhiyun #define ZYNQMP_RPU_GLBL_CTRL_SPLIT_LOCK_MASK 0x08
25*4882a593Smuzhiyun #define ZYNQMP_RPU_GLBL_CTRL_TCM_COMB_MASK 0x40
26*4882a593Smuzhiyun #define ZYNQMP_RPU_GLBL_CTRL_SLCLAMP_MASK 0x10
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define ZYNQMP_CRLAPB_RST_LPD_AMBA_RST_MASK 0x04
29*4882a593Smuzhiyun #define ZYNQMP_CRLAPB_RST_LPD_R50_RST_MASK 0x01
30*4882a593Smuzhiyun #define ZYNQMP_CRLAPB_RST_LPD_R51_RST_MASK 0x02
31*4882a593Smuzhiyun #define ZYNQMP_CRLAPB_CPU_R5_CTRL_CLKACT_MASK 0x1000000
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define ZYNQMP_TCM_START_ADDRESS 0xFFE00000
34*4882a593Smuzhiyun #define ZYNQMP_TCM_BOTH_SIZE 0x40000
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define ZYNQMP_CORE_APU0 0
37*4882a593Smuzhiyun #define ZYNQMP_CORE_APU3 3
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define ZYNQMP_MAX_CORES 6
40*4882a593Smuzhiyun
is_core_valid(unsigned int core)41*4882a593Smuzhiyun int is_core_valid(unsigned int core)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun if (core < ZYNQMP_MAX_CORES)
44*4882a593Smuzhiyun return 1;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun return 0;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
cpu_reset(int nr)49*4882a593Smuzhiyun int cpu_reset(int nr)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun puts("Feature is not implemented.\n");
52*4882a593Smuzhiyun return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
set_r5_halt_mode(u8 halt,u8 mode)55*4882a593Smuzhiyun static void set_r5_halt_mode(u8 halt, u8 mode)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun u32 tmp;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun tmp = readl(&rpu_base->rpu0_cfg);
60*4882a593Smuzhiyun if (halt == HALT)
61*4882a593Smuzhiyun tmp &= ~ZYNQMP_RPU_CFG_CPU_HALT_MASK;
62*4882a593Smuzhiyun else
63*4882a593Smuzhiyun tmp |= ZYNQMP_RPU_CFG_CPU_HALT_MASK;
64*4882a593Smuzhiyun writel(tmp, &rpu_base->rpu0_cfg);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (mode == LOCK) {
67*4882a593Smuzhiyun tmp = readl(&rpu_base->rpu1_cfg);
68*4882a593Smuzhiyun if (halt == HALT)
69*4882a593Smuzhiyun tmp &= ~ZYNQMP_RPU_CFG_CPU_HALT_MASK;
70*4882a593Smuzhiyun else
71*4882a593Smuzhiyun tmp |= ZYNQMP_RPU_CFG_CPU_HALT_MASK;
72*4882a593Smuzhiyun writel(tmp, &rpu_base->rpu1_cfg);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
set_r5_tcm_mode(u8 mode)76*4882a593Smuzhiyun static void set_r5_tcm_mode(u8 mode)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun u32 tmp;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun tmp = readl(&rpu_base->rpu_glbl_ctrl);
81*4882a593Smuzhiyun if (mode == LOCK) {
82*4882a593Smuzhiyun tmp &= ~ZYNQMP_RPU_GLBL_CTRL_SPLIT_LOCK_MASK;
83*4882a593Smuzhiyun tmp |= ZYNQMP_RPU_GLBL_CTRL_TCM_COMB_MASK |
84*4882a593Smuzhiyun ZYNQMP_RPU_GLBL_CTRL_SLCLAMP_MASK;
85*4882a593Smuzhiyun } else {
86*4882a593Smuzhiyun tmp |= ZYNQMP_RPU_GLBL_CTRL_SPLIT_LOCK_MASK;
87*4882a593Smuzhiyun tmp &= ~(ZYNQMP_RPU_GLBL_CTRL_TCM_COMB_MASK |
88*4882a593Smuzhiyun ZYNQMP_RPU_GLBL_CTRL_SLCLAMP_MASK);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun writel(tmp, &rpu_base->rpu_glbl_ctrl);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
set_r5_reset(u8 mode)94*4882a593Smuzhiyun static void set_r5_reset(u8 mode)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun u32 tmp;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun tmp = readl(&crlapb_base->rst_lpd_top);
99*4882a593Smuzhiyun tmp |= (ZYNQMP_CRLAPB_RST_LPD_AMBA_RST_MASK |
100*4882a593Smuzhiyun ZYNQMP_CRLAPB_RST_LPD_R50_RST_MASK);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (mode == LOCK)
103*4882a593Smuzhiyun tmp |= ZYNQMP_CRLAPB_RST_LPD_R51_RST_MASK;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun writel(tmp, &crlapb_base->rst_lpd_top);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
release_r5_reset(u8 mode)108*4882a593Smuzhiyun static void release_r5_reset(u8 mode)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun u32 tmp;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun tmp = readl(&crlapb_base->rst_lpd_top);
113*4882a593Smuzhiyun tmp &= ~(ZYNQMP_CRLAPB_RST_LPD_AMBA_RST_MASK |
114*4882a593Smuzhiyun ZYNQMP_CRLAPB_RST_LPD_R50_RST_MASK);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (mode == LOCK)
117*4882a593Smuzhiyun tmp &= ~ZYNQMP_CRLAPB_RST_LPD_R51_RST_MASK;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun writel(tmp, &crlapb_base->rst_lpd_top);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
enable_clock_r5(void)122*4882a593Smuzhiyun static void enable_clock_r5(void)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun u32 tmp;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun tmp = readl(&crlapb_base->cpu_r5_ctrl);
127*4882a593Smuzhiyun tmp |= ZYNQMP_CRLAPB_CPU_R5_CTRL_CLKACT_MASK;
128*4882a593Smuzhiyun writel(tmp, &crlapb_base->cpu_r5_ctrl);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Give some delay for clock
131*4882a593Smuzhiyun * to propagate */
132*4882a593Smuzhiyun udelay(0x500);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
cpu_disable(int nr)135*4882a593Smuzhiyun int cpu_disable(int nr)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun if (nr >= ZYNQMP_CORE_APU0 && nr <= ZYNQMP_CORE_APU3) {
138*4882a593Smuzhiyun u32 val = readl(&crfapb_base->rst_fpd_apu);
139*4882a593Smuzhiyun val |= 1 << nr;
140*4882a593Smuzhiyun writel(val, &crfapb_base->rst_fpd_apu);
141*4882a593Smuzhiyun } else {
142*4882a593Smuzhiyun set_r5_reset(LOCK);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
cpu_status(int nr)148*4882a593Smuzhiyun int cpu_status(int nr)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun if (nr >= ZYNQMP_CORE_APU0 && nr <= ZYNQMP_CORE_APU3) {
151*4882a593Smuzhiyun u32 addr_low = readl(((u8 *)&apu_base->rvbar_addr0_l) + nr * 8);
152*4882a593Smuzhiyun u32 addr_high = readl(((u8 *)&apu_base->rvbar_addr0_h) +
153*4882a593Smuzhiyun nr * 8);
154*4882a593Smuzhiyun u32 val = readl(&crfapb_base->rst_fpd_apu);
155*4882a593Smuzhiyun val &= 1 << nr;
156*4882a593Smuzhiyun printf("APU CPU%d %s - starting address HI: %x, LOW: %x\n",
157*4882a593Smuzhiyun nr, val ? "OFF" : "ON" , addr_high, addr_low);
158*4882a593Smuzhiyun } else {
159*4882a593Smuzhiyun u32 val = readl(&crlapb_base->rst_lpd_top);
160*4882a593Smuzhiyun val &= 1 << (nr - 4);
161*4882a593Smuzhiyun printf("RPU CPU%d %s\n", nr - 4, val ? "OFF" : "ON");
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
set_r5_start(u8 high)167*4882a593Smuzhiyun static void set_r5_start(u8 high)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun u32 tmp;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun tmp = readl(&rpu_base->rpu0_cfg);
172*4882a593Smuzhiyun if (high)
173*4882a593Smuzhiyun tmp |= ZYNQMP_RPU_CFG_HIVEC_MASK;
174*4882a593Smuzhiyun else
175*4882a593Smuzhiyun tmp &= ~ZYNQMP_RPU_CFG_HIVEC_MASK;
176*4882a593Smuzhiyun writel(tmp, &rpu_base->rpu0_cfg);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun tmp = readl(&rpu_base->rpu1_cfg);
179*4882a593Smuzhiyun if (high)
180*4882a593Smuzhiyun tmp |= ZYNQMP_RPU_CFG_HIVEC_MASK;
181*4882a593Smuzhiyun else
182*4882a593Smuzhiyun tmp &= ~ZYNQMP_RPU_CFG_HIVEC_MASK;
183*4882a593Smuzhiyun writel(tmp, &rpu_base->rpu1_cfg);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
write_tcm_boot_trampoline(u32 boot_addr)186*4882a593Smuzhiyun static void write_tcm_boot_trampoline(u32 boot_addr)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun if (boot_addr) {
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * Boot trampoline is simple ASM code below.
191*4882a593Smuzhiyun *
192*4882a593Smuzhiyun * b over;
193*4882a593Smuzhiyun * label:
194*4882a593Smuzhiyun * .word 0
195*4882a593Smuzhiyun * over: ldr r0, =label
196*4882a593Smuzhiyun * ldr r1, [r0]
197*4882a593Smuzhiyun * bx r1
198*4882a593Smuzhiyun */
199*4882a593Smuzhiyun debug("Write boot trampoline for %x\n", boot_addr);
200*4882a593Smuzhiyun writel(0xea000000, ZYNQMP_TCM_START_ADDRESS);
201*4882a593Smuzhiyun writel(boot_addr, ZYNQMP_TCM_START_ADDRESS + 0x4);
202*4882a593Smuzhiyun writel(0xe59f0004, ZYNQMP_TCM_START_ADDRESS + 0x8);
203*4882a593Smuzhiyun writel(0xe5901000, ZYNQMP_TCM_START_ADDRESS + 0xc);
204*4882a593Smuzhiyun writel(0xe12fff11, ZYNQMP_TCM_START_ADDRESS + 0x10);
205*4882a593Smuzhiyun writel(0x00000004, ZYNQMP_TCM_START_ADDRESS + 0x14); // address for
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
initialize_tcm(bool mode)209*4882a593Smuzhiyun void initialize_tcm(bool mode)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun if (!mode) {
212*4882a593Smuzhiyun set_r5_tcm_mode(LOCK);
213*4882a593Smuzhiyun set_r5_halt_mode(HALT, LOCK);
214*4882a593Smuzhiyun enable_clock_r5();
215*4882a593Smuzhiyun release_r5_reset(LOCK);
216*4882a593Smuzhiyun } else {
217*4882a593Smuzhiyun set_r5_tcm_mode(SPLIT);
218*4882a593Smuzhiyun set_r5_halt_mode(HALT, SPLIT);
219*4882a593Smuzhiyun enable_clock_r5();
220*4882a593Smuzhiyun release_r5_reset(SPLIT);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
cpu_release(int nr,int argc,char * const argv[])224*4882a593Smuzhiyun int cpu_release(int nr, int argc, char * const argv[])
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun if (nr >= ZYNQMP_CORE_APU0 && nr <= ZYNQMP_CORE_APU3) {
227*4882a593Smuzhiyun u64 boot_addr = simple_strtoull(argv[0], NULL, 16);
228*4882a593Smuzhiyun /* HIGH */
229*4882a593Smuzhiyun writel((u32)(boot_addr >> 32),
230*4882a593Smuzhiyun ((u8 *)&apu_base->rvbar_addr0_h) + nr * 8);
231*4882a593Smuzhiyun /* LOW */
232*4882a593Smuzhiyun writel((u32)(boot_addr & ZYNQMP_BOOTADDR_HIGH_MASK),
233*4882a593Smuzhiyun ((u8 *)&apu_base->rvbar_addr0_l) + nr * 8);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun u32 val = readl(&crfapb_base->rst_fpd_apu);
236*4882a593Smuzhiyun val &= ~(1 << nr);
237*4882a593Smuzhiyun writel(val, &crfapb_base->rst_fpd_apu);
238*4882a593Smuzhiyun } else {
239*4882a593Smuzhiyun if (argc != 2) {
240*4882a593Smuzhiyun printf("Invalid number of arguments to release.\n");
241*4882a593Smuzhiyun printf("<addr> <mode>-Start addr lockstep or split\n");
242*4882a593Smuzhiyun return 1;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun u32 boot_addr = simple_strtoul(argv[0], NULL, 16);
246*4882a593Smuzhiyun u32 boot_addr_uniq = 0;
247*4882a593Smuzhiyun if (!(boot_addr == ZYNQMP_R5_LOVEC_ADDR ||
248*4882a593Smuzhiyun boot_addr == ZYNQMP_R5_HIVEC_ADDR)) {
249*4882a593Smuzhiyun printf("Using TCM jump trampoline for address 0x%x\n",
250*4882a593Smuzhiyun boot_addr);
251*4882a593Smuzhiyun /* Save boot address for later usage */
252*4882a593Smuzhiyun boot_addr_uniq = boot_addr;
253*4882a593Smuzhiyun /*
254*4882a593Smuzhiyun * R5 needs to start from LOVEC at TCM
255*4882a593Smuzhiyun * OCM will be probably occupied by ATF
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun boot_addr = ZYNQMP_R5_LOVEC_ADDR;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (!strncmp(argv[1], "lockstep", 8)) {
261*4882a593Smuzhiyun printf("R5 lockstep mode\n");
262*4882a593Smuzhiyun set_r5_tcm_mode(LOCK);
263*4882a593Smuzhiyun set_r5_halt_mode(HALT, LOCK);
264*4882a593Smuzhiyun set_r5_start(boot_addr);
265*4882a593Smuzhiyun enable_clock_r5();
266*4882a593Smuzhiyun release_r5_reset(LOCK);
267*4882a593Smuzhiyun write_tcm_boot_trampoline(boot_addr_uniq);
268*4882a593Smuzhiyun set_r5_halt_mode(RELEASE, LOCK);
269*4882a593Smuzhiyun } else if (!strncmp(argv[1], "split", 5)) {
270*4882a593Smuzhiyun printf("R5 split mode\n");
271*4882a593Smuzhiyun set_r5_tcm_mode(SPLIT);
272*4882a593Smuzhiyun set_r5_halt_mode(HALT, SPLIT);
273*4882a593Smuzhiyun enable_clock_r5();
274*4882a593Smuzhiyun release_r5_reset(SPLIT);
275*4882a593Smuzhiyun write_tcm_boot_trampoline(boot_addr_uniq);
276*4882a593Smuzhiyun set_r5_halt_mode(RELEASE, SPLIT);
277*4882a593Smuzhiyun } else {
278*4882a593Smuzhiyun printf("Unsupported mode\n");
279*4882a593Smuzhiyun return 1;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun }
285