1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Linaro.
3*4882a593Smuzhiyun * Peter Griffin <peter.griffin@linaro.org>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <fdtdec.h>
10*4882a593Smuzhiyun #include <asm/gpio.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun struct hi6220_pinmux0_regs *pmx0 =
15*4882a593Smuzhiyun (struct hi6220_pinmux0_regs *)HI6220_PINMUX0_BASE;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct hi6220_pinmux1_regs *pmx1 =
18*4882a593Smuzhiyun (struct hi6220_pinmux1_regs *)HI6220_PINMUX1_BASE;
19*4882a593Smuzhiyun
hi6220_uart_config(int peripheral)20*4882a593Smuzhiyun static void hi6220_uart_config(int peripheral)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun switch (peripheral) {
23*4882a593Smuzhiyun case PERIPH_ID_UART0:
24*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[48]); /* UART0_RXD */
25*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[49]); /* UART0_TXD */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_UP, &pmx1->iocfg[49]); /* UART0_RXD */
28*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_UP, &pmx1->iocfg[50]); /* UART0_TXD */
29*4882a593Smuzhiyun break;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun case PERIPH_ID_UART1:
32*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[50]); /* UART1_CTS_N */
33*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[51]); /* UART1_RTS_N */
34*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[52]); /* UART1_RXD */
35*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[53]); /* UART1_TXD */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_UP, &pmx1->iocfg[51]); /*UART1_CTS_N*/
38*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_UP, &pmx1->iocfg[53]); /* UART1_RXD */
39*4882a593Smuzhiyun writel(DRIVE1_02MA, &pmx1->iocfg[52]); /* UART1_RTS_N */
40*4882a593Smuzhiyun writel(DRIVE1_02MA, &pmx1->iocfg[54]); /* UART1_TXD */
41*4882a593Smuzhiyun break;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun case PERIPH_ID_UART2:
44*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[54]); /* UART2_CTS_N */
45*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[55]); /* UART2_RTS_N */
46*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[56]); /* UART2_RXD */
47*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[57]); /* UART2_TXD */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun writel(DRIVE1_02MA, &pmx1->iocfg[55]); /* UART2_CTS_N */
50*4882a593Smuzhiyun writel(DRIVE1_02MA, &pmx1->iocfg[56]); /* UART2_RTS_N */
51*4882a593Smuzhiyun writel(DRIVE1_02MA, &pmx1->iocfg[57]); /* UART2_RXD */
52*4882a593Smuzhiyun writel(DRIVE1_02MA, &pmx1->iocfg[58]); /* UART2_TXD */
53*4882a593Smuzhiyun break;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun case PERIPH_ID_UART3:
56*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[96]); /* UART3_CTS_N */
57*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[97]); /* UART3_RTS_N */
58*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[98]); /* UART3_RXD */
59*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[99]); /* UART3_TXD */
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* UART3_TXD */
62*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[100]);
63*4882a593Smuzhiyun /* UART3_RTS_N */
64*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[101]);
65*4882a593Smuzhiyun /* UART3_RXD */
66*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[102]);
67*4882a593Smuzhiyun /* UART3_TXD */
68*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[103]);
69*4882a593Smuzhiyun break;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun case PERIPH_ID_UART4:
72*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[116]); /* UART4_CTS_N */
73*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[117]); /* UART4_RTS_N */
74*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[118]); /* UART4_RXD */
75*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[119]); /* UART4_TXD */
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* UART4_CTS_N */
78*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[120]);
79*4882a593Smuzhiyun /* UART4_RTS_N */
80*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[121]);
81*4882a593Smuzhiyun /* UART4_RXD */
82*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[122]);
83*4882a593Smuzhiyun /* UART4_TXD */
84*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[123]);
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun case PERIPH_ID_UART5:
87*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[114]); /* UART5_RXD */
88*4882a593Smuzhiyun writel(MUX_M1, &pmx0->iomg[115]); /* UART5_TXD */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* UART5_RXD */
91*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[118]);
92*4882a593Smuzhiyun /* UART5_TXD */
93*4882a593Smuzhiyun writel(DRIVE1_02MA | PULL_DOWN, &pmx1->iocfg[119]);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun break;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun default:
98*4882a593Smuzhiyun debug("%s: invalid peripheral %d", __func__, peripheral);
99*4882a593Smuzhiyun return;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
hi6220_mmc_config(int peripheral)103*4882a593Smuzhiyun static int hi6220_mmc_config(int peripheral)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun u32 tmp;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun switch (peripheral) {
108*4882a593Smuzhiyun case PERIPH_ID_SDMMC0:
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* eMMC pinmux config */
111*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[64]); /* EMMC_CLK */
112*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[65]); /* EMMC_CMD */
113*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[66]); /* EMMC_DATA0 */
114*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[67]); /* EMMC_DATA1 */
115*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[68]); /* EMMC_DATA2 */
116*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[69]); /* EMMC_DATA3 */
117*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[70]); /* EMMC_DATA4 */
118*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[71]); /* EMMC_DATA5 */
119*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[72]); /* EMMC_DATA6 */
120*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[73]); /* EMMC_DATA7 */
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /*eMMC configure up/down/drive */
123*4882a593Smuzhiyun writel(DRIVE1_08MA, &pmx1->iocfg[65]); /* EMMC_CLK */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun tmp = DRIVE1_04MA | PULL_UP;
126*4882a593Smuzhiyun writel(tmp, &pmx1->iocfg[65]); /* EMMC_CMD */
127*4882a593Smuzhiyun writel(tmp, &pmx1->iocfg[66]); /* EMMC_DATA0 */
128*4882a593Smuzhiyun writel(tmp, &pmx1->iocfg[67]); /* EMMC_DATA1 */
129*4882a593Smuzhiyun writel(tmp, &pmx1->iocfg[68]); /* EMMC_DATA2 */
130*4882a593Smuzhiyun writel(tmp, &pmx1->iocfg[69]); /* EMMC_DATA3 */
131*4882a593Smuzhiyun writel(tmp, &pmx1->iocfg[70]); /* EMMC_DATA4 */
132*4882a593Smuzhiyun writel(tmp, &pmx1->iocfg[71]); /* EMMC_DATA5 */
133*4882a593Smuzhiyun writel(tmp, &pmx1->iocfg[72]); /* EMMC_DATA6 */
134*4882a593Smuzhiyun writel(tmp, &pmx1->iocfg[73]); /* EMMC_DATA7 */
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun writel(DRIVE1_04MA, &pmx1->iocfg[73]); /* EMMC_RST_N */
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun case PERIPH_ID_SDMMC1:
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[3]); /* SD_CLK */
142*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[4]); /* SD_CMD */
143*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[5]); /* SD_DATA0 */
144*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[6]); /* SD_DATA1 */
145*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[7]); /* SD_DATA2 */
146*4882a593Smuzhiyun writel(MUX_M0, &pmx0->iomg[8]); /* SD_DATA3 */
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun writel(DRIVE1_10MA | BIT(2), &pmx1->iocfg[3]); /*SD_CLK*/
149*4882a593Smuzhiyun writel(DRIVE1_08MA | BIT(2), &pmx1->iocfg[4]); /*SD_CMD*/
150*4882a593Smuzhiyun writel(DRIVE1_08MA | BIT(2), &pmx1->iocfg[5]); /*SD_DATA0*/
151*4882a593Smuzhiyun writel(DRIVE1_08MA | BIT(2), &pmx1->iocfg[6]); /*SD_DATA1*/
152*4882a593Smuzhiyun writel(DRIVE1_08MA | BIT(2), &pmx1->iocfg[7]); /*SD_DATA2*/
153*4882a593Smuzhiyun writel(DRIVE1_08MA | BIT(2), &pmx1->iocfg[8]); /*SD_DATA3*/
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun default:
157*4882a593Smuzhiyun debug("%s: invalid peripheral %d", __func__, peripheral);
158*4882a593Smuzhiyun return -1;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
hi6220_pinmux_config(int peripheral)164*4882a593Smuzhiyun int hi6220_pinmux_config(int peripheral)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun switch (peripheral) {
167*4882a593Smuzhiyun case PERIPH_ID_UART0:
168*4882a593Smuzhiyun case PERIPH_ID_UART1:
169*4882a593Smuzhiyun case PERIPH_ID_UART2:
170*4882a593Smuzhiyun case PERIPH_ID_UART3:
171*4882a593Smuzhiyun hi6220_uart_config(peripheral);
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun case PERIPH_ID_SDMMC0:
174*4882a593Smuzhiyun case PERIPH_ID_SDMMC1:
175*4882a593Smuzhiyun return hi6220_mmc_config(peripheral);
176*4882a593Smuzhiyun default:
177*4882a593Smuzhiyun debug("%s: invalid peripheral %d", __func__, peripheral);
178*4882a593Smuzhiyun return -1;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun
185